# Power MOSFET for 3-Cells Lithium-ion Battery Protection 30V, 2.6mΩ, 30A, Dual N-Channel, WLCSP8



# **ON Semiconductor®**

www.onsemi.com

This N-Channel Power MOSFET is produced using ON Semiconductor's trench technology, which is specifically designed to minimize gate charge and ultra low on resistance.

This device is suitable for applications of DRONE or NOTEBOOK PC.

### Features

- Ultra Low On-Resistance
- Low Gate Charge
- Common-Drain type
- Pb-Free, Halogen Free and RoHS compliance

# Applications

• 3-Cells Lithium-ion Battery Charging and Discharging Switch

#### SPECIFICATIONS

ABSOLUTE MAXIMUM RATINGS at Ta = 25°C (Note 1, 2)

| Parameter                                        | Symbol | Value       | Unit |
|--------------------------------------------------|--------|-------------|------|
| Source to Source Voltage                         | VSSS   | 30          | V    |
| Gate to Source Voltage                           | VGSS   | ±20         | V    |
| Source Current (DC)                              | IS     | 30          | А    |
| Source Current (Pulse)<br>PW≤10µs, duty cycle≤1% | ISP    | 120         | А    |
| Total Dissipation (Note 2)                       | PT     | 2.6         | W    |
| Junction Temperature                             | Tj     | 150         | °C   |
| Storage Temperature                              | Tstg   | -55 to +150 | °C   |

Note 1 : Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE RATINGS

| Parameter                                                                                   | Symbol         | Value | Unit |  |  |
|---------------------------------------------------------------------------------------------|----------------|-------|------|--|--|
| Junction to Ambient (Note 2)                                                                | $R_{\theta}JA$ | 48    | °C/W |  |  |
| Note $2 \cdot C_{\rm eff}$ as meaning on the tract ( $(5000  {\rm mm}^2)$ $(0.0  {\rm mm})$ |                |       |      |  |  |

Note 2 : Surface mounted on ceramic substrate( $5000mm^2 \times 0.8mm$ ).

| Vsss | RSS(on) Max IS Ma |     |
|------|-------------------|-----|
| 30V  | 2.6mΩ@ 10V        |     |
|      | 3.3mΩ@ 8V         | 30A |
|      | 5.1mΩ@ 4.5V       |     |

#### ELECTRICAL CONNECTION N-Channel



### PIN ASSIGNMENT



# MARKING DIAGRAM



WW = Work Week

Z = Lot Traceability

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet.

# **ELECTRICAL CHARACTERISTICS** at $Ta = 25^{\circ}C$ (Note 3)

| Devenueter                                     | O make at            | Symbol Conditions                                                              |                    |     | Value |     | 1.1  |
|------------------------------------------------|----------------------|--------------------------------------------------------------------------------|--------------------|-----|-------|-----|------|
| Parameter                                      | Symbol               |                                                                                |                    | min | typ   | max | Unit |
| Source to Source Breakdown Voltage             | V(BR)SSS             | IS=1mA, VGS=0V                                                                 | Test Circuit 1     | 30  |       |     | V    |
| Zero-Gate Voltage Source Current               | ISSS                 | VSS=24V, VGS=0V                                                                | Test Circuit 1     |     |       | 1   | μA   |
| Gate to Source Leakage Current                 | IGSS                 | VGS=20V, VSS=0V                                                                | Test Circuit 2     |     |       | 200 | nA   |
| Gate Threshold Voltage                         | VGS(th)              | VSS=10V, IS=1mA                                                                | Test Circuit 3     | 1.3 |       | 2.2 | V    |
| Forward Transconductance                       | 9FS                  | V <sub>SS</sub> =10V, I <sub>S</sub> =10A                                      | Test Circuit 4     |     | 16    |     | S    |
| Static Source to Source On-State<br>Resistance |                      | V <sub>GS</sub> =10V, I <sub>S</sub> =10A                                      | Test Circuit 5     | 1.5 | 2.0   | 2.6 | mΩ   |
|                                                | RSS(on)              | VGS=8V, IS=10A                                                                 | Test Circuit 5     | 1.6 | 2.1   | 3.3 | mΩ   |
|                                                |                      | VGS=4.5V, IS=10A                                                               | Test Circuit 5     | 2.2 | 2.9   | 5.1 | mΩ   |
| Static Drain to Source On-State<br>Resistance  | R <sub>DS</sub> (on) | V <sub>GS</sub> =10V, I <sub>S</sub> =1A                                       |                    |     | 10    |     | mΩ   |
| Gate Resistance                                | RG                   |                                                                                |                    |     | 3     |     | Ω    |
| Turn-ON Delay Time                             | t <sub>d</sub> (on)  | V <sub>SS</sub> =15V, V <sub>GS</sub> =10V, I <sub>S</sub> =10A Test Circuit 6 |                    |     | 40    |     | ns   |
| Rise Time                                      | tr                   |                                                                                |                    |     | 750   |     | ns   |
| Turn-OFF Delay Time                            | t <sub>d</sub> (off) |                                                                                |                    |     | 280   |     | ns   |
| Fall Time                                      | tf                   |                                                                                |                    |     | 105   |     | ns   |
| Input Capacitance                              | Ciss                 | V <sub>SS</sub> =15V, V <sub>GS</sub> =0V, f=1MHz                              |                    |     | 6,200 |     | pF   |
| Total Gate Charge                              | Qg                   | VSS=15V, VGS=4.5V, IS=                                                         | 15A Test Circuit 7 |     | 45    |     | nC   |
| Forward Source to Source Voltage               | VF(S-S)              | IS=10A, VGS=0V                                                                 | Test Circuit 8     |     | 0.75  | 1.2 | V    |

Note 3 : Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

### Test circuits are example of measuring FET1 side



When FET2 is measured, the position of FET1 and FET2 is switched.



www.onsemi.com 4



#### PACKAGE DIMENSIONS unit : mm

#### WLCSP8, 6.00x2.50 / EFCP6025-8EGJ-021

CASE 567MC ISSUE O



#### ORDERING INFORMATION

| Device        | Marking | Package                                                              | Shipping (Qty / Packing) |
|---------------|---------|----------------------------------------------------------------------|--------------------------|
| EFC4C002NLTDG | 4C2     | WLCSP8, 6.00 × 2.50<br>EFCP6025-8EGJ-021<br>(Pb-Free / Halogen Free) | 5,000 / Tape & Reel      |

† For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. http://www.onsemi.com/pub\_link/Collateral/BRD8011-D.PDF

# Note on usage : Since the EFC4C002NL is a MOSFET product, please avoid using this device in the vicinity of highly charged objects. Please contact sales for use except the designated application.

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the des