# **Hex Buffer** The MC74LVX50 is an advanced high speed CMOS buffer fabricated with silicon gate CMOS technology. The internal circuit is composed of three stages, including a buffered output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7.0~V, allowing the interface of 5.0~V systems to 3.0~V systems. #### **Features** - High Speed: $t_{PD} = 4.1 \text{ ns (Typ)}$ at $V_{CC} = 3.3 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2 \mu A$ (Max) at $T_A = 25^{\circ}C$ - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2.0 V to 3.6 V Operating Range - Low Noise: $V_{OLP} = 0.5 \text{ V (Max)}$ - These Devices are Pb-Free and are RoHS Compliant # ON Semiconductor® http://onsemi.com SOIC-14 D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G SOEIAJ-14 M SUFFIX CASE 965 LVX50 = Specific Device Code A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. Figure 1. Logic Diagram Figure 2. Logic Symbol **FUNCTION TABLE** | A Input | Y Output | |---------|----------| | L | L | | Н | Н | | | | # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|------------------------|-----------------------| | MC74LVX50DG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC74LVX50DR2G | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel | | MC74LVX50DTG | TSSOP-14* | 96 Units / Rail | | MC74LVX50DTR2G | TSSOP-14* | 2500 Tape & Reel | | MC74LVX50MG | SOEIAJ-14<br>(Pb-Free) | 50 Units / Rail | | MC74LVX50MELG | SOEIAJ-14<br>(Pb-Free) | 2000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb-Free. #### **MAXIMUM RATINGS** | Symbol | Р | arameter | Value | Unit | |----------------------|--------------------------------------|--------------------------------------------------------------------------------------|--------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | | $-0.5$ to $V_{CC} + 0.5$ | V | | I <sub>IK</sub> | DC Input Diode Current | V <sub>I</sub> < GND | -20 | mA | | I <sub>OK</sub> | DC Output Diode Current | V <sub>O</sub> < GND | ±20 | mA | | I <sub>OUT</sub> | DC Output Sink Current | | ±25 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | | TL | Lead Temperature, 1 mm from Case for | or 10 Seconds | 260 | °C | | TJ | Junction Temperature under Bias | | +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance | (Note 1)<br>SOIC<br>TSSOP | 125<br>170 | °C/W | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 30% – 35% | UL 94-V0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | > 2000<br>> 200<br>2000 | V | | I <sub>Latchup</sub> | Latchup Performance | Above V <sub>CC</sub> and Below GND at 85°C (Note 5) | ±300 | mA | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. - 1. Measured with minimum pad spacing on an FR4 board, using 10 mm-by-1 inch, 2-ounce copper trace with no air flow. - Tested to EIA/JESD22-A114-A. Tested to EIA/JESD22-A115-A. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |-----------------|-----------------------------------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply Voltage | 2.0 | 3.6 | V | | VI | Input Voltage (Note 6) | 0 | 5.5 | V | | Vo | Output Voltage (HIGH or LOW State) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Free-Air Temperature | -40 | +85 | °C | | Δt/ΔV | Input Transition Rise or Fall Rate $V_{CC}$ = 3.0 V $\pm$ 0.3 V | 0 | 100 | ns/V | <sup>6.</sup> Unused inputs may not be left open. All inputs must be tied to a high- or low-logic input voltage level. NOTE: The $\theta_{JA}$ of the package is equal to 1/Derating. Higher junction temperatures may affect the expected lifetime of the device per the table and figure below. # DC ELECTRICAL CHARACTERISTICS | | | | v <sub>cc</sub> | V <sub>CC</sub> T <sub>A</sub> = 25 | | 2 | <b>T</b> <sub>A</sub> ≤ | 85°C | | |-----------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------|-------------------------------------|------------|--------------------|-------------------------|--------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | High-Level Input Voltage | | 2.0<br>3.0<br>3.6 | 1.5<br>2.0<br>2.4 | | | 1.5<br>2.0<br>2.4 | | V | | V <sub>IL</sub> | Low-Level Input Voltage | | 2.0<br>3.0<br>3.6 | | | 0.5<br>0.8<br>0.8 | | 0.5<br>0.8<br>0.8 | ٧ | | V <sub>OH</sub> | High-Level Output Voltage<br>(V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> ) | $I_{OH} = -50 \mu A$<br>$I_{OH} = -50 \mu A$<br>$I_{OH} = -4 mA$ | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58 | 2.0<br>3.0 | | 1.9<br>2.9<br>2.48 | | V | | V <sub>OL</sub> | Low-Level Output Voltage<br>(V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> ) | $I_{OL} = 50 \mu A$ $I_{OL} = 50 \mu A$ $I_{OL} = 4 \text{ mA}$ | 2.0<br>3.0<br>3.0 | | 0.0<br>0.0 | 0.1<br>0.1<br>0.36 | | 0.1<br>0.1<br>0.44 | V | | I <sub>IN</sub> | Input Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to<br>3.6 | | | ±0.1 | | ±1.0 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | 3.6 | | | 2.0 | | 20.0 | μΑ | ## AC ELECTRICAL CHARACTERISTICS Input $t_r = t_f = 3.0 \text{ ns}$ | | | | | | Γ <sub>A</sub> = 25°0 | | <b>T</b> <sub>A</sub> ≤ | 85°C | | |----------------------------------------|------------------------------------|--------------------------------------------|--------------------------------------------------|-----|-----------------------|--------------|-------------------------|--------------|------| | Symbol | Parameter | Test Cond | ditions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay,<br>Input A to Y | V <sub>CC</sub> = 2.7 V | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 5.4<br>7.9 | 10.1<br>13.6 | 1.0<br>1.0 | 12.5<br>16.0 | ns | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 4.1<br>6.6 | 6.2<br>9.7 | 1.0<br>1.0 | 7.5<br>11.5 | | | toshl | Output-to-Output Skew | V <sub>CC</sub> = 2.7 V | C <sub>L</sub> = 50 pF | | | 1.5 | | 1.5 | ns | | toslh | (Note 7) | V <sub>CC</sub> = 3.3 V ±0.3V | C <sub>L</sub> = 50 pF | | | 1.5 | | 1.5 | | | C <sub>IN</sub> | Input Capacitance | | | | 4 | 10 | | 10 | pF | | | | | | Ту | pical @ | 25°C, V | <sub>CC</sub> = 3.3 | ٧ | | | C <sub>PD</sub> | Power Dissipation Capacitance | (Note 8) | | | | 15 | | | pF | Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter quaranteed by design. # **NOISE CHARACTERISTICS** Input $t_{\text{r}} = t_{\text{f}} = 3.0 \text{ns}, \ C_{\text{L}} = 50 \text{pF}, \ V_{\text{CC}} = 3.3 \ \text{V}$ | | | T <sub>A</sub> = 25°C | | | |------------------|----------------------------------------------|-----------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.5 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.5 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 2.0 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 0.8 | V | guaranteed by design. 8. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC} \cdot C_{PD}$ is used to determine the no-load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . \*Includes all probe and jig capacitance Figure 4. Test Circuit Figure 3. Switching Waveforms Figure 5. Input Equivalent Circuit ## EMBOSSED CARRIER DIMENSIONS (See Notes 9 and 10) | Tape<br>Size | B <sub>1</sub><br>Max | D | D <sub>1</sub> | E | F | К | P | P <sub>0</sub> | P <sub>2</sub> | R | т | w | |--------------|-----------------------|------------------------------------|---------------------------|---------------------------------------|----------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|------------------|-------------------|---------------------------------------| | 8 mm | 4.35 mm<br>(0.179") | 1.5 mm<br>+ 0.1<br>-0.0<br>(0.059" | 1.0 mm<br>Min<br>(0.179") | 1.75 mm<br>±0.1<br>(0.069<br>±0.004") | 3.5 mm<br>±0.5<br>(1.38<br>±0.002") | 2.4 mm<br>Max<br>(0.094") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004") | 4.0 mm<br>±0.1<br>(0.157<br>±0.004") | 2.0 mm<br>±0.1<br>(0.079<br>±0.004") | 25 mm<br>(0.98") | 0.6 mm<br>(0.024) | 8.3 mm<br>(0.327) | | 12 mm | 8.2 mm<br>(0.323") | +0.004<br>-0.0) | 1.5 mm<br>Min<br>(0.060) | | 5.5 mm<br>±0.5<br>(0.217<br>±0.002") | 6.4 mm<br>Max<br>(0.252") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")<br>8.0 mm<br>±0.10<br>(0.315<br>±0.004") | | | 30 mm<br>(1.18") | | 12.0 mm<br>±0.3<br>(0.470<br>±0.012") | | 16 mm | 12.1 mm<br>(0.476°) | | | | 7.5 mm<br>±0.10<br>(0.295<br>±0.004") | 7.9 mm<br>Max<br>(0.311") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")<br>8.0 mm<br>±0.10<br>(0.315<br>±0.004")<br>12.0 mm<br>±0.10<br>(0.472<br>±0.004") | | | | | 16.3 mm<br>(0.642) | | 24 mm | 20.1 mm<br>(0.791") | | | | 11.5 mm<br>±0.10<br>(0.453<br>±0.004") | 11.9 mm<br>Max<br>(0.468") | 16.0 mm<br>±0.10<br>(0.63<br>±0.004") | | | | | 24.3 mm<br>(0.957) | <sup>9.</sup> Metric Dimensions Govern–English are in parentheses for reference only. 10. A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than 10° within the determined cavity 11. A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than 10° within the determined cavity Figure 6. Carrier Tape Specifications Figure 7. Reel Dimensions # **REEL DIMENSIONS** | Tape Size | T&R Suffix | A Max | G | t Max | |-----------|------------|---------------------|----------------------------------------------------|---------------------| | 8 mm | T1, T2 | 178 mm<br>(7") | 8.4 mm, +1.5 mm, -0.0<br>(0.33" + 0.059", -0.00) | 14.4 mm<br>(0.56") | | 8 mm | T3, T4 | 330 mm<br>(13") | 8.4 mm, +1.5 mm, -0.0<br>(0.33" + 0.059", -0.00) | 14.4 mm<br>(0.56") | | 12 mm | R2 | 330 mm<br>(13") | 12.4 mm, +2.0 mm, -0.0<br>(0.49" + 0.079", -0.00) | 18.4 mm<br>(0.72") | | 16 mm | R2 | 360 mm<br>(14.173") | 16.4 mm, +2.0 mm, -0.0<br>(0.646" + 0.078", -0.00) | 22.4 mm<br>(0.882") | | 24 mm | R2 | 360 mm<br>(14.173") | 24.4 mm, +2.0 mm, -0.0<br>(0.961" + 0.078", -0.00) | 30.4 mm<br>(1.197") | Figure 8. Reel Winding Direction Figure 9. Tape Ends for Finished Goods Figure 10. TSSOP and SOIC R2 Reel Configuration/Orientation # TAPE UTILIZATION BY PACKAGE | Tape Size | SOIC | TSSOP | QFN | SC88A / SOT-353<br>SC88/SOT-363 | |-----------|------------------------|------------------|------------------|---------------------------------| | 8 mm | | | | 5-, 6-Lead | | 12 mm | 8-Lead | 8-, 14-, 16-Lead | 8-, 14-, 16-Lead | | | 16 mm | 14-, 16-Lead | 20-, 24-Lead | 20-, 24-Lead | | | 24 mm | 18-, 20-, 24-, 28-Lead | 48-, 56-Lead | 48-, 56-Lead | | # **PACKAGE DIMENSIONS** SOIC-14 **D SUFFIX** CASE 751A-03 **ISSUE J** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | ۲ | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0 ° | 7° | 0 ° | 7° | | Р | 5.80 | 6.20 | 0.228 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### **SOLDERING FOOTPRINT** #### PACKAGE DIMENSIONS ## TSSOP-14 **DT SUFFIX** CASE 948G-01 ISSUE B - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | Κ | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | BSC | 0.252 | BSC | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | #### **SOLDERING FOOTPRINT** #### PACKAGE DIMENSIONS ## SOEIAJ-14 CASE 965-01 **ISSUE B** #### NOTES: - 1. DIMENO. Y14.5M, 1982. DIMENSIONING AND TOLERANCING PER ANSI - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS D AND E DO NOT INCLUDE - MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT, MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIMETERS | | INCHES | | |----------------|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.10 | 0.20 | 0.004 | 0.008 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | М | 0 ° | 10° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 1.42 | | 0.056 | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Ce Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative