# 2-Mbit (128 K × 16) Static RAM ### **Features** ■ Very high speed: 45 ns ■ Wide voltage range: 2.20 V to 3.60 V ■ Pin compatible with CY62136CV30 ■ Ultra low standby power Typical standby current: 1 μA Maximum standby current: 7 μA ■ Ultra low active power □ Typical active current: 2 mA at f = 1 MHz ■ Easy memory expansion with CE and OE features ■ Automatic power down when deselected Complementary metal oxide semiconductor (CMOS) for optimum speed/power ■ Offered in a Pb-free 48-ball very fine ball grid array (VFBGA) and 44-pin thin small outline package (TSOP II) packages ### **Functional Description** The CY62136EV30 is a high performance CMOS static RAM organized as 128K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. The device can also be put into standby mode reducing power consumption by more than 99% when deselected ( $\overline{\text{CE}}$ HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when: deselected ( $\overline{\text{CE}}$ HIGH), outputs are disabled ( $\overline{\text{OE}}$ HIGH), both Byte High Enable and Byte Low Enable are disabled ( $\overline{\text{BHE}}$ , BLE HIGH), or during a write operation ( $\overline{\text{CE}}$ LOW and WE LOW). Writing to the device is accomplished by taking Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0$ through $I/O_7$ ), is written into the location specified on the address pins $(A_0$ through $A_{16}$ ). If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8$ through $I/O_{15}$ ) is written into the location specified on the address pins $(A_0$ through $A_{16}$ ). Reading from the device is accomplished by taking Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing the Write Enable $(\overline{WE})$ HIGH. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from the memory location specified by the address pins appear on I/O $_0$ to I/O $_7$ . If Byte High Enable $(\overline{BHE})$ is LOW, then data from memory appear on I/O $_8$ to I/O $_{15}$ . See the Truth Table on page 11 for a complete description of read and write modes. For a complete list of related documentation, click here. ## Logic Block Diagram Cypress Semiconductor Corporation Document Number: 38-05569 Rev. \*I ## **Contents** | Pin Configuration | 3 | |--------------------------------|---| | Product Portfolio | 3 | | Maximum Ratings | 4 | | Operating Range | | | Electrical Characteristics | 4 | | Capacitance | 5 | | Thermal Resistance | | | AC Test Loads and Waveforms | | | Data Retention Characteristics | | | Data Retention Waveform | | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering Information | 12 | |-----------------------------------------|----| | Ordering Code Definitions | 12 | | Package Diagrams | | | Acronyms | 15 | | Document Conventions | 15 | | Units of Measure | 15 | | Document History Page | 16 | | Sales, Solutions, and Legal Information | 18 | | Worldwide Sales and Design Support | 18 | | Products | 18 | | PSoC® Solutions | 18 | | Cypress Developer Community | 18 | | Technical Support | | ## **Pin Configuration** Figure 1. 48-ball VFBGA pinout (Top View) [1, 2] Figure 2. 44-pin TSOP II pinout (Top View) [1] ### **Product Portfolio** | | V <sub>CC</sub> Range (V) | | | | Power Dissipation | | | | | | |---------------|---------------------------|--------------------|------|-----------|--------------------|----------------------|--------------------|-------------------|-------------------------------|-----| | Product [3] | | | | Speed | Operating ICC (mA) | | | | Standby I <sub>SB2</sub> (μΑ) | | | rioddet | | | (ns) | f = 1 MHz | | f = f <sub>max</sub> | | Standby ISB2 (μΑ) | | | | | Min | Typ <sup>[3]</sup> | Max | | Typ <sup>[3]</sup> | Max | Typ <sup>[3]</sup> | Max | Typ <sup>[3]</sup> | Max | | CY62136EV30LL | 2.2 | 3.0 | 3.6 | 45 | 2 | 2.5 | 15 | 20 | 1 | 7 | - NC pins are not connected on the die. Pins D3, H1, G2, H6 and H3 in the VFBGA package are address expansion pins for 4 Mb, 8 Mb, 16 Mb, and 32 Mb and 64 Mb respectively. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C. ## **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with power applied ......-55 °C to + 125 °C to ground potential $^{[4, 5]}$ ... -0.3 V to 3.9 V ( $V_{CC MAX} + 0.3$ V) DC voltage applied to outputs in High Z state $^{[4,\,5]}$ ....... –0.3 V to 3.9 V (V<sub>CC MAX</sub> + 0.3 V) | DC input voltage $^{[4, 5]}$ $-0.3$ V to 3.9 V ( $^{V}$ CC MAX + 0.3 V) | |-------------------------------------------------------------------------| | Output current into outputs (LOW)20 mA | | Static discharge voltage (per MIL-STD-883, Method 3015) > 2001 V | | Latch up current> 200 mA | ### **Operating Range** | Device | Range | Ambient<br>Temperature | <b>V</b> cc <sup>[6]</sup> | | |---------------|------------|------------------------|----------------------------|--| | CY62136EV30LL | Industrial | –40 °C to +85 °C | 2.2 V-3.6 V | | ### **Electrical Characteristics** Over the Operating Range | Doromotor | Deceriation | Toot Co. | n dition o | | Unit | | | |---------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|----------------------------|-----------------------|------| | Parameter | Description | lest Co | Test Conditions | | <b>T</b> yp <sup>[7]</sup> | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | $I_{OH} = -0.1 \text{ mA}$ | V <sub>CC</sub> = 2.20 V | 2.0 | _ | _ | V | | | | $I_{OH} = -1.0 \text{ mA}$ | V <sub>CC</sub> = 2.70 V | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage | I <sub>OL</sub> = 0.1 mA | V <sub>CC</sub> = 2.20 V | _ | _ | 0.4 | V | | | | I <sub>OL</sub> = 2.1 mA | V <sub>CC</sub> = 2.70 V | _ | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | $V_{CC} = 2.2 \text{ V to } 2.7$ | ' V | 1.8 | _ | V <sub>CC</sub> + 0.3 | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 | V | 2.2 | _ | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW voltage | $V_{CC} = 2.2 \text{ V to } 2.7$ | <b>'</b> V | -0.3 | _ | 0.6 | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 | V | -0.3 | _ | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | | -1 | _ | +1 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_O \le V_{CC}$ | output disabled | -1 | _ | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CCmax}$ | - | 15 | 20 | mA | | | | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | - | 2 | 2.5 | | | I <sub>SB1</sub> <sup>[8]</sup> | Automatic CE power-down current – CMOS inputs | $\overline{\text{CE}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V},$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}, \text{V}_{\text{IN}} \le 0.2 \text{ V}$ $\text{f} = \text{f}_{\text{max}} (\text{address and data only}),$ $\text{f} = 0 (\overline{\text{OE}}, \text{ and WE}), \text{V}_{\text{CC}} = 3.60 \text{ V}$ | | - | 1 | 7 | μА | | I <sub>SB2</sub> <sup>[8]</sup> | Automatic CE power-down current – CMOS inputs | $\overline{CE} \ge V_{CC} - 0.2 \text{ V}$ $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ $V_{CC} = 3.60 \text{ V}$ | | - | 1 | 7 | μА | ### Notes - 4. V<sub>IL(min.)</sub> = -2.0 V for pulse durations less than 20 ns. 5. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. 6. Full Device AC operation assumes a 100 μs ramp time from 0 to Vcc(min) and 200 μs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating. # Capacitance | Parameter [9] | Description | Test Conditions | Max | Unit | |------------------|--------------------|----------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [9] | Description | Test Conditions | 48-ball VFBGA<br>Package | 44-pin TSOP II<br>Package | Unit | |-------------------|------------------------------------------|------------------------------------------------------------------------|--------------------------|---------------------------|------| | $\Theta_{JA}$ | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 75 | 77 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 10 | 13 | °C/W | ### **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveforms | Parameters | 2.50 V | 3.0 V | Unit | |-----------------|--------|-------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | ### Note <sup>9.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> [10] | Max | Unit | |----------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1.0 | - | _ | V | | I <sub>CCDR</sub> [11] | Data retention current | $V_{CC} = 1.0 \text{ V}, \overline{CE} \ge V_{CC} - 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | _ | 0.8 | 3 | μА | | t <sub>CDR</sub> <sup>[12]</sup> | Chip deselect to data retention time | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[13]</sup> | Operation recovery time | | 45 | _ | _ | ns | ### **Data Retention Waveform** Figure 4. Data Retention Waveform [14] <sup>10.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C. <sup>11.</sup> Chip enable ( $\overline{(EE)}$ and byte enables ( $\overline{BHE}$ and $\overline{BLE}$ ) need to be tied to CMOS levels to meet the $I_{SB1}$ / $I_{SB2}$ / $I_{CCDR}$ specification. Other inputs can be left floating. <sup>12.</sup> Tested initially and after any design or process changes that may affect these parameters. 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 μs or stable at V<sub>CC(min.)</sub> ≥ 100 μs. <sup>14.</sup> BHE BLE is the AND of both BHE and BLE. The chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE. ## **Switching Characteristics** Over the Operating Range | Parameter [15, 16] | Deparintion | 45 | ns | 11 | |---------------------|---------------------------------|-----|-----|------| | Parameter [10, 10] | Description | Min | Max | Unit | | Read Cycle | | | | _ | | t <sub>RC</sub> | Read cycle time | 45 | _ | ns | | t <sub>AA</sub> | Address to data valid | - | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | - | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 22 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z [17] | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [17, 18] | _ | 18 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [17] | 10 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [17, 18] | _ | 18 | ns | | t <sub>PU</sub> | CE LOW to power-up | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power-down | _ | 45 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | _ | 22 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to Low Z [17] | 5 | _ | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to High Z [17, 18] | _ | 18 | ns | | Write Cycle [19, 20 | 0] | | | | | t <sub>WC</sub> | Write cycle time | 45 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | ns | | t <sub>BW</sub> | BLE/BHE LOW to write end | 35 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z [17, 18] | _ | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [17] | 10 | _ | ns | <sup>15.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns (1 V/ns) or less, timing reference levels of V<sub>CC(typ.)</sub>/2, input pulse levels of 0 to V<sub>CC(typ.)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in Figure 3 on page 5. 16. In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the byte enable and/or chip enable signals as described in the Application Notes AN13842 and AN66311. However, the issue has been fixed and in production now, and hence, these Application Notes are no longer applicable. They are available for download on our website as they contain information on the date code of the parts, beyond which the fix has been in production. <sup>17.</sup> At any given temperature and voltage condition, $t_{HZCE}$ is less than $t_{LZCE}$ , $t_{HZDE}$ is less than $t_{LZDE}$ , $t_{HZOE}$ is less than $t_{LZOE}$ , and $t_{HZWE}$ is less than $t_{LZWE}$ for any given device. $<sup>18.\,</sup>t_{HZCE},\,t_{HZCE},\,t_{HZBE},\,and\,t_{HZWE}\,transitions~are~measured~when~the~outputs~enter~a~high~impedence~state.$ <sup>19.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. <sup>20.</sup> The minimum write pulse for Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled and $\overline{\text{OE}}$ LOW) should be sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$ . # **Switching Waveforms** Figure 5. Read Cycle 1: Address Transition Controlled [21, 22] Figure 6. Read Cycle No. 2: $\overline{\text{OE}}$ Controlled [22, 23] <sup>21.</sup> The device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{IL}$ . <sup>22.</sup> $\overline{\text{WE}}$ is HIGH for read cycle. 23. Address valid prior to or coincident with $\overline{\text{CE}}$ and $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ transition LOW. ### Switching Waveforms (continued) Figure 7. Write Cycle No. 1: $\overline{\text{WE}}$ Controlled [24, 25, 26] Figure 8. Write Cycle No. 2: $\overline{\text{CE}}$ Controlled [24, 25, 26] - 24. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. - 25. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . - 26. If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high impedance state. 27. During this period, the I/Os are in output state and input signals should not be applied. ## Switching Waveforms (continued) Figure 9. Write Cycle No. 3: WE Controlled, OE LOW [28, 29] Figure 10. Write Cycle No. 4: BHE/BLE Controlled, OE LOW [28] - 28. If CE goes HIGH simultaneously with $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. - 29. The minimum write cycle pulse width should be equal to the sum of $t_{\mbox{HZWE}}$ and $t_{\mbox{SD}}$ . 30. During this period, the I/Os are in output state and input signals should not be applied. ### **Truth Table** | CE | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-------------------|----|----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | H <sup>[31]</sup> | Х | Х | X <sup>[31]</sup> | X <sup>[31]</sup> | High Z | Deselect/power-down | Standby (I <sub>SB</sub> ) | | L | Х | Χ | Н | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | L | L | L | Data out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | Χ | L | L | Data in (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | Х | Н | L | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | Note 31. Chip enable (CE) and Byte enables (BHE and BLE) must be at fixed CMOS levels (not floating). Intermediate voltage levels on these pins is not permitted. ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|----------------------|--------------------|--------------------------|-----------------| | 45 | CY62136EV30LL-45BVXI | 51-85150 | 48-ball VFBGA (Pb-free) | Industrial | | | CY62136EV30LL-45ZSXI | 51-85087 | 44-pin TSOP II (Pb-free) | | Contact your local Cypress sales representative for availability of other parts ### **Ordering Code Definitions** ## **Package Diagrams** Figure 11. 48-ball VFBGA (6 × 8 × 1 mm) BV48/BZ48 Package Outline, 51-85150 NOTE: PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web. 51-85150 \*H ### Package Diagrams (continued) Figure 12. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*E # Acronyms | Acronym | Description | | | |---------|-----------------------------------------|--|--| | BLE | Byte Low enable | | | | BHE | Byte High Enable | | | | CE | Chip Enable | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | I/O | Input/Output | | | | OE | Output Enable | | | | SRAM | Static Random Access Memory | | | | TSOP | Thin Small Outline Package | | | | VFBGA | Very Fine-Pitch Ball Grid Array | | | | WE | Write Enable | | | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μS | microsecond | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | ocument Title: CY62136EV30 MoBL <sup>®</sup> , 2-Mbit (128 K × 16) Static RAM<br>ocument Number: 38-05569 | | | | | |-----------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 237432 | AJU | See ECN | New data sheet. | | *A | 419988 | RXU | See ECN | Changed status from Advanced Information to Final. Changed the address of Cypress Semiconductor Corporation on Page #1 from "3901 North First Street" to "198 Champion Court" Removed 35ns Speed Bin Removed "L" version of CY62136EV30 Changed $I_{CC}$ (Max) value from 2 mA to 2.5 mA and $I_{CC}$ (Typ) value from 1.5 mA to 2 mA at f=1 MHz Changed $I_{CC}$ (Typ) value from 12 mA to 15 mA at f = $f_{max}$ Changed $I_{SB1}$ and $I_{SB2}$ Typ. values from 0.7 $\mu$ A to 1 $\mu$ A and Max. values from 2.5 $\mu$ A to 7 $\mu$ A. Changed the AC test load capacitance from 50pF to 30pF on Page# 4 Changed $I_{CCDR}$ from 1.5V to 1V on Page# 4. Changed $I_{CCDR}$ from 2.5 $\mu$ A to 3 $\mu$ A. Added $I_{CCDR}$ from 2.5 $\mu$ A to 3 $\mu$ A. Added $I_{CCDR}$ typical value. Changed $I_{CDR}$ from 6 ns to 5 ns Changed $I_{CDE}$ from 3 ns to 5 ns Changed $I_{CDE}$ from 3 ns to 5 ns Changed $I_{CDE}$ from 3 ns to 5 ns Changed $I_{CDE}$ from 30 ns to 35 ns Changed $I_{CDE}$ from 20 ns to 25 ns Changed $I_{CDE}$ from 20 ns to 25 ns Corrected typo in the Truth Table on Page# 9 Updated the package diagram 48-pin VFBGA from *B to *D Updated the ordering Information table and replaced the Package Name column with Package Diagram. | | *B | 427817 | NXR | See ECN | Minor change: Moved datasheet to external web | | *C | 2604685 | VKN /<br>PYRS | 11/12/08 | Added footnote 8 related to I <sub>SB2</sub> and I <sub>CCDR</sub> Added footnote 12 related to AC timing parameters | | *D | 3144174 | RAME | 01/17/2011 | Added TOC Added Ordering Code Definitions. Update Package Diagrams 51-85150 from *D to *F Added Acronyms and Units of Measure. Converted all tablenotes into footnotes. Updated datasheet as per new template. | | *E | 3284728 | AJU | 06/16/2011 | Removed the Note "For best practice recommendations, refer to the Cypress application note "SRAM System Design Guidelines" on <a href="http://www.cypress.com.">http://www.cypress.com.</a> " in page 1 and its reference in Functional Description Updated to new template. | | *F | 4102185 | VINI | 08/22/2013 | Updated Switching Characteristics: Updated Note 16. Updated Package Diagrams: spec 51-85150 – Changed revision from *F to *H. spec 51-85087 – Changed revision from *C to *E. Updated to new template. | | *G | 4354908 | VINI | 04/23/2014 | Updated Switching Characteristics: Added Note 20 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 29 and referred the same note in Figure 9. Completing Sunset Review. | # **Document History Page** (continued) | Document Title: CY62136EV30 MoBL <sup>®</sup> , 2-Mbit (128 K × 16) Static RAM Document Number: 38-05569 | | | | | | |----------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | *H | 4540616 | VINI | 10/16/2014 | Updated Maximum Ratings: Referred Notes 4, 5 in "Supply voltage to ground potential". Updated Switching Waveforms: Updated Note 29. | | | * | 4576475 | VINI | 11/21/2014 | Added related documenation hyperlink in page 1. | | ## Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive Clocks & Buffers Interface **Lighting & Power Control** Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Community | Forums | Blogs | Video | Training ### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2004-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.