# **Parallel NOR Flash Embedded Memory** # M29W640GH, M29W640GL M29W640GT, M29W640GB # **Features** - · Supply voltage - $V_{CC}$ = 2.7–3.6V (program, erase, read) - $V_{PP} = 12V$ for fast program (optional) - Asynchronous random/page read - Page width: 4 words - Page access: 25ns - Random access: 60ns, 70ns, 90ns - Fast program commands - 2-word/4-byte program (without $V_{PP} = 12V$ ) - 4-word/8-byte program (with $V_{pp} = 12V$ ) - 16-word/32-byte write buffer - Programming time - 10µs per byte/word TYP - Chip program time: 10 s (4-word program) - Double word/quadruple byte program - Memory organization - M29W640GH/L 128 main blocks, 64KB each - M29W640GT/B 127 main blocks, 64KB each and 8 boot blocks, 8KB each - Program/erase controller - Embedded byte/word program algorithms - Program/erase suspend and resume - Read from any block during a PROGRAM SUS-PEND operation - Read or program another block during an ERASE SUSPEND operation - Hardware block protection - V<sub>PP</sub>/WP# pin for fast program and write protect - Temporary block unprotect mode - Common Flash interface - 64-bit security code - · 128-word extended memory block - Extra block used as security block or to store additional information - Low power consumption: Standby and automatic mode - 100,000 PROGRAM/ERASE cycles per block - Electronic signature - Manufacturer code: 0020h - Device summary: part number and device code - M29W640GH: uniform, last block protected by V<sub>PP</sub>/WP# - 227Eh + 220Ch + 2201h - M29W640GL: uniform, first block protected by $V_{PP}/WP\#$ - 227Eh + 220Ch + 2200h - M29W640GT: top boot block - 227Eh + 2210h + 2201h - M29W640GB: bottom boot block - 227Eh + 2210h + 2200h - RoHS-compliant packages - 48-pin TSOP (N/NA) 12mm x 20mm - 56-pin TSOP (NB) 14mm x 20mm - 48-ball TFBGA (ZA) 6mm x 8mm - 64-ball FBGA (ZS) 11mm x 13mm - 64-ball TBGA (ZF) 10mm x 13mm - Automotive certified parts available # **Part Numbering Information** Available with extended memory block prelocked by Micron. Devices are shipped from the factory with memory content bits erased to 1. For available options, such as packages or speed, or for further information, contact your Micron sales representative. Part numbers can be verified at <a href="https://www.micron.com">www.micron.com</a>. Feature and specification comparison by device type is available at <a href="https://www.micron.com/products">www.micron.com/products</a>. Contact the factory for devices not found. **Table 1: Part Number Information** | Category Details | |---------------------------------------------------------------------------------------------------| | M29 = Parallel Flash memory | | W = 2.7 to 3.6V | | 640G = 64Mb (x8/x16) boot block, uniform or boot block | | T = Top boot | | B = Bottom boot | | L = First block protected by V <sub>PP</sub> /WP# | | H = Last block protected by V <sub>PP</sub> /WP# | | 60 = 60ns (in conjunction with temperature range 6; denotes industrial grade –40°C to 85°C parts) | | 6A = 60ns (in conjunction with temperature range 6; denotes automotive grade –40°C to 85°C parts) | | 7A = 70ns (in conjunction with temperature range 6; denotes automotive grade –40°C to 85°C parts) | | 70 = 70ns (in conjunction with temperature range 6; denotes industrial grade –40°C to 85°C parts; | | temperature range = 3 denotes automotive grade –40°C to 125°C parts) | | 90 = 90ns (in conjunction with temperature range 6; denotes industrial grade –40°C to 85°C parts) | | N/NA = 48-pin TSOP, 12mm x 20mm | | NB = 56-pin TSOP, 14mm x 20mm (available upon request) | | ZA = 48-ball TFBGA, 6mm x 8mm, 0.8mm pitch | | ZS = 64-ball FBGA, 11mm x 13mm, 1mm pitch | | ZF = 64-ball TBGA, 10mm x 13mm, 1mm pitch (available upon request) | | 6 = -40°C to 85°C | | 3 = -40°C to 125°C (Automotive) | | E = RoHS-compliant package, standard packing | | F = RoHS-compliant package, tape and reel packing | | | # **Contents** | General Description | 7 | |-----------------------------------------------------|------| | Signal Assignments | | | Signal Descriptions | | | Memory Organization | . 17 | | Memory Configuration | . 17 | | Uniform Block Memory Map, x16 – 64Mb Density | . 17 | | Uniform Block Memory Map, x8 – 64Mb Density | . 17 | | Bus Operations | . 18 | | Read | . 18 | | Write | . 18 | | Standby and Automatic Standby | . 18 | | Output Disable | . 18 | | Status Register | . 19 | | Data Polling Bit (DQ7) | . 19 | | Toggle Bit (DQ6) | . 19 | | Error Bit (DQ5) | | | Erase Timer Bit (DQ3) | . 20 | | Alternative Toggle Bit (DQ2) | . 20 | | Write to Buffer and Program Abort Bit (DQ1) | . 20 | | READ Operations | . 24 | | READ/RESET Command | . 24 | | READ CFI Command | . 24 | | AUTO SELECT Operations | . 25 | | AUTO SELECT Command | . 25 | | Command Interface | . 28 | | READ/RESET Command | . 28 | | AUTO SELECT Command | . 28 | | READ CFI QUERY Command | . 28 | | PROGRAM Command | | | PROGRAM SUSPEND Command | . 29 | | PROGRAM RESUME Command | . 30 | | Fast Program Commands | . 30 | | DOUBLE BYTE PROGRAM Command | . 30 | | QUADRUPLE BYTE PROGRAM Command | . 30 | | OCTUPLE BYTE PROGRAM Command | . 30 | | DOUBLE WORD PROGRAM Command | . 31 | | QUADRUPLE WORD PROGRAM Command | . 31 | | WRITE TO BUFFER AND PROGRAM Command | . 32 | | WRITE TO BUFFER AND PROGRAM CONFIRM Command | . 33 | | WRITE TO BUFFER AND PROGRAM ABORT AND RESET Command | . 33 | | UNLOCK BYPASS Command | . 33 | | UNLOCK BYPASS PROGRAM Command | . 33 | | UNLOCK BYPASS RESET Command | . 34 | | CHIP ERASE Command | . 34 | | BLOCK ERASE Command | . 34 | | ERASE SUSPEND Command | | | ERASE RESUME Command | | | ENTER EXTENDED BLOCK Command | | | EXIT EXTENDED BLOCK Command | | | BLOCK PROTECT and CHIP UNPROTECT Commands | . 36 | | BLOCK PROTECT Command | 36 | |--------------------------------------------------|----| | Programmer Technique | 36 | | In-System Technique | 39 | | Common Flash Interface | | | Absolute Ratings and Operating Conditions | 51 | | DC Characteristics | 53 | | Read AC Characteristics | 54 | | Write AC Characteristics | 57 | | Toggle and Alternative Toggle AC Characteristics | 61 | | Program/Erase Characteristics | 63 | | Reset Characteristics | 67 | | Package Dimensions | 68 | | Revision History | 73 | | Rev. D – 03/15 | | | Rev. C – 07/13 | | | Rev. B – 06/13 | 73 | | Rev. A – 11/12 | 73 | # **List of Figures** | Figure 1: | Logic Diagram | . 8 | |------------|-----------------------------------------------|-----| | Figure 2: | 48-Pin TSOP | 10 | | Figure 3: | 56-Pin TSOP | 11 | | Figure 4: | 48-Ball TFBGA | 12 | | Figure 5: | 64-Ball TFBGA | 13 | | Figure 6: | Data Polling Flowchart | 22 | | | Data Toggle Flowchart | | | Figure 8: | Programmer Equipment Block Protect Flowchart | 37 | | | Programmer Equipment Chip Unprotect Flowchart | | | Figure 10: | In-System Equipment Block Protect Flowchart | 40 | | | In-System Equipment Chip Protect Flowchart | | | | AC Measurement Load Circuit | | | | AC Measurement I/O Waveform | | | | Random AC Timing | | | 0 | Page Read AC Timing | | | | WE#-Controlled AC Timing | | | | CE#-Controlled AC Timing | | | | Toggle/Alternative Toggle, CE# Controlled | | | | Toggle/Alternative Toggle, OE# Controlled | | | | WE# Controlled Program Waveform | | | | CE# Controlled Program Waveform | | | Figure 22: | Chip/Block Erase Waveform | 66 | | 0 | Reset/Block Temporary Unprotect AC Waveforms | | | | Accelerated Programming Timing Waveform | | | | 48-Pin TSOP – 12mm x 20mm | | | | 56-Pin TSOP – 14mm x 20mm | | | 0 | 48-Ball TFBGA – 6mm x 8mm | | | Figure 28: | 64-Ball TBGA – 10mm x 13mm | 71 | | Figure 29. | 64-Ball FBGA – 11mm x 13mm | 72 | # **List of Tables** | Table 1: 1 | Part Number Information | 2 | |---------------|-------------------------------------------------------|----| | | Signal Names | | | Table 3: 1 | Protection Granularity on the M29W640GH and M29W640GL | 9 | | Table 4: 1 | Protection Granularity on the M29W640GT | 9 | | Table 5: 1 | Protection Granularity on the M29W640GB | 9 | | Table 6: S | Signal Descriptions | 14 | | | Hardware Protection | | | | x16 Uniform Blocks [127:0] | | | Table 9: | x8 Uniform Blocks [127:0] | 17 | | | Bus Operations | | | Table 11: | Status Register Bits | 20 | | Table 12: | Read Electronic Signature | 25 | | | Block Protection | | | Table 14: | Programmer Technique Bus Operations | 39 | | | Commands – 16-Bit Mode (BYTE# = $V_{IH}$ ) | | | Table 16: | Commands – 8-Bit Mode (BYTE# = $V_{IL}$ ) | 44 | | | Query Structure Overview | | | Table 18: | CFI Query Identification String | 46 | | | CFI Query System Interface Information | | | Table 20: | Device Geometry Definition | 47 | | Table 21: | Primary Algorithm-Specific Extended Query Table | 48 | | | Security Code Area | | | Table 23: | Absolute Maximum/Minimum Ratings | 51 | | | Operating Conditions | | | Table 25: | Input/Output Capacitance | 52 | | | DC Current Characteristics | | | Table 27: | DC Voltage Characteristics | 53 | | Table 28: | Read AC Characteristics | 54 | | | WE#-Controlled Write AC Characteristics | | | | CE#-Controlled Write AC Characteristics | | | Table 31: | Toggle and Alternative Toggle AC Characteristics | 61 | | | Program/Erase Times and Endurance Cycles | | | Table 33: | Reset/Block Temporary Unprotect AC Characteristics | 67 | # **General Description** The M29W640G is a 64Mb (8Mb x8 or 4Mb x16) nonvolatile memory that can be read, erased, and reprogrammed. These operations can be performed using a single low voltage (2.7–3.6V) supply. Upon power-up, the device defaults to read mode. The memory is divided into blocks that can be erased independently so that valid data can be preserved while old data is erased. PROGRAM and ERASE commands are written to the command interface of the memory. An on-chip program/erase controller simplifies the process of programming or erasing the memory by taking care of all special operations required to update the memory contents. The end of a PROGRAM or ERASE operation can be detected and any error condition can be identified. The command set required to control the device is consistent with JEDEC standards. The M29W640GH and M29W640GL memory array is organized into 128 uniform blocks of 64KB each (or 32Kwords each). The M29W640GT and M29W640GB feature an asymmetric memory block, each having an array of 135 blocks divided into 8 parameter blocks of 8KB each (or 4 Kwords each), and 127 main blocks of 64KB each (or 32Kwords each). The M29W640GT has the parameter blocks at the top of the memory array whereas the M29W640GB locates the parameter blocks starting from the bottom. Blocks are protected by groups to prevent accidental PROGRAM or ERASE commands from modifying the memory. The M29W640G supports asynchronous random read and page read from all blocks of the array. Chip enable, output enable, and write enable signals control the bus operation. They enable simple connection to most microprocessors, often without additional logic. The $V_{PP}/WP\#$ signal is used to enable faster programming of the device. Protection from PROGRAM/ERASE commands can be obtained by holding $V_{PP}/WP\#$ to $V_{SS}$ : - On the M29W640GH and M29W640GL, the last and first blocks are protected. - On the M29W640GT and M29W640GB, the last two and first two boot blocks are protected. The M29W640G devices feature a full set of fast program commands to improve programming throughput: - 2-byte PROGRAM (it is not necessary to raise V<sub>PP</sub>/WP# to 12V before issuing this command) - 2 words/4-byte PROGRAM (it is not necessary to raise $V_{PP}/WP\#$ to 12V before issuing this command) - 4 word/8-byte PROGRAM (V<sub>PP</sub>/WP# must be raised to 12V before issuing this command) - WRITE TO BUFFER and PROGRAM (enables program in one shot a buffer of 16 words/32 bytes) The M29W640G has an extra block, the extended block, of 128 words in x16 mode or 256 bytes in x8 mode that can be accessed using a dedicated command. The extended block can be protected, and therefore, is useful for storing security information. However, protection is not reversible; once protected, the protection cannot be undone. The memory is delivered with all bits erased (set to 1). **Figure 1: Logic Diagram** **Table 2: Signal Names** | Name | Description | Direction | |----------------------|---------------------------------------------------------------------|----------------| | A0-A21 | Address inputs | Inputs | | CE# | Chip enable | Input | | OE# | Output enable | Input | | WE# | Write enable | Input | | RP# | Reset/Block temporary unprotect | Input | | RY/BY# | Ready/Busy | Input | | BYTE# | Byte/Word organization select | Input | | DQ0-DQ7 | Data input/outputs | I/O | | DQ8-DQ14 | Data input/outputs | I/O | | DQ15A-1 (or DQ15) | Data input/output or address input (or data I/O) | I/O | | V <sub>CC</sub> | Supply voltage | Supply voltage | | V <sub>PP</sub> /WP# | Supply voltage for FAST PROGRAM (optional) or WRITE PROTECT command | Supply voltage | | V <sub>SS</sub> | Ground | _ | | NC | Not connected internally | - | Note: 1. V<sub>PP</sub>/WP# may be left floating because it is internally connected to a pull-up resistor to enable PROGRAM/ERASE commands. Table 3: Protection Granularity on the M29W640GH and M29W640GL | Block | KB/Kwords | Protection Block Group | (x8) | (x16) | |-----------------------------|-----------|------------------------|------------------------------|------------------------------| | 0 to 3 | 4 x 64/32 | Block level | 000000h-03FFFFh <sup>1</sup> | 000000h-01FFFFh <sup>1</sup> | | 4 to 7 | 4 x 64/32 | Protection group | 040000h-07FFFFh | 020000h-03FFFFh | | _ | _ | - | _ | - | | 120 to 123 4 x 64/32 Protec | | Protection group | 780000h-7BFFFFh | 3C0000h-3DFFFFh | | 124 to 127 | 4 x 64/32 | Block level | 7C0000h-7FFFFh | 3E0000h-3FFFFFh | Note: 1. Used as the extended block addresses in extended block mode. **Table 4: Protection Granularity on the M29W640GT** | Block | KB/Kwords | Protection Block Group | (x8) | (x16) | |------------|----------------------|------------------------|------------------------------|------------------------------| | 0 to 3 | 4 x 64/32 | Protection group | 000000h-03FFFFh <sup>1</sup> | 000000h-01FFFFh <sup>1</sup> | | 4 to 7 | 4 x 64/32 | Protection group | 040000h-07FFFh | 020000h-03FFFFh | | _ | _ | - | _ | - | | 120 to 123 | 4 x 64/32 | Protection group | 780000h-7BFFFFh | 3C0000h-3DFFFFh | | 124 to 126 | 3 x 64/32 | Protection group | 7C0000h-7EFFFFh | 3E0000h-3F7FFFh | | 127 to 134 | 8 x 8/4 <sup>2</sup> | Block level | 7F0000h-7FFFFFh | 3F8000h-3FFFFFh | Notes: 1. Used as the extended block addresses in extended block mode. 2. Boot blocks. **Table 5: Protection Granularity on the M29W640GB** | Block | KB/Kwords | Protection Block Group | (x8) | (x16) | |----------------------|---------------------|------------------------|------------------------------|------------------------------| | 0 to 7 | 8x 8/4 <sup>1</sup> | Block level | 000000h-00FFFFh <sup>2</sup> | 000000h-007FFFh <sup>2</sup> | | 8 to 10 | 3 x 64/32 | Protection group | 010000h-03FFFFh | 008000h-01FFFFh | | 11 to 14 | 4 x 64/32 | Protection group | 040000h-07FFFFh | 020000h-03FFFFh | | _ | _ | _ | _ | - | | 127 to 130 4 x 64/32 | | Protection group | 780000h-7BFFFFh | 3C0000h-3DFFFFh | | 131 to 134 | 4 x 64/32 | Protection group | 7C0000h-7FFFFh | 3E0000h-3FFFFFh | Notes: 1. Boot blocks. 2. Used as the extended block addresses in extended block mode. # **Signal Assignments** Figure 2: 48-Pin TSOP Note: 1. RFU = reserved for future use. Figure 3: 56-Pin TSOP Note: 1. RFU = reserved for future use. Figure 4: 48-Ball TFBGA Note: 1. RFU = reserved for future use. Figure 5: 64-Ball TFBGA Notes: 1. RFU = reserved for future use. 2. Pads D8 and F1 are connected on the M29W640GT and M29W640GB devices. # **Signal Descriptions** The following table is a comprehensive list of signals for this device family. All signals listed may not be supported on this device. See Signal Assignments for information specific to this device. **Table 6: Signal Descriptions** | Name | Туре | Description | |----------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[MAX:0] | Input | <b>Address:</b> Select the cells in the memory array to access during bus READ operations. During bus WRITE operations they control the commands sent to the command interface of the program/erase controller. | | CE# | Input | <b>Chip enable:</b> Activates the memory, allowing bus READ and bus WRTE operations to be performed. When CE# is HIGH, all other pins are ignored. | | OE# | Input | Output enable: Controls the bus READ operation of the memory. | | WE# | Input | Write enable: Controls the bus WRITE operation of the memory's command interface. | | V <sub>PP</sub> /WP# | Input | $V_{PP}/WP\#$ : Provides two functions: $V_{PP}$ enables the memory to use an external high-voltage power supply to reduce the time required for UNLOCK BYPASS PROGRAM operations. WP# performs hardware protection by protection the last block at the end of the addressable area (M29W640GH) or the first block at the beginning of the addressable area (M29W640GT) and the first two boot blocks at the beginning of the addressable area (M29W640GB). | | | | $V_{PP}$ /WP# may be left floating or unconnected (see DC Characteristics). When $V_{PP}$ /WP# is LOW, the last or first block in the M29W640GH and M29W640GL, respectively, and the last or first two blocks in the M29W640GT and M29W640GB, respectively, are protected. PROGRAM and ERASE operations in this block are ignored while $V_{PP}$ /WP# is LOW, even when RST# is at $V_{ID}$ . | | | | When $V_{PP}$ /WP# is HIGH, $V_{IH}$ , the device reverts to the previous protection status of the outermost blocks. PROGRAM and ERASE operations can now modify the data in the outermost blocks unless the block is protected using block protection. | | | | Applying 12V to $V_{PP}$ /WP# will temporarily unprotect any block previously protected (including the outermost blocks) using a high-voltage block protection technique (in-system or programmer technique). (See Hardware Protection for details. When $V_{PP}$ /WP# is raised to $V_{PP}$ , the device automatically enters the unlock bypass mode. When $V_{PP}$ /WP# returns to $V_{IH}$ or $V_{IL}$ , normal operation resumes. During UNLOCK BYPASS PROGRAM operations, the device draws $I_{PP}$ from the pin to supply the programming circuits. (See UNLOCK BYPASS Command.) The transitions from $V_{IH}$ to $V_{PP}$ and from $V_{PP}$ to $V_{IH}$ must be slower than $^{t}VHVPP$ (See the Accelerated Program Timing waveforms). | | | | Never raise $V_{PP}$ /WP# to $V_{PP}$ from any mode except read mode; otherwise, the device may be left in an indeterminate state. | | | | A $0.1\mu F$ capacitor should be connected between $V_{PP}/WP\#$ and the $V_{SS}$ ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during an UNLOCK BYPASS PROGRAM operation, $I_{PP}$ . | # **Table 6: Signal Descriptions (Continued)** | Name | Туре | Description | |----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQ15/A-1 | I/O | <b>Data I/O or address input:</b> When HIGH, behaves as a data I/O pin (as DQ8–DQ14). When LOW, behaves as an address pin; DQ15A–1 LOW will select the LSB of the addressed word; DQ15A–1 HIGH will select the MSB. | | | | Throughout the text, consider references to the data I/O to include this pin when BYTE# is HIGH and references to the address inputs to include this pin when BYTE# is LOW, except when stated explicitly otherwise. | | RST# | Input | <b>Reset/Block temporary unprotect:</b> Applies a hardware reset to the memory or temporarily unprotect all blocks that have been protected. | | | | Note that if $V_{PP}$ /WP is at $V_{IL}$ , then the last and the first block in the M29W640GH and M29W640GL, respectively, and the last two and first two blocks in the M29W640GT and M29W640GB, respectively, will remain protected, even if RST# is at $V_{ID}$ . | | | | A hardware reset is achieved by holding RST# LOW for at least <sup>t</sup> PLPX. After RST# goes HIGH, the memory will be ready for bus READ and bus WRITE operations after <sup>t</sup> PHEL or <sup>t</sup> RHEL, whichever occurs last. (See Reset Characteristics for more details.) | | | | Holding RST# at $V_{ID}$ will temporarily unprotect the protected blocks in the memory. PRO-GRAM and ERASE operations on all blocks will be possible. The transition from $V_{IH}$ to $V_{ID}$ must be slower than $^{t}PHPHH$ . | | DQ[14:8] | I/O | <b>Data I/O:</b> Outputs the data stored at the selected address during a bus READ operation when BYTE# is HIGH. When BYTE# is LOW, these pins are not used and are High-Z. During bus WRITE operations, the command register does not use these bits. When reading the status register these bits should be ignored. | | DQ[7:0] | I/O | <b>Data I/O:</b> Outputs the data stored at the selected address during a bus READ operation. During bus WRITE operations, they represent the commands sent to the command interface of the program/erase controller. | | RY/BY# | Output | <b>Ready busy:</b> Open-drain output that identifies when the device is performing a PROGRAM or ERASE operation. During PROGRAM or ERASE operations, RY/BY# is LOW, and is High-Z during read mode, auto select mode, and erase suspend mode. | | | | After a hardware reset, bus READ and WRITE operations cannot begin until RY/BY# becomes High-Z. (See Reset Characteristics for more details.) | | | | The use of an open-drain output enables RY/BY# pins from several devices to be connected to a single pull-up resistor. A LOW will then indicate that one, or more, of the devices is busy. | | BYTE# | Input | <b>BYTE#/Word organization select:</b> Switches between the x8 and x16 bus modes of the device. When LOW, the device is in x8 mode; when HIGH, it is in x16 mode. | # **Table 6: Signal Descriptions (Continued)** | Name | Туре | Description | |-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | Supply | <b>Supply voltage:</b> Provides the power supply for all operations (READ, PROGRAM, and ERASE). | | | | The command interface is disabled when the $V_{CC}$ supply voltage is less than the lockout voltage, $V_{LKO}$ . This prevents bus WRITE operations from accidentally damaging the data during power-up, power-down, and power surges. If the program/erase controller is programming or erasing during this time, then the operation aborts and the memory contents being altered will be invalid. | | | | A 0.1 $\mu$ F capacitor should be connected between the V <sub>CC</sub> supply voltage pin and the V <sub>SS</sub> ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during PROGRAM and ERASE operations, I <sub>CC3</sub> . | | V <sub>SS</sub> | Supply | <b>Ground:</b> Reference for all voltage measurements. The device features two $V_{SS}$ pins which must be both connected to the system ground. | | RFU | - | Reserved for future use: RFUs should be not connected. | # **Table 7: Hardware Protection** | V <sub>PP</sub> /WP# | | RST# | Function | |------------------------------------|-----------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>IL</sub> | V <sub>IH</sub> | M29W640GT<br>and<br>M29W640GB | the beginning of the addressable area (M29W640GB) protected from program/ | | | | M29W640GH<br>and<br>M29W640GL | Last block at the end of the addressable area (M29W640GH) and first block at the beginning of the addressable area (M29W640GL) protected from program/erase operations | | | V <sub>ID</sub> | M29W640GT<br>and<br>M29W640GB | All blocks temporarily unprotected except the last 2 blocks at the end of the addressable area (M29W640GT) and first 2 blocks at the beginning of the addressable area (M29W640GB) | | | | M29W640GH<br>and<br>M29W640GL | All blocks temporarily unprotected except the last block at the end of the addressable area (M29W640GH) and first block at the beginning of the addressable area (M29W640GL) | | V <sub>IH</sub> or V <sub>ID</sub> | | V <sub>ID</sub> | All blocks temporarily unprotected | | V <sub>PP</sub> | \ | / <sub>IH</sub> or V <sub>ID</sub> | All blocks temporarily unprotected | # **Memory Organization** # **Memory Configuration** The memory array for M29W640GH and M29W640GL devices is organized into 128 uniform blocks of 64KB each for x8 and 32KW each for x16. # Uniform Block Memory Map, x16 - 64Mb Density Table 8: x16 Uniform Blocks [127:0] | | | Addres | s Range | | |-------|------------|-----------|-----------|-------| | Block | Block Size | Start | End | Notes | | 127 | 32KW | 003F 8000 | 003F FFFF | | | 126 | 32KW | 003F 0000 | 003F 7FFF | | | 125 | 32KW | 003E 8000 | 003E FFFF | | | 124 | 32KW | 003E 0000 | 003E 7FFF | | | : | i i | : | : | | | 3 | 32KW | 0001 8000 | 0001 FFFF | 1 | | 2 | 32KW | 0001 0000 | 0001 7FFF | | | 1 | 32KW | 0000 8000 | 0000 FFFF | | | 0 | 32KW | 0000 0000 | 0000 7FFF | | Note: 1. Used as the extended block addresses when the device is in extended block mode. # **Uniform Block Memory Map, x8 - 64Mb Density** Table 9: x8 Uniform Blocks [127:0] | | | Address | s Range | | |-------|------------|-----------|-----------|-------| | Block | Block Size | Start | End | Notes | | 127 | 64KB | 007F 0000 | 007F FFFF | | | 126 | 64KB | 007E 0000 | 007E FFFF | | | 125 | 64KB | 007D 0000 | 007D FFFF | | | 124 | 64KB | 007C 0000 | 007C FFFF | | | ÷ | i i | : | i i | | | 3 | 64KB | 0003 0000 | 0003 FFFF | 1 | | 2 | 64KB | 0002 0000 | 0002 FFFF | | | 1 | 64KB | 0001 0000 | 0001 FFFF | | | 0 | 64KB | 0000 0000 | 0000 FFFF | | Note: 1. Used as the extended block addresses when the device is in extended block mode. # **Bus Operations** #### **Table 10: Bus Operations** Notes 1 and 2 apply to entire table | | | | | 8- | Bit Mode | 16-Bit Mode | | | | |-------------------|-----|-----|-----|-----------------------|----------|-------------------------|-----------------|-------------------------|--| | Operation | CE# | OE# | WE# | A[MAX:0],<br>DQ15/A-1 | DQ[14:8] | DQ[7:0] | A[MAX:0] | DQ15/A-1,<br>DQ[14:0] | | | READ | L | L | Н | Cell address | High-Z | Data output | Cell address | Data output | | | WRITE | L | Н | L | Command address | High-Z | Data input <sup>4</sup> | Command address | Data input <sup>4</sup> | | | STANDBY | Н | Х | Х | Х | High-Z | High-Z | Х | High-Z | | | OUTPUT<br>DISABLE | Х | Н | Н | Х | High-Z | High-Z | Х | High-Z | | Notes - 1. Typical glitches of less than 5ns on CE# and WE# are ignored by the device and do not affect bus operations. - 2. $H = Logic level HIGH (V_{IH})$ ; $L = Logic level LOW (V_{IL})$ ; X = HIGH or LOW. - 3. If WP# = LOW, the highest/lowest block remains protected, depending on the line item. - 4. Data input is required when issuing a command sequence or performing data polling or block protection. #### Read Bus READ operations read from the memory cells, registers, or CFI space. A valid READ operation requires setting the appropriate address on the address inputs, taking CE# and OE# LOW and holding WE# HIGH. Data I/O signals output the value. #### Write Bus WRITE operations write to the command interface. A valid WRITE operation requires setting the appropriate address on the address inputs. These are latched by the command interface on the falling edge of CE# or WE#, whichever occurs last. Values on data I/O signals are latched by the command interface on the rising edge of CE# or WE#, whichever occurs first. OE# must remain HIGH during the entire operation. # **Standby and Automatic Standby** When the device is in read mode, driving CE# HIGH places the device in standby mode and drives data I/Os to High-Z. Supply current is reduced to standby ( $I_{CC2}$ ), by holding CE# within $V_{CC}$ ±0.2V. During PROGRAM or ERASE operations, the device continues to use the program/erase supply current ( $I_{CC3}$ ) until the operation completes. Automatic standby enables low power consumption during read mode. When CMOS levels ( $V_{CC} \pm 0.2\,V$ ) drive the bus, and following a READ operation and a period of inactivity specified in DC Characteristics, the memory enters automatic standby as internal supply current is reduced to $I_{CC2}$ . Data I/O signals still output data if a READ operation is in progress. # **Output Disable** Data I/Os are High-Z when OE# is HIGH. # **Status Register** Bus READ operations from any address, always read the status register during PRO-GRAM and ERASE operations. It is also read during erase suspend when an address within a block being erased is accessed. # **Data Polling Bit (DQ7)** The data polling bit can be used to identify whether the program/erase controller has successfully completed its operation or if it has responded to an erase suspend. The data polling bit is output on DQ7 when the status register is read. During PROGRAM operations, DQ7 outputs the complement of the bit being programmed to DQ7. After successful completion of the PROGRAM operation, the memory returns to read mode and bus READ operations from the address just programmed output DQ7, not its complement. During ERASE operations DQ7 outputs 0, the complement of the erased state of DQ7. After successful completion of the ERASE operation the memory returns to read mode. In erase suspend mode, DQ7 will output a 1 during a bus READ operation within a block being erased. DQ7 will change from a 0 to a 1 when the program/erase controller has suspended the ERASE operation. The Data Polling Flowchart gives an example of how to use DQ7. A valid address is the address being programmed or an address within the block being erased. # **Toggle Bit (DQ6)** The toggle bit can be used to identify whether the program/erase controller has successfully completed its operation or if it has responded to an erase suspend. The toggle bit is output on DQ6 when the status register is read. During PROGRAM and ERASE operations, DQ6 changes from 0 to 1 to 0, and so forth, with successive bus READ operations at any address. After successful completion of the operation, the memory returns to read mode. During erase suspend mode, DQ6 will output when addressing a cell within a block being erased. DQ6 will stop toggling when the program/erase controller has suspended the ERASE operation. The Data Toggle Flowchart gives an example of how to use DQ6 and the toggle and alternative toggle waveforms describe toggle bit timing. # **Error Bit (DQ5)** The error bit can be used to identify errors detected by the program/erase controller. DQ5 is set to 1 when a PROGRAM, BLOCK ERASE, or CHIP ERASE operation fails to write the correct data to the memory. If DQ5 is set, a READ/RESET command must be issued before other commands are issued. The error bit is output on DQ5 when the status register is read. Note that the PROGRAM command cannot change a bit set to 0 back to 1 and attempting to do so will set DQ5 to 1. A bus READ operation to that address will show the bit remains 0. One of the ERASE commands must be used to set all the bits in a block or in the whole memory from 0 to 1. # **Erase Timer Bit (DQ3)** The erase timer bit can be used to identify the start of program/erase controller operation during a BLOCK ERASE command. After the program/erase controller starts erasing, DQ3 is set to 1. Before the program/erase controller starts, DQ3 is set to 0 and additional blocks to be erased may be written to the command interface. The erase timer bit is output on DQ3 when the status register is read. # **Alternative Toggle Bit (DQ2)** The alternative toggle bit can be used to monitor the program/erase controller during ERASE operations. It is output on DQ2 when the status register is read. During CHIP ERASE and BLOCK ERASE operations, DQ2 changes from 0 to 1 to 0, and so forth, with successive bus READ operations from addresses within the blocks being erased. A protected block is treated the same as a block not being erased. After the operation completes, the memory returns to read mode. During erase suspend, DQ2 changes from 0 to 1 to 0, and so forth, with successive bus READ operations from addresses within the blocks being erased. Bus READ operations to addresses within blocks not being erased will output the memory cell data as if in read mode. After an ERASE operation that causes DQ5 to be set, DQ2 can be used to identify which block or blocks have caused the error. DQ2 changes from 0 to 1 to 0, and so forth, with successive bus READ operations from addresses within blocks that have not erased correctly. DQ2 does not change if the addressed block has erased correctly. # Write to Buffer and Program Abort Bit (DQ1) DQ1 is set to 1 when a WRITE TO BUFFER AND PROGRAM operation aborts. Otherwise, DQ1 is set to 0. The WRITE TO BUFFER AND PROGRAM ABORT AND RESET command must be issued to return the device to read mode (see Command Interface for more information). **Table 11: Status Register Bits** | Operation | Address | DQ7 | DQ6 | DQ5 | DQ3 | DQ2 | DQ1 | RY/BY# | |-----------------------------------------|-------------------|------|--------|-----|-----|--------------|-----|--------| | PROGRAM | Any address | DQ7# | Toggle | 0 | _ | _ | 0 | 0 | | PROGRAM DURING ERASE SUSPEND | Any address | DQ7# | Toggle | 0 | _ | _ | - | 0 | | WRITE TO BUFFER<br>AND PROGRAM<br>ABORT | Any address | DQ7# | Toggle | 0 | _ | _ | 1 | 0 | | WRITE TO BUFFER<br>AND PROGRAM | Any address | DQ7# | Toggle | 0 | - | - | 0 | 0 | | PROGRAM ERROR | Any address | DQ7# | Toggle | 1 | _ | _ | _ | High-Z | | CHIP ERASE | Any address | 0 | Toggle | 0 | 1 | Toggle | - | 0 | | BLOCK ERASE BE- | Erasing block | 0 | Toggle | 0 | 0 | Toggle | _ | 0 | | FORE TIMEOUT | Non-erasing block | 0 | Toggle | 0 | 0 | No<br>Toggle | ı | 0 | **Table 11: Status Register Bits (Continued)** | Operation | Address | DQ7 | DQ6 | DQ5 | DQ3 | DQ2 | DQ1 | RY/BY# | |---------------|---------------------------------------|-----|--------------|-----|-----|--------------|-----|--------| | BLOCK ERASE | Erasing block | 0 | Toggle | 0 | 1 | Toggle | _ | 0 | | | Non-erasing block | 0 | Toggle | 0 | 1 | No<br>Toggle | _ | 0 | | ERASE SUSPEND | Erasing block | 1 | No<br>Toggle | 0 | _ | Toggle | - | High-Z | | | Non-erasing block Data read as normal | | | | | | | High-Z | | ERASE ERROR | Good block address | 0 | Toggle | 1 | 1 | No<br>Toggle | - | High-Z | | | Faulty block address | 0 | Toggle | 1 | 1 | Toggle | - | High-Z | Note: 1. Unspecified data bits should be ignored. **Figure 6: Data Polling Flowchart** Figure 7: Data Toggle Flowchart # **READ Operations** #### **READ/RESET Command** The READ/RESET (F0h) command returns the device to read mode and resets the errors in the status register. One or three bus WRITE operations can be used to issue the READ/RESET command. To return the device to read mode, this command can be issued between bus WRITE cycles before the start of a PROGRAM or ERASE operation. If the READ/RESET command is issued during the timeout of a BLOCK ERASE operation, the device requires up to $10\mu s$ to abort, during which time no valid data can be read. #### **READ CFI Command** The READ CFI (98h) command puts the device in read CFI mode and is valid only when the device is in read array or auto select mode. One bus WRITE cycle is required to issue the command. Once in read CFI mode, bus READ operations will output data from the CFI memory area. A READ/RESET command must be issued to return the device to the previous mode (read array or auto select). A second READ/RESET command is required to put the device in read array mode from auto select mode. # **AUTO SELECT Operations** #### **AUTO SELECT Command** At power-up or after a hardware reset, the device is in read mode. It can then be put in auto select mode by issuing an AUTO SELECT (90h) command or by applying $V_{\rm ID}$ to A9. Auto select mode enables the following device information to be read: - Electronic signature, which includes manufacturer and device code information. - Block protection, which includes the block protection status and extended memory block protection indicator. Electronic signature or block protection information is read by executing a READ operation with control signals and addresses set. Auto select mode can be used by the programming equipment to automatically match a device with the application code to be programmed. Three consecutive bus WRITE operations are required to issue an AUTO SELECT command. The device remains in auto select mode until a READ/RESET or READ CFI command is issued. The device cannot enter auto select mode when a PROGRAM or ERASE operation is in progress (RY/BY# LOW). However, auto select mode can be entered if the PROGRAM or ERASE operation has been suspended by issuing a PROGRAM SUSPEND or ERASE SUSPEND command. To enter auto select mode by applying V<sub>ID</sub> to A9 (see the following tables). Auto select mode is exited by performing a reset. The device returns to read mode unless it entered auto select mode after an ERASE SUSPEND or PROGRAM SUSPEND command, in which case it returns to erase or program suspend mode. **Table 12: Read Electronic Signature** Note 1 applies to entire table | | | | READ | Cycle | | | Note | |--------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------| | | Manufactur- | Device Code | Device | Code 2 | Device | s | | | Signal | er Code | 1 | GH/GL | GT/GB | GH/GT | GL/GB | | | CE# | L | L | L | L | L | L | | | OE# | L | L | L | L | L | L | | | WE# | Н | Н | Н | Н | Н | Н | | | Address Input, 8-Bit and | l 16-Bit | | | | | ' | | | A[MAX:10] | Х | х | Х | Х | Х | Х | | | A9 | V <sub>ID</sub> | V <sub>ID</sub> | V <sub>ID</sub> | V <sub>ID</sub> | V <sub>ID</sub> | V <sub>ID</sub> | 2 | | A8 | Х | Х | | Х | | Х | | | A[7:5] | L | L | | L | | L | | | A4 | Х | х | | Х | | Х | | | A[3:1] | L | L | | Н | | Н | | | A0 | L | Н | | L | | Н | | | Address Input, 8-Bit Onl | У | | | • | | • | • | ### **Table 12: Read Electronic Signature (Continued)** Note 1 applies to entire table | | READ Cycle | | | | | | | | | | | |--------------------------|-------------|-------------|--------|--------|--------|-------|--|--|--|--|--| | | Manufactur- | Device Code | Device | Code 2 | Device | S | | | | | | | Signal | er Code | 1 | GH/GL | GT/GB | GH/GT | GL/GB | | | | | | | DQ[15]/A-1 | Х | х | | X | | Х | | | | | | | Data I/O, 8-Bit Only | | | | | | | | | | | | | DQ[14:8] | Х | X | | X | | Х | | | | | | | DQ[7:0] | 20h | 7Eh | 0Ch | 10h | 01h | 00h | | | | | | | Data I/O, 16-Bit Only | | | | | | | | | | | | | DQ[15]/A-1, and DQ[14:0] | 0020h | 227Eh | 220Ch | 2210h | 2201h | 2200h | | | | | | - Notes: 1. $H = Logic level HIGH (V_{IH})$ ; $L = Logic level LOW (V_{IL})$ ; X = HIGH or LOW. - 2. When using the AUTO SELECT command to enter auto select mode, applying $V_{\text{ID}}$ to A9 is not required. A9 can be either $V_{IL}$ or $V_{IH}$ . #### **Table 13: Block Protection** Note 1 applies to entire table | | | | | Address Input | | | | | | | | | | | Data I/O | | |--------------------------------------------|-----------------|-----------------|---------|------------------|------------------|----------------|-----|--------------|-----------------|------------|-----------|------------|------------|----|----------|-----------------------------------------------------------------------------------------------| | Operation | CE# | OE# | WE<br># | A[MA<br>X] | A15 | A[14:1<br>3] | A12 | A[11:1<br>0] | <b>A9</b> | A[8:7<br>] | <b>A6</b> | A[5:4<br>] | A[3:<br>2] | A1 | Α0 | DQ[15]/A-1,<br>DQ[14:0] | | BLOCK<br>PROTECT<br>(Group) | L | V <sub>ID</sub> | LP | | | lock<br>Idress | | X | V <sub>ID</sub> | х | | | | | | Х | | CHIP<br>UNPRO-<br>TECT | V <sub>ID</sub> | V <sub>ID</sub> | LP | Х | Н | Х | Н | Х | V <sub>ID</sub> | Х | | | | | Х | | | VERIFY<br>BLOCK<br>PROTEC-<br>TION | L | L | Н | | Block<br>address | | | | V <sub>ID</sub> | Х | L | Х | L | Н | L | Pass = xx01h<br>Retry =<br>xx00h | | VERIFY<br>BLOCK<br>UNPRO-<br>TECT | L | L | Н | | Block<br>address | | | | V <sub>ID</sub> | Х | Н | Х | L | Н | L | Retry = xx01h<br>Pass = xx00h | | READ<br>BLOCK<br>PROTEC-<br>TION<br>STATUS | L | L | Н | Block<br>address | | | | Х | V <sub>ID</sub> | X | L | X | L | Н | L | Protected (x8) = 01h Unprotected (x8) = 00h Protected (x16) = 0001h Unprotected (x16) = 0000h | | GL, GT, GB | | l | | | | | | ' | 1 | 1 | ı | | ' | | | | # **Table 13: Block Protection (Continued)** Note 1 applies to entire table | Note i appii | | | | | | | | | | | | | | | | | |---------------------------------------------------------|-----|-----|----|------|---------------|----------------|-----|--------|-----------------|-------|----|-------|------|----|----------|------------------------------------------------------------| | | | | | | Address Input | | | | | | | | | | Data I/O | | | | | | WE | A[MA | | A[14:1 | | A[11:1 | | A[8:7 | | A[5:4 | A[3: | | | DQ[15]/A-1, | | Operation | CE# | OE# | # | X] | A15 | 3] | A12 | 0] | A9 | ] | A6 | ] | 2] | A1 | A0 | DQ[14:0] | | READ EX-<br>TENDED<br>MEMORY<br>BLOCK<br>verify<br>CODE | L | L | Н | | | lock<br>Idress | | x | V <sub>ID</sub> | X | L | X | L | H | H | Factory-<br>locked = 98h<br>Customer-<br>lockable =<br>18h | | GH | | | | | | | | | | | | | | | | | | READ EX-<br>TENDED<br>memory<br>BLOCK<br>verify<br>CODE | L | L | Н | | | lock<br>Idress | | х | V <sub>ID</sub> | Х | L | Х | L | Н | Н | Factory-<br>locked = 81h<br>Customer-<br>lockable =<br>01h | Note: 1. $H = Logic level HIGH (V_{IH})$ ; $L = Logic level LOW (V_{IL})$ ; X = HIGH or LOW. # **Command Interface** All bus WRITE operations to the memory are interpreted by the command interface. Commands consist of one or more sequential bus WRITE operations. Failure to observe a valid sequence of bus WRITE operations will result in the memory returning to read mode. The long command sequences are imposed to maximize data security. The address used for the commands changes depending on whether the memory is in 16-bit or 8-bit mode. See the x8 and x16 command tables, depending on the configuration that is being used, for a summary of the commands. #### **READ/RESET Command** The READ/RESET command returns the memory to its read mode. It also resets the errors in the status register. Either one or three bus WRITE operations can be used to issue the READ/RESET command. The READ/RESET command can be issued, between bus WRITE cycles before the start of a PROGRAM or ERASE operation, to return the device to read mode. If the READ/RESET command is issued during the timeout of a BLOCK ERASE operation, then the device will take up to 10µs to abort. During the abort period, no valid data can be read from the device. The READ/RESET command will not abort an ERASE operation when issued while in erase suspend. #### **AUTO SELECT Command** The AUTO SELECT command is used to read the manufacturer code, the device code, the block protection status, and the extended memory block verify code. Three consecutive bus WRITE operations are required to issue the AUTO SELECT command. After the AUTO SELECT command is issued, the memory remains in auto select mode until a READ/RESET command is issued. READ CFI QUERY and READ/RESET commands are accepted in auto select mode, all other commands are ignored. In auto select mode, the manufacturer code and the device code can be read by using a bus READ operation with addresses and control signals set, as shown Bus Operations, except for A9 (which is "Don't Care"). The block protection status of each block can be read using a bus READ operation with addresses and control signals set, as shown in Bus Operations, except for A9 (which is "Don't Care"). If the addressed block is protected, then 01h is output on DQ0–DQ7; otherwise, 00h is output (in 8-bit mode). The protection status of the extended memory block, or extended memory block verify code, can be read using a bus READ operation with addresses and control signals, except for A9 (which is "Don't Care"). If the extended block is "factory-locked." then 80h is output on DQ0–DQ7; otherwise, 00h is output (8-bit mode). ### **READ CFI QUERY Command** The READ CFI QUERY command is used to read data from the CFI. This command is valid when the device is in the read array mode, or when the device is in auto select mode. One bus WRITE cycle is required to issue the READ CFI QUERY command. After the command is issued, subsequent bus READ operations read from the CFI. The READ/RESET command must be issued to return the device to the previous mode (the read array mode or auto select mode). A second READ/RESET command would be needed if the device is to be put in the read array mode from auto selected mode. #### **PROGRAM Command** The PROGRAM command can be used to program a value to one address in the memory array at a time. The command requires four bus WRITE operations; the final WRITE operation latches the address and data, and starts the program/erase controller. Programming can be suspended and then resumed by issuing a PROGRAM SUSPEND command and a PROGRAM RESUME command, respectively. If the address falls in a protected block, then the PROGRAM command is ignored, the data remains unchanged. The status register is never read and no error condition is given During a PROGRAM operation, the memory will ignore all commands. It is not possible to issue any command to abort or pause the operation. Bus READ operations during the PROGRAM operation will output the status register on the data I/Os. (See Status Register for more details.) After the PROGRAM operation has completed, the memory will return to the read mode, unless an error has occurred. When an error occurs, the memory will continue to output the status register. A READ/RESET command must be issued to reset the error condition and return to read mode. Note that the PROGRAM command cannot change a bit set to 0 back to 1. One of the ERASE commands must be used to set all the bits in a block or in the whole memory from 0 to 1. (Refer to Program/Erase Characteristics.) #### **PROGRAM SUSPEND Command** The PROGRAM SUSPEND command allows the system to interrupt a PROGRAM operation so that data can be read from any block. When the PROGRAM SUSPEND command is issued during a PROGRAM operation, the device suspends the PROGRAM operation within the program suspend latency time and updates the status register bits (see Program/Erase Characteristics). After the PROGRAM operation has been suspended, the system can read array data from any address. However, data read from program-suspended addresses is not valid. The PROGRAM SUSPEND command may also be issued during a PROGRAM operation while an erase is suspended. In this case, data may be read from any addresses not in ERASE SUSPEND or PROGRAM SUSPEND. If a read is needed from the extended block area (one-time program area), the user must use the proper command sequences to enter and exit this region. The system may also issue the AUTO SELECT command sequence when the device is in the program suspend mode. The system can read as many auto select codes as required. When the device exits the auto select mode, the device reverts to the program suspend mode, and is ready for another valid operation. #### **PROGRAM RESUME Command** After the PROGRAM RESUME command is issued, the device reverts to programming. The controller can determine the status of the PROGRAM operation using the DQ7 or DQ6 status bits, just as in the standard PROGRAM operation. The system must write the PROGRAM RESUME command, to exit the program suspend mode and to continue the programming operation. Further issuing of the RESUME command is ignored. Another PROGRAM SUSPEND command can be written after the device has resumed programming. # **Fast Program Commands** There are five fast program commands available to improve the programming throughput, by writing several adjacent words or bytes in parallel: - QUADRUPLE and OCTUPLE BYE PROGRAM, available for x8 operations - DOUBLE and QUADRUPLE WORD PROGRAM, available for x16 operations - WRITE TO BUFFER AND PROGRAM Fast program commands can be suspended and then resumed by issuing a PROGRAM SUSPEND command and a PROGRAM RESUME command, respectively. ## **DOUBLE BYTE PROGRAM Command** The DOUBLE BYTE PROGRAM command is used to write a page of two adjacent bytes in parallel. The two bytes must differ only in DQ15A-1. Three bus WRITE cycles are necessary to issue the DOUBLE BYTE PROGRAM command: The first bus cycle sets up the DOUBLE BYTE PROGRAM command; the second bus cycle latches the address and the data of the first byte to be written; and the third bus cycle latches the address and the data of the second byte to be written. It is not necessary to raise V<sub>PP</sub>/WP# to 12V before issuing this command. # **QUADRUPLE BYTE PROGRAM Command** The QUADRUPLE BYTE PROGRAM command is used to write a page of four adjacent bytes in parallel. The four bytes must differ only for addresses A0, DQ15A-1. Five bus write cycles are necessary to issue the OUADRUPLE BYTE PROGRAM command: The first bus cycle sets up the QUADRUPLE BYTE PROGRAM command; the second bus cycle latches the address and the data of the first byte to be written; the third bus cycle latches the address and the data of the second byte to be written; the fourth bus cycle latches the address and the data of the third byte to be written; and the fifth bus cycle latches the address and the data of the fourth byte to be written and starts the program/ erase controller. It is not necessary to raise V<sub>PP</sub>/WP# to 12V before issuing this command. #### **OCTUPLE BYTE PROGRAM Command** This is used to write eight adjacent bytes, in x8 mode, simultaneously. The addresses of the eight bytes must differ only in A1, A0 and DQ15A-1. 12V must be applied to $V_{PP}$ /Wp# prior to issuing an OCTUPLE BYTE PROGRAM command. Care must be taken because applying a 12V voltage to $V_{PP}$ /WP#, because it will temporarily unprotect any protected block. Nine bus WRITE cycles are necessary to issue the command: The first bus cycle sets up the command; the second bus cycle latches the address and the data of the first byte to be written; the third bus cycle latches the address and the data of the second byte to be written; the fourth bus cycle latches the address and the data of the third byte to be written, the fifth bus cycle latches the address and the data of the fourth byte to be written; the sixth bus cycle latches the address and the data of the fifth byte to be written; the seventh bus cycle latches the address and the data of the sixth byte to be written; the eighth bus cycle latches the address and the data of the seventh byte to be written; and the ninth bus cycle latches the address and the data of the eighth byte to be written and starts the program/erase controller. #### **DOUBLE WORD PROGRAM Command** The DOUBLE WORD PROGRAM command is used to write a page of two adjacent words in parallel. The two words must differ only for the address A0. Three bus WRITE cycles are necessary to issue the DOUBLE WORD PROGRAM command: The first bus cycle sets up the DOUBLE WORD PROGRAM command; the second bus cycle latches the address and the data of the first word to be written; and the third bus cycle latches the address and the data of the second word to be written and starts the program/erase controller. After the PROGRAM operation has completed, the memory will return to the read mode, unless an error has occurred. When an error occurs, bus READ operations will continue to output the status register. A READ/RESET command must be issued to reset the error condition and return to read mode. Note that the fast program commands cannot change a bit set to 0 back to 1. One of the ERASE commands must be used to set all the bits in a block or in the whole memory from 0 to 1. Typical program times are given in Program/Erase Characteristics. **Note:** It is not necessary to raise V<sub>PP</sub>/WP# to 12V before issuing this command. # **QUADRUPLE WORD PROGRAM Command** This is used to write a page of four adjacent words (or 8 adjacent bytes), in x16 mode, simultaneously. The addresses of the four words must differ only in A1 and A0. 12V must be applied to $V_{PP}/WP\#$ prior to issuing a QUADRUPLE BYTE PROGRAM command. Care must be taken because applying a 12V voltage to $V_{PP}/WP\#$ , because it will temporarily unprotect any protected block. Five bus WRITE cycles are necessary to issue the command: The first bus cycle sets up the command; the second bus cycle latches the address and the data of the first word to be written; the third bus cycle latches the address and the data of the second word to be written; the fourth bus cycle latches the address and the data of the third word to be written; and the fifth bus cycle latches the address and the data of the fourth word to be written and starts the program/erase controller. ### **WRITE TO BUFFER AND PROGRAM Command** The WRITE TO BUFFER AND PROGRAM command makes use of the device's 32-byte write buffer to speed up programming. 16 words/32 bytes can be loaded into the write buffer. Each write buffer has the same A4–A22 addresses. The WRITE TO BUFFER AND PROGRAM command dramatically reduces system programming time compared to the standard nonbuffered PROGRAM command. When issuing a WRITE TO BUFFER AND PROGRAM command, $V_{PP}/WP\#$ can be either held HIGH or raised to $V_{PPH}$ . Five successive steps are required to issue the WRITE TO BUFFER AND PROGRAM command: The WRITE TO BUFFER AND PROGRAM command starts with two UNLOCK cycles. The third bus WRITE cycle sets up the WRITE TO BUFFER AND PROGRAM command. The setup code can be addressed to any location within the targeted block. The fourth bus WRITE cycle sets up the number of words to be programmed. Value n is written to the same block address, where n+1 is the number of words to be programmed. The value of n+1 must not exceed the size of the write buffer or the operation will abort. The fifth cycle loads the first address and data to be programmed. The value of n bus WRITE cycles is used to load the address and data for each word into the write buffer. Addresses must lie within the range from the start address+1 to the start address n+1. Optimum performance is obtained when the start address corresponds to a 64-byte boundary. If the start address is not aligned to a 64-byte boundary, the total programming time is doubled. All the addresses used in the WRITE TO BUFFER AND PROGRAM operation must lie within the same page. If an address is written several times during a WRITE TO BUFFER AND PROGRAM operation, the address/data counter will be decremented at each data load operation, and the data will be programmed to the last word loaded into the buffer. Invalid address combinations or failing to follow the correct sequence of bus WRITE cycles will abort the WRITE TO BUFFER AND PROGRAM operation. DQ1, DQ5, DQ6, DQ7 can be used to monitor the device status during a WRITE TO BUFFER AND PROGRAM operation. It is possible to detect PROGRAM operation fails when changing programmed data from 0 to 1; that is, when reprogramming data in a portion of memory already programmed. The resulting data will be the logical OR between the previous value and the current value. To program the content of the write buffer, this command must be followed by a WRITE TO BUFFER AND PROGRAM CONFIRM command. A WRITE TO BUFFER AND PROGRAM ABORT AND RESET command must be issued to abort the WRITE TO BUFFER AND PROGRAM operation and reset the device in read mode. The write buffer programming sequence can be aborted in the following ways: - Load a value that is greater than the page buffer size during the number of locations to program step - Write to an address in a block different than the one specified during the WRITE-BUF-FER-LOAD command - Write an address/data pair to a different write-buffer-page than the one selected by the starting address during the write buffer data loading stage of the operation • Write data other than the CONFIRM command after the specified number of data load cycles. The abort condition is indicated by DQ1 = 1, DQ7 = DATA# (for the last address location loaded), DQ6 = toggle, and DQ5 = 0. A WRITE TO BUFFER ABORT AND RESET command sequence must be written to reset the device for the next operation. Note that the full three-cycle WRITE TO BUFFER ABORT AND RESET command sequence is required when using write-buffer-programming features in unlock bypass mode. #### WRITE TO BUFFER AND PROGRAM CONFIRM Command The WRITE TO BUFFER AND PROGRAM CONFIRM command is used to confirm a WRITE TO BUFFER AND PROGRAM command and to program the n+1 words loaded in the write buffer by this command. #### WRITE TO BUFFER AND PROGRAM ABORT AND RESET Command The WRITE TO BUFFER AND PROGRAM ABORT AND RESET command is used to reset the device after a WRITE TO BUFFER AND PROGRAM command has been aborted. #### **UNLOCK BYPASS Command** The UNLOCK BYPASS command is used in conjunction with the UNLOCK BYPASS PROGRAM command to program the memory faster than with the standard PROGRAM commands. When the cycle time to the device is long, considerable time saving can be made by using these commands. Three bus WRITE operations are required to issue the UNLOCK BYPASS command. After the UNLOCK BYPASS command has been issued, the memory will only accept the UNLOCK BYPASS PROGRAM command and the UNLOCK BYPASS RESET command. The memory can be read as if in read mode. When $V_{PP}$ is applied to $V_{PP}/WP\#$ , the memory automatically enters the unlock bypass mode and the UNLOCK BYPASS PROGRAM command can be issued immediately. #### **UNLOCK BYPASS PROGRAM Command** The UNLOCK BYPASS command is used in conjunction with the UNLOCK BYPASS PROGRAM command to program the memory. When the cycle time to the device is long, considerable time saving can be made by using these commands. Three bus WRITE operations are required to issue the UNLOCK BYPASS command. After the UNLOCK BYPASS command has been issued, the memory will only accept the UNLOCK BYPASS PROGRAM command and the UNLOCK BYPASS RESET command. The memory can be read as if in read mode. The memory offers accelerated PROGRAM operations through $V_{PP}/WP\#$ . When the system asserts $V_{PP}$ on $V_{PP}/WP\#$ , the memory automatically enters the unlock bypass mode. The system may then write the two-cycle UNLOCK BYPASS PROGRAM command sequence. The memory uses the higher voltage on $V_{PP}/WP\#$ to accelerate the UNLOCK BYPASS PROGRAM operation. Never raise $V_{PP}/WP\#$ to $V_{PP}$ from any mode except read mode; otherwise, the memory may be left in an indeterminate state. #### **UNLOCK BYPASS RESET Command** The UNLOCK BYPASS RESET command can be used to return to read/reset mode from unlock bypass mode. Two bus WRITE operations are required to issue the UNLOCK BYPASS RESET command. A READ/RESET command does not exit from unlock bypass mode. #### **CHIP ERASE Command** The CHIP ERASE command can be used to erase the entire chip. Six bus WRITE operations are required to issue the CHIP ERASE command and start the program/erase controller. If any blocks are protected, then these are ignored and all the other blocks are erased. If all of the blocks are protected the CHIP ERASE operation appears to start but will terminate within about 100µs, leaving the data unchanged. No error condition is given when protected blocks are ignored. During the ERASE operation the memory will ignore all commands, including the ERASE SUSPEND command. It is not possible to issue any command to abort the operation. All bus READ operations during the CHIP ERASE operation will output the status register on the data I/Os. After the CHIP ERASE operation has completed, the memory will return to the read mode, unless an error has occurred. When an error occurs the memory will continue to output the status register. A READ/RESET command must be issued to reset the error condition and return to read mode. The CHIP ERASE command sets all of the bits in unprotected blocks of the memory to 1. All previous data is lost. #### **BLOCK ERASE Command** The BLOCK ERASE command can be used to erase a list of one or more blocks. Six bus WRITE operations are required to select the first block in the list. Each additional block in the list can be selected by repeating the sixth bus WRITE operation using the address of the additional block. The BLOCK ERASE operation starts the program/erase controller about 50µs after the last bus WRITE operation. After the program/erase controller starts, it is not possible to select any more blocks. Each additional block must therefore be selected within 50µs of the last block. The 50µs timer restarts when an additional block is selected. The status register can be read after the sixth bus WRITE operation. ( See the status register section for details on how to identify whether the program/erase controller has started the BLOCK ERASE operation.) If any selected blocks are protected, then these are ignored and all the other selected blocks are erased. If all of the selected blocks are protected, the BLOCK ERASE operation appears to start but will terminate within about 100µs, leaving the data unchanged. No error condition is given when protected blocks are ignored. During the BLOCK ERASE operation, the memory will ignore all commands except the ERASE SUSPEND command. (Typical block erase times are given in the Program/Erase Characteristics.) All bus READ operations during the BLOCK ERASE operation will output the status register on the data I/Os. After the BLOCK ERASE operation has completed, the memory will return to the read mode, unless an error has occurred. When an error occurs, the memory will continue to output the status register. A READ/RESET command must be issued to reset the error condition and return to read mode. The BLOCK ERASE command sets all of the bits in the unprotected selected blocks to 1. All previous data in the selected blocks is lost. #### **ERASE SUSPEND Command** The ERASE SUSPEND command may be used to temporarily suspend a BLOCK ERASE operation and return the memory to read mode. The command requires one bus WRITE operation. The program/erase controller will suspend within the erase suspend latency time of the ERASE SUSPEND command being issued. After the program/erase controller has stopped, the memory will be set to read mode and the erase will be suspended. If the ERASE SUSPEND command is issued during the period when the memory is waiting for an additional block (before the program/erase controller starts), then the erase is suspended immediately and will start immediately when the ERASE RESUME command is issued. It is not possible to select any further blocks to erase after the ERASE RESUME. During ERASE SUSPEND, it is possible to read and program cells in blocks that are not being erased; both READ and PROGRAM operations behave as normal on these blocks. If any attempt is made to program in a protected block or in the suspended block, then the PROGRAM command is ignored and the data remains unchanged. The status register is not read and no error condition is given. Reading from blocks that are being erased will output the status register. It is also possible to issue the AUTO SELECT, READ CFI QUERY, and UNLOCK BYPASS commands during an ERASE SUSPEND. The READ/RESET command must be issued to return the device to read array mode before the RESUME command will be accepted. #### **ERASE RESUME Command** The ERASE RESUME command must be used to restart the program/erase controller after an erase suspend. The device must be in read array mode before the RESUME command will be accepted. An erase can be suspended and resumed more than once. #### **ENTER EXTENDED BLOCK Command** The device has an extra 256-byte block (extended block) that can only be accessed using the ENTER EXTENDED BLOCK command. Three bus WRITE cycles are required to issue the ENTER EXTENDED BLOCK command. After the command has been issued, the device enters extended block mode where all bus READ or WRITE operations to the boot block addresses access the extended block. The extended block (with the same address as the boot blocks) cannot be erased, and can be treated as OTP memory. In extended block mode, the boot blocks are not accessible. The extended block can be protected; however, once protected, the protection cannot be undone. #### **EXIT EXTENDED BLOCK Command** The EXIT EXTENDED BLOCK command is used to exit from the extended block mode and return the device to read mode. Four bus WRITE operations are required to issue the command. #### **BLOCK PROTECT and CHIP UNPROTECT Commands** Groups of blocks can be protected against accidental program or erase. (See Memory Organization for the protection groups.) The whole chip can be unprotected to allow the data inside the blocks to be changed. #### **BLOCK PROTECT Command** Block protection can be used to prevent any operation from modifying the data stored in the Flash. Each block can be protected individually. Once protected, PROGRAM and ERASE operations on the block fail to change the data. There are three techniques that can be used to control block protection. These are programmer technique, in-system technique, and temporary unprotect. Temporary unprotect is controlled by RST#. Unlike the command interface of the program/erase controller, the techniques for protecting and unprotecting blocks change between different Flash memory suppliers. Care should be taken when changing drivers for one part to work on another. # **Programmer Technique** The programmer technique uses high voltage levels ( $V^{\rm ID}$ ) on some of the bus pins. These cannot be achieved using a standard microprocessor bus; therefore, the technique is recommended only for use in programming equipment. To protect a block, follow the steps in the following figure. To unprotect the whole chip, it is necessary to protect all of the blocks first, then all blocks can be unprotected at the same time. (See the Programmer Equipment Chip Protect Flowchart.) The timing on these flowcharts is critical. Care should be taken to ensure that, where a pause is specified, it is followed as closely as possible. Do not abort the procedure before reaching the end. Chip unprotect can take several seconds and a user message should be provided to show that the operation is progressing. **Figure 8: Programmer Equipment Block Protect Flowchart** **Figure 9: Programmer Equipment Chip Unprotect Flowchart** #### **Table 14: Programmer Technique Bus Operations** Notes 1 and 2 apply to entire table | | | | | Address Inputs | Data I/Os | |-------------------------------|-----------------|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------| | Operation | CE# | OE# | WE# | A[MAX:0] | DQ15/A-1, DQ[14:0] | | BLOCK PROTECT | L | V <sub>ID</sub> | L pulse | $A9 = V_{ID}$ $A[21:12] block addresses$ $others = X$ | Х | | CHIP UNPROTECT | V <sub>ID</sub> | V <sub>ID</sub> | L pulse | $A9 = V_{ID}$ $A12 = V_{IH}$ $A15 = V_{IH}$ $others = X$ | х | | BLOCK<br>PROTECTION<br>VERIFY | L | L | V <sub>IH</sub> | A0, A2, A3 = $V_{IL}$<br>A1 = $V_{IH}$<br>A6 = $V_{IL}$<br>A9 = $V_{ID}$<br>A[21:12] block addresses<br>others = X | Pass = XX01h<br>Retry = XX00h | | BLOCK<br>UNPROTECT<br>VERIFY | L | L | V <sub>IH</sub> | A0, A2, A3 = $V_{IL}$<br>A1 = $V_{IH}$<br>A6 = $V_{IH}$<br>A9 = $V_{ID}$<br>A[21:12] block addresses<br>others = X | Retry = XX01h<br>Pass = XX00h | Notes - 1. Typical glitches of less than 5ns on CE# and WE# are ignored by the device and do not affect bus operations. - 2. $H = Logic level HIGH (V_{IH}); L = Logic level LOW (V_{II}); X = HIGH or LOW.$ ## **In-System Technique** The in-system technique requires a high-voltage level on RST#. This can be achieved without violating the maximum ratings of the components on the microprocessor bus; therefore, this technique is suitable for use after the Flash has been fitted to the system. To protect a block, follow the steps in the following figure. To unprotect the whole chip, it is necessary to protect all of the blocks first, then all the blocks can be unprotected at the same time. (See the In-System Equipment Chip Unprotect Flowchart.) The timing on these flowcharts is critical. Care should be taken to ensure that, where a pause is specified, it is followed as closely as possible. Do not allow the microprocessor to service interrupts that will upset the timing and do not abort the procedure before reaching the end. Chip unprotect can take several seconds and a user message should be provided to show that the operation is progressing. Figure 10: In-System Equipment Block Protect Flowchart **Figure 11: In-System Equipment Chip Protect Flowchart** Table 15: Commands – 16-Bit Mode (BYTE# = V<sub>IH</sub>) | | | | | | | Bus | WRITE | Operati | ions | | | | | |----------------------------------------------------------|--------|-----------------------|------|------|------|------|-------|---------|-------------------------|-----------------------|------|----------------|------| | | | 1: | st | 21 | nd | 31 | rd | 41 | th | 51 | th | 61 | th | | Command | Length | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | READ/RESET | 1 | Х | F0 | | | | | | | | | | | | | 3 | 555 | AA | 2AA | 55 | Х | F0 | | | | | | | | AUTO SELECT | 3 | 555 | AA | 2AA | 55 | 555 | 90 | | | | | | | | READ CFI<br>QUERY | 1 | 55 | 98 | | | | | | | | | | | | PROGRAM | 4 | 555 | AA | 2AA | 55 | 555 | A0 | PA | PD | | | | | | DOUBLE<br>WORD PRO-<br>GRAM | 3 | 555 | 50 | PA0 | PD0 | PA1 | PD1 | | | | | | | | QUADRUPLE<br>WORD PRO-<br>GRAM | 5 | 555 | 56 | PA0 | PD0 | PA1 | PD1 | PA2 | PD2 | PA3 | PD3 | | | | UNLOCK BY-<br>PASS | 3 | 555 | AA | 2AA | 55 | 555 | 20 | | | | | | | | UNLOCK BY-<br>PASS PRO-<br>GRAM | 2 | Х | A0 | PA | PD | | | | | | | | | | UNLOCK BY-<br>PASS RESET | 2 | Х | 90 | Х | 00 | | | | | | | | | | WRITE TO BUF-<br>FER AND PRO-<br>GRAM | N + 5 | 555 | AA | 2AA | 55 | BA | 25 | ВА | N <sup>on</sup><br>page | PA <sup>on</sup> page | PD | WBL<br>on page | PD | | WRITE TO BUF-<br>FER AND PRO-<br>GRAM ABORT<br>AND RESET | 3 | 555 | AA | 2AA | 55 | 555 | F0 | | | | | | | | WRITE TO BUF-<br>FER AND PRO-<br>GRAM CON-<br>FIRM | 1 | BA <sup>on</sup> page | 29 | | | | | | | | | | | | CHIP ERASE | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | 555 | 10 | | BLOCK ERASE | 6+ | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | BA | 30 | | PROGRAM/<br>ERASE SUS-<br>PEND | 1 | Х | В0 | | | | | | | | | | | | PROGRAM/<br>ERASE RESUME | 1 | Х | 30 | | | | | | | | | | | | ENTER EXTEN-<br>DED BLOCK | 3 | 555 | AA | 2AA | 55 | 555 | 88 | | | | | | | #### Table 15: Commands - 16-Bit Mode (BYTE# = V<sub>IH</sub>) (Continued) | | | | Bus WRITE Operations | | | | | | | | | | | |--------------------------|--------|------|----------------------|------|------|------|------|------|------|------|------|------|------| | | | 1: | 1st | | 2nd | | 3rd | | 4th | | th | 6th | | | Command | Length | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | EXIT EXTEN-<br>DED BLOCK | 4 | 555 | AA | 2AA | 55 | 555 | 90 | Х | 00 | | | | | - Notes: 1. X = "Don't Care;" PA = Program address; PD = Program data; BA = Any address in the block. All values in the table are in hexadecimal. The command interface only uses A-1; A0-A10 and DQ0-DQ7 to verify the commands; A11-A20, DQ8-DQ14 and DQ15 are "Don't Care." DQ15A-1 is A-1 when BYTE# is $V_{\rm IL}$ or DQ15 when BYTE# is $V_{\rm IH}$ . - 2. The maximum number of cycles in the command sequence is 36. N + 1 is the number of words to be programmed during the WRITE TO BUFFER AND PROGRAM operation. - 3. Each buffer has the same A4-A22 addresses. A0-A3 are used to select a word within the N + 1 word page. - 4. The 6th cycle has to be issued N time. WBL scans the word inside the page. - 5. BA must be identical to the address loaded during the WRITE TO BUFFER AND PRO-GRAM 3rd and 4th cycles. Table 16: Commands - 8-Bit Mode (BYTE# = V<sub>IL</sub>) | | | | | | | Bus | WRITE | Operati | ions | | | | | |----------------------------------------------------------|--------|-----------------|------|------|------|------|-------|---------|----------------|-----------------|------|------------------|------------------| | | | 1: | st | 21 | nd | 3 | rd | 4 | th | 51 | th | 61 | th | | Command | Length | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | READ/RESET | 1 | Х | F0 | | | | | | | | | | | | | 3 | AAA | AA | 555 | 55 | Х | F0 | | | | | | | | AUTO SELECT | 3 | AAA | AA | 555 | 55 | AAA | 90 | | | | | | | | READ CFI<br>QUERY | 1 | AA | 98 | | | | | | | | | | | | PROGRAM | 4 | AAA | AA | 555 | 55 | AAA | A0 | PA | PD | | | | | | DOUBLE BYTE<br>PROGRAM | 3 | AAA | 50 | PA0 | PD0 | PA1 | PD1 | | | | | | | | QUADRUPLE<br>BYTE PRO-<br>GRAM | 5 | AAA | 56 | PA0 | PD0 | PA1 | PD1 | PA2 | PD2 | PA3 | PD3 | | | | OCTUPLE BYTE PROGRAM | 9 | AAA | 8B | PA0 | PD0 | PA1 | PD1 | PA2 | PD2 | PA3 | PD3 | PA4 | PD4 <sup>2</sup> | | WRITE TO BUF-<br>FER AND PRO-<br>GRAM | N + 5 | AAA | AA | 555 | 55 | BA | 25 | BA | N <sup>2</sup> | PA <sup>4</sup> | PD | WBL <sup>5</sup> | PD | | WRITE TO BUF-<br>FER AND PRO-<br>GRAM ABORT<br>AND RESET | 3 | AAA | AA | 555 | 55 | AAA | F0 | | | | | | | | WRITE TO BUF-<br>FER AND PRO-<br>GRAM CON-<br>FIRM | 1 | BA <sup>6</sup> | 29 | | | | | | | | | | | | UNLOCK BY-<br>PASS | 3 | AAA | AA | 555 | 55 | AAA | 20 | | | | | | | | UNLOCK BY-<br>PASS PRO-<br>GRAM | 2 | Х | A0 | PA | PD | | | | | | | | | | UNLOCK BY-<br>PASS RESET | 2 | Х | 90 | Х | 00 | | | | | | | | | | CHIP ERASE | 6 | AAA | AA | 555 | 55 | AAA | 80 | AAA | AA | 555 | 55 | AAA | 10 | | BLOCK ERASE | 6+ | AAA | AA | 555 | 55 | AAA | 80 | AAA | AA | 555 | 55 | ВА | 30 | | PROGRAM/<br>ERASE SUS-<br>PEND | 1 | Х | В0 | | | | | | | | | | | | PROGRAM/<br>ERASE RE-<br>SUME | 1 | Х | 30 | | | | | | | | | | | #### Table 16: Commands - 8-Bit Mode (BYTE# = V<sub>II</sub>) (Continued) | | | | Bus WRITE Operations | | | | | | | | | | | | |--------------|--------|------|----------------------|------|------|------|------|------|------|------|------|------|------|--| | | | 1: | 1st | | 2nd | | 3rd | | 4th | | 5th | | 6th | | | Command | Length | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | | ENTER EXTEN- | 3 | AAA | AA | 555 | 55 | AAA | 88 | | | | | | | | | DED BLOCK | | | | | | | | | | | | | | | | EXIT EXTEN- | 4 | AAA | AA | 555 | 55 | AAA | 90 | Х | 00 | | | | | | | DED BLOCK | | | | | | | | | | | | | | | - Notes: 1. X = " Don't Care;" PA = Program address; PD = Program data; BA = Any address in the block. All values in the table are in hexadecimal. The command interface only uses A-1, A0-A10, and DQ0-DQ7 to verify the commands; A11-A20, DQ8-DQ14, and DQ15 are "Don't Care." DQ15A-1 is A-1 when BYTE# is $V_{\rm IL}$ or DQ15 when BYTE# is $V_{\rm IH}$ . - 2. The following is content for address: Data cycles 7 through 10: PA5-PD5, PA6-PD6, PA7-PD7, PA8-PD8. - 3. The maximum number of cycles in the command sequence is 68. N + 1 is the number of words to be programmed during the WRITE TO BUFFER AND PROGRAM operation. - 4. Each buffer has the same A4-A22 addresses. A0-A3 and DQ15A-1 are used to select a word within the N + 1 word page. - 5. The 6th cycle has to be issued N time. WBL scans the word inside the page. - 6. BA must be identical to the address loaded during the WRITE TO BUFFER AND PRO-GRAM 3rd and 4th cycles. #### **Common Flash Interface** The common Flash interface (CFI) is a JEDEC-approved, standardized data structure that can be read from the Flash memory device. It allows a system's software to query the device to determine various electrical and timing parameters, density information, and functions supported by the memory. The system can interface easily with the device, enabling the software to upgrade itself when necessary. When the READ CFI command is issued, the device enters CFI query mode and the data structure is read from memory. The following tables show the addresses (A-1, A[7:0]) used to retrieve the data. The query data is always presented on the lowest order data outputs (DQ[7:0]), and the other data outputs (DQ[15:8]) are set to 0. #### **Table 17: Query Structure Overview** Note 1 applies to the entire table | Add | ress | | | |-----|------|-------------------------------------------------|---------------------------------------------------------------------| | x16 | х8 | Subsection Name | Description | | 10h | 20h | CFI query identification string | Command set ID and algorithm data offset | | 1Bh | 36h | System interface information | Device timing and voltage information | | 27h | 4Eh | Device geometry definition | Flash device layout | | 40h | 80h | Primary algorithm-specific extended query table | Additional information specific to the primary algorithm (optional) | | 61h | C2h | Security code area | 64-bit unique device number | Note: 1. Query data are always presented on the lowest order data outputs (DQ[7:0]). DQ[15:8] are set to 0. #### **Table 18: CFI Query Identification String** Note 1 applies to the entire table | Add | ress | | | | |-----|------|-------|---------------------------------------------------------------------------|------------| | x16 | х8 | Data | Description | Value | | 10h | 20h | 0051h | Query unique ASCII string "QRY" | "Q" | | 11h | 22h | 0052h | | "R" | | 12h | 24h | 0059h | | "Y" | | 13h | 26h | 0002h | Primary algorithm command set and control interface ID code 16-bit ID | AMD | | 14h | 28h | 0000h | code defining a specific algorithm | compatible | | 15h | 2Ah | 0040h | Address for primary algorithm extended query table (see the Primary Algo- | P = 40h | | 16h | 2Ch | 0000h | rithm-Specific Extended Query Table) | | | 17h | 2Eh | 0000h | Alternate vendor command set and control interface ID code second ven- | _ | | 18h | 30h | 0000h | dor-specified algorithm supported | | | 19h | 32h | 0000h | Address for alternate algorithm extended query table | _ | | 1Ah | 34h | 0000h | | | Note: 1. Query data are always presented on the lowest order data outputs (DQ[7:0]). DQ[15:8] are set to 0. ## **Table 19: CFI Query System Interface Information** Note 1 applies to the entire table | Add | lress | | | | |-----|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------|-------| | x16 | х8 | Data | Description | Value | | 1Bh | 36h | 0027h | V <sub>CC</sub> logic supply minimum program/erase voltage<br>Bits[7:4] BCD value in volts<br>Bits[3:0] BCD value in 100mV | 2.7V | | 1Ch | 38h | 0036h | V <sub>CC</sub> logic supply maximum program/erase voltage<br>Bits[7:4] BCD value in volts<br>Bits[3:0] BCD value in 100mV | 3.6V | | 1Dh | 3Ah | 00B5h | V <sub>PPH</sub> (programming) supply minimum program/erase voltage<br>Bits[7:4] hex value in volts<br>Bits[3:0] BCD value in 100mV | 11.5V | | 1Eh | 3Ch | 00C5h | V <sub>PPH</sub> (programming) supply maximum program/erase voltage<br>Bits[7:4] hex value in volts<br>Bits[3:0] BCD value in 100mV | 12.5V | | 1Fh | 3Eh | 0004h | Typical timeout for single byte/word program = 2 <sup>n</sup> µs | 16µs | | 20h | 40h | 0004h | Typical timeout for maximum size buffer program = 2 <sup>n</sup> µs | 16µs | | 21h | 42h | 000Ah | Typical timeout per individual block erase = 2 <sup>n</sup> ms | 1s | | 22h | 44h | 0000h | Typical timeout for full chip erase = 2 <sup>n</sup> ms | - | | 23h | 46h | 0004h | Maximum timeout for byte/word program = 2 <sup>n</sup> times typical | 256µs | | 24h | 48h | 0004h | Maximum timeout for buffer program = 2 <sup>n</sup> times typical | 200µs | | 25h | 4Ah | 0003h | Maximum timeout per individual block erase = 2 <sup>n</sup> times typical | 8s | | 26h | 4Ch | 0000h | Maximum timeout for chip erase = 2 <sup>n</sup> times typical | - | Note: 1. The values in this table are valid for both packages. ## **Table 20: Device Geometry Definition** | Add | lress | | | | |------------|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | x16 | х8 | Data | Description | Value | | 27h | 4Eh | 0017h | Device size = 2 <sup>n</sup> in number of bytes | 8MB | | 28h<br>29h | 50h<br>52h | 0002h<br>0000h | Flash device interface code description | x8, x16<br>asynchronous | | 2Ah<br>2Bh | 54h<br>56h | 0005h<br>0000h | Maximum number of bytes in multi-byte program or page = 2 <sup>n</sup> | 32 | | 2Ch | 58h | 0001h | Number of erase block regions. It specifies the number of regions containing contiguous erase blocks of the same size. M29W640GH and M29W640GL devices only | 1 | | | | 0002h | Number of erase block regions. It specifies the number of regions containing contiguous erase blocks of the same size. M29W640GT and M29W640GB devices only | 2 | | 2Dh<br>2Eh | 5Ah<br>5Ch | 0007h<br>0000h | Region 1 information Number of identical-size erase blocks = 007Fh + 1 M29W640GH and M29W640GL devices only | 128 | **Table 20: Device Geometry Definition (Continued)** | Add | dress | | | | |------------|------------|----------------|-------------------------------------------------------------------------------------------|-------| | x16 | х8 | Data | Description | Value | | 2Fh<br>30h | 5Eh<br>60h | 0000h<br>0000h | Region 1 information Block size in region 1 = 0100h × 256 bytes | 64KB | | | | | M29W640GH and M29W640GL devices only | | | 2Dh | 5Ah | 0007h | Region 1 information | 8 | | 2Eh | 5Ch | 0000h | Number of identical-size erase blocks = 0007h + 1<br>M29W640GT and M29W640GB devices only | | | 2Fh | 5Eh | 0020h | Region 1 information | 8KB | | 30h | 60h | 0000h | Block size in region 1 = 0200h × 256 bytes<br>M29W640GT and M29W640GB devices only | | | 31h | 62h | 007Eh | Region 2 information | 127 | | 32h | 64h | 0000h | Number of identical-size erase blocks = 007Eh + 1 M29W640GT and M29W640GB devices only | | | 33h | 66h | 0000h | Region 2 information | 64KB | | 34h | 68h | 0001h | Block size in region 2 = 0100h × 256 bytes<br>M29W640GT and M29W640GB devices only | | | 35h | 6Ah | 0000h | Region 3 information | 0 | | 36h | 6Ch | 0000h | Number of identical-size erase blocks = 0000h + 1 | | | 37h | 6Eh | 0000h | Region 3 information | | | 38h | 70h | 0000h | Block size in region 3 = 0000h × 256 bytes<br>M29W640GT and M29W640GB devices only | | | 39h | 72h | 0000h | Region 4 information | 0 | | 3Ah | 74h | 0000h | Number of identical-size erase blocks = 0000h + 1 | | | 3Bh | 76h | 0000h | Region 4 information | | | 3Ch | 78h | 0000h | Block size in region 4 = 0000h × 256 bytes | | | | | | M29W640GT and M29W640GB devices only | | Note: 1. For bottom boot devices, erase block region 1 is located from address 000000h to 007FFFh and erase block region 2 from address 008000h to 3FFFFFh. For top boot devices, erase block region 1 is located from address 000000h to 3F7FFFh and erase block region 2 from address 3F8000h to 3FFFFFh. #### **Table 21: Primary Algorithm-Specific Extended Query Table** Note 1 applies to the entire table | Add | lress | | | | |-----|-------|-------|------------------------------------------------------------------|-------| | x16 | х8 | Data | Description | Value | | 40h | 80h | 0050h | Primary algorithm extended query table unique ASCII string "PRI" | "P" | | 41h | 82h | 0052h | | "R" | | 42h | 84h | 0049h | | " " | | 43h | 86h | 0031h | Major version number, ASCII | "1" | | 44h | 88h | 0033h | Minor version number, ASCII | "3" | ## **Table 21: Primary Algorithm-Specific Extended Query Table (Continued)** Note 1 applies to the entire table | Add | lress | | | | |-----|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------| | x16 | х8 | Data | Description | Value | | 45h | 8Ah | 0000h | Address sensitive unlock (bits[1:0]): 00 = Required 01 = Not required Silicon revision number (bits[7:2]) | 00 | | 46h | 8Ch | 0002h | Erase suspend: 00 = Not supported 01 = Read only 02 = Read and write | 2 | | 47h | 8Eh | 0004h | Block protection: 00 = Not supported x = Number of blocks per group | 4 | | 48h | 90h | 0001h | Temporary block unprotect: 00 = Not supported 01 = Supported | 01 | | 49h | 92h | 0004h | Block protect/unprotect | 04 | | 4Ah | 94h | 0000h | Simultaneous operations: Not supported | - | | 4Bh | 96h | 0000h | Burst mode:<br>00 = Not supported<br>01 = Supported | 00 | | 4Ch | 98h | 0001h | Page mode:<br>00 = Not supported<br>01 = 4-word page; 02 = 8-word page | 01 | | 4Dh | 9Ah | 00B5h | V <sub>PPH</sub> supply minimum program/erase voltage:<br>Bits[7:4] hex value in volts<br>Bits[3:0] BCD value in 100mV | 11.5V | | 4Eh | 9Ch | 00C5h | V <sub>PPH</sub> supply maximum program/erase voltage:<br>Bits[7:4] hex value in volts<br>Bits[3:0] BCD value in 100mV | 12.5V | | 4Fh | 9Eh | 00xxh | Top/bottom boot block flag: xx = 02h: M29W640GB bottom boot device xx = 03h M29W640GT top boot device xx = 04h M29W640GL first block protected by V <sub>PP</sub> /WP# xx = 05h: M29W640GH, last block protected by V <sub>PP</sub> /WP# | Uniform +<br>V <sub>PP</sub> /WP# protect-<br>ing highest or<br>lowest block | | 50h | A0h | 0001h | Program suspend: 00 = Not supported 01 = Supported | 01 | Note: 1. The values in this table are valid for both packages. ## **Table 22: Security Code Area** | Add | lress | | | |-----|----------|------|-----------------------------| | x16 | х8 | Data | Description | | 61h | C3h, C2h | XXXX | 64-bit unique device number | | 62h | C5h, C4h | XXXX | | | 63h | C7h, C6h | XXXX | | | 64h | C9h, C8h | XXXX | | ## 64Mb: 3V Embedded Parallel NOR Flash Absolute Ratings and Operating Conditions # **Absolute Ratings and Operating Conditions** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability. **Table 23: Absolute Maximum/Minimum Ratings** | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------|-------------------|------|-----------------------|------|-------| | Temperature under bias | T <sub>BIAS</sub> | -50 | 125 | °C | | | Storage temperature | T <sub>STG</sub> | -65 | 150 | °C | | | Input/output voltage | V <sub>IO</sub> | -0.6 | V <sub>CC</sub> + 0.6 | V | 1, 2 | | Supply voltage | V <sub>CC</sub> | -0.6 | 4 | V | | | Program voltage | V <sub>PP</sub> | -0.6 | 13.5 | V | 3 | | Identification voltage | V <sub>ID</sub> | -0.6 | 13.5 | V | | Notes: - 1. During signal transitions, minimum voltage may undershoot to –2V for periods less than 20ns - 2. During signal transitions, maximum voltage may overshoot to $V_{CC}$ + 2V for periods less than 20ns. - 3. V<sub>PP</sub> must not remain at 12V for more than a total of 80 hours. **Table 24: Operating Conditions** | | | M29W640GT/B and<br>M29W640GH/L | | | | |--------------------------------------------|-----------------|--------------------------------|-----------------|------|-------| | Parameter | Symbol | Min | Max | Unit | Notes | | Supply voltage | V <sub>CC</sub> | 2.7 | 3.6 | V | | | Ambient operating temperature | T <sub>A</sub> | -40 85/125 | | °C | 1 | | Load capacitance | C <sub>L</sub> | 3 | 80 | pF | | | Input rise and fall times | _ | _ | 10 | ns | | | Input pulse voltages | _ | 0 to V <sub>CC</sub> | | V | | | Input and output timing reference voltages | - | Vo | <sub>C</sub> /2 | V | | Note: 1. 85°C = industrial part; 125°C = autograde part. **Figure 12: AC Measurement Load Circuit** Note: 1. C<sub>L</sub> includes jig capacitance. Figure 13: AC Measurement I/O Waveform **Table 25: Input/Output Capacitance** | Parameter | Symbol Test Condition | | Min | Max | Unit | |--------------------|-----------------------|----------------|-----|-----|------| | Input capacitance | C <sub>IN</sub> | $V_{IN} = 0V$ | - | 6 | pF | | Output capacitance | C <sub>OUT</sub> | $V_{OUT} = 0V$ | - | 12 | pF | Note: 1. Sampled only, not 100% tested. # **DC Characteristics** **Table 26: DC Current Characteristics** | Parameter | Symbol | Conditions | Тур | Max | Unit | Notes | |-------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------|-----|-----|------|-------| | Input leakage current | ILI | $0V \le V_{IN} \le V_{CC}$ | - | ±1 | μA | 1 | | Output leakage current | I <sub>LO</sub> | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | - | ±1 | μA | | | Read current | I <sub>CC1</sub> | $CE\# = V_{IL}, OE\# = V_{IH},$<br>f = 6 MHz | | 10 | mA | | | Standby current | I <sub>CC2</sub> | $CE# = V_{CC} \pm 0.2V$ $RST# = V_{CC} \pm 0.2V$ | | 100 | μΑ | 2 | | Program/Erase current | I <sub>CC3</sub> | Program/Erase controller ac-<br>tive: $V_{PP}/WP\# = V_{IL}$ or $V_{IH}$ ;<br>$V_{PP}/WP\# = V_{PP}$ | - | 20 | mA | 3 | | Current for V <sub>PP</sub> /WP# program acceleration | I <sub>PP</sub> | V <sub>CC</sub> = 2.7V ±10% | _ | 15 | mA | | - Notes: 1. The maximum input leakage current is ±5uA on V<sub>PP</sub>/WP#. - 2. When the bus is inactive for 300ns or more, the memory enters automatic standby. - 3. Sampled only; not 100% tested. **Table 27: DC Voltage Characteristics** | Parameter | Symbol | Conditions | Min | Max | Unit | Notes | |-------------------------------------------------------|------------------|-----------------------------|-----------------------|-----------------------|------|-------| | Input LOW voltage | $V_{IL}$ | _ | -0.5 | 0.8 | V | | | Input HIGH voltage | V <sub>IH</sub> | _ | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V | | | Voltage for V <sub>PP</sub> /WP# program acceleration | $V_{PP}$ | V <sub>CC</sub> = 2.7V ±10% | 11.5 | 12.5 | V | | | Output LOW voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.8mA | _ | 0.45 | V | | | Output HIGH voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100μA | V <sub>CC</sub> – 0.4 | _ | V | | | Identification voltage | V <sub>ID</sub> | _ | 11.5 | 12.5 | V | | | Program/erase lockout supply voltage | V <sub>LKO</sub> | - | 1.8 | 2.3 | V | 1 | Note: 1. Sampled only; not 100% tested. # **Read AC Characteristics** **Table 28: Read AC Characteristics** | | Symbol | | | | | | | | | |------------------------------------------------------|-------------------|---------------------------------------------------------------|------------------------------------|---------|------|------|------|------|-------| | Parameter | Legacy | JEDEC | Condition | Min/Max | 60ns | 70ns | 90ns | Unit | Notes | | Address valid to next address valid | <sup>t</sup> RC | <sup>t</sup> AVAV | $CE# = V_{IL}$ ,<br>$OE# = V_{IL}$ | Min | 60 | 70 | 90 | ns | | | Address valid to output valid | <sup>t</sup> ACC | <sup>t</sup> AVQV | $CE# = V_{IL}$ ,<br>$OE# = V_{IL}$ | Max | 60 | 70 | 90 | ns | | | Address valid to output valid (page) | <sup>t</sup> PAGE | <sup>t</sup> AVQV1 | $CE# = V_{IL}$ ,<br>$OE# = V_{IL}$ | Max | 25 | 30 | 30 | ns | | | CE# LOW to output transition | <sup>t</sup> LZ | <sup>t</sup> ELQX | OE# = V <sub>IL</sub> | Min | 0 | 0 | 0 | ns | 1 | | CE# LOW to output valid | <sup>t</sup> CE | <sup>t</sup> ELQV | OE# = V <sub>IL</sub> | Max | 60 | 70 | 90 | ns | | | OE# LOW to output transition | <sup>t</sup> OLZ | <sup>t</sup> GLQX | CE# = V <sub>IL</sub> | Min | 0 | 0 | 0 | ns | 1 | | OE# LOW to output valid | <sup>t</sup> OE | <sup>t</sup> GLQV | CE# = V <sub>IL</sub> | Max | 25 | 30 | 30 | ns | | | CE# HIGH to output High-Z | <sup>t</sup> HZ | <sup>t</sup> EHQZ | OE# = V <sub>IL</sub> | Max | 25 | 30 | 30 | ns | 1 | | OE# HIGH to output High-Z | <sup>t</sup> DF | <sup>t</sup> GHQZ | CE# = V <sub>IL</sub> | Max | 25 | 30 | 30 | ns | 1 | | CE#, OE#, or address transition to output transition | <sup>t</sup> OH | <sup>t</sup> EHQX,<br><sup>t</sup> GHQX,<br><sup>t</sup> AXQX | - | Min | 0 | 0 | 0 | ns | | | CE# to BYTE# LOW | <sup>t</sup> ELFL | <sup>t</sup> ELBL | - | Max | 5 | 5 | 5 | ns | | | CE# to BYTE# HIGH | <sup>t</sup> ELFH | <sup>t</sup> ELBH | - | Max | 5 | 5 | 5 | ns | | | BYTE# LOW to output High-Z | <sup>t</sup> FLQZ | <sup>t</sup> BLQZ | - | Max | 25 | 25 | 25 | ns | | | BYTE# HIGH to output valid | <sup>t</sup> FHQV | <sup>t</sup> BHQV | - | Max | 25 | 30 | 30 | ns | | Note: 1. Sampled only; not 100% tested. **Figure 14: Random AC Timing** Notes: 1. Data are output on DQ0-DQ15. DQ8-DQ14 are High-Z in 8-bit mode. - 2. Addresses differ in x8 mode. - 3. BYTE# = $V_{IL}$ in x8 mode. **Figure 15: Page Read AC Timing** Notes: 1. Data are output on DQ0-DQ15. DQ8-DQ14 are High-Z in 8-bit mode. 2. Addresses differ in x8 mode. # **Write AC Characteristics** **Table 29: WE#-Controlled Write AC Characteristics** | | Syn | nbol | | | | | | | |-------------------------------------|-------------------|-------------------|---------|------|------|------|------|-------| | Parameter | Legacy | JEDEC | Min/Max | 60ns | 70ns | 90ns | Unit | Notes | | Address valid to next address valid | tWC | <sup>t</sup> AVAV | Min | 60 | 70 | 90 | ns | | | CE# LOW to WE# LOW | <sup>t</sup> CS | <sup>t</sup> ELWL | Min | 0 | 0 | 0 | ns | | | WE# LOW to WE# HIGH | <sup>t</sup> WP | tWLWH | Min | 35 | 35 | 35 | ns | | | Input valid to WE# HIGH | <sup>t</sup> DS | <sup>t</sup> DVWH | Min | 30 | 30 | 30 | ns | | | WE# HIGH to input transition | <sup>t</sup> DH | tWHDX | Min | 0 | 0 | 0 | ns | | | WE# HIGH to CE# HIGH | <sup>t</sup> CH | tWHEH | Min | 0 | 0 | 0 | ns | | | WE# HIGH to WE# LOW | tWPH | tWHWL | Min | 25 | 25 | 25 | ns | | | Address valid to WE# LOW | <sup>t</sup> AS | <sup>t</sup> AVWL | Min | 0 | 0 | 0 | ns | | | WE# LOW to address transition | <sup>t</sup> AH | tWLAX | Min | 45 | 45 | 45 | ns | | | OE# HIGH to WE# LOW | _ | <sup>t</sup> GHWL | Min | 0 | 0 | 0 | ns | | | WE# HIGH to OE# LOW | <sup>t</sup> OEH | tWHGL1 | Min | 0 | 0 | 0 | ns | | | Program/erase valid to RY/BY# LOW | <sup>t</sup> BUSY | tWHRL1 | Max | 0 | 0 | 0 | ns | 1 | | V <sub>CC</sub> HIGH to CE# LOW | tVCS | tVCHEL | Min | 50 | 50 | 50 | μs | | Note: 1. Sampled only; not 100% tested. Figure 16: WE#-Controlled AC Timing Note: 1. Addresses differ in x8 mode. **Table 30: CE#-Controlled Write AC Characteristics** | | Syn | nbol | | | | | | | |-------------------------------------|-------------------|--------------------|---------|------|------|------|------|-------| | Parameter | Legacy | JEDEC | Min/Max | 60ns | 70ns | 90ns | Unit | Notes | | Address valid to next address valid | <sup>t</sup> WC | <sup>t</sup> AVAV | Min | 60 | 70 | 90 | ns | | | WE# LOW to CE# LOW | tWS | tWLEL | Min | 0 | 0 | 0 | ns | | | CE# LOW to CE# HIGH | <sup>t</sup> CP | <sup>t</sup> ELEH | Min | 35 | 35 | 35 | ns | | | Input valid to CE# HIGH | <sup>t</sup> DS | <sup>t</sup> DVEH | Min | 30 | 30 | 30 | ns | | | CE# HIGH to input transition | <sup>t</sup> DH | <sup>t</sup> EHDX | Min | 0 | 0 | 0 | ns | | | CE# HIGH to WE# HIGH | <sup>t</sup> WH | <sup>t</sup> EHWH | Min | 0 | 0 | 0 | ns | | | CE# HIGH to CE# LOW | <sup>t</sup> CPH | <sup>t</sup> EHEL1 | Min | 25 | 25 | 25 | ns | | | Address valid to CE# LOW | <sup>t</sup> AS | <sup>t</sup> AVEL | Min | 0 | 0 | 0 | ns | | | CE# LOW to address transition | <sup>t</sup> AH | <sup>t</sup> ELAX | Min | 45 | 45 | 45 | ns | | | OE# HIGH to CE# LOW | _ | <sup>t</sup> GHEL | Min | 0 | 0 | 0 | ns | | | CE# HIGH to OE# LOW | <sup>t</sup> OEH | <sup>t</sup> EHGL1 | Min | 0 | 0 | 0 | ns | | | Program/Erase valid to RY/BY# LOW | <sup>t</sup> BUSY | <sup>t</sup> EHRL | Max | 0 | 0 | 0 | ns | 1 | | V <sub>CC</sub> HIGH to WE# LOW | tVCS | tVCHWL | Min | 50 | 50 | 50 | ns | | Note: 1. Sampled only; not 100% tested. Figure 17: CE#-Controlled AC Timing Note: 1. Addresses differ in x8 mode. # **Toggle and Alternative Toggle AC Characteristics** **Table 31: Toggle and Alternative Toggle AC Characteristics** | | Symbol | | | | | | | |---------------------------------------------------------|-------------------|--------------------|---------|------|------|------|------| | Parameter | Legacy | JEDEC | Min/Max | 60ns | 70ns | 90ns | Unit | | Address setup time to OE# LOW during toggle bit polling | <sup>t</sup> ASO | <sup>t</sup> AXGL | Min | 10 | 10 | 10 | ns | | Address hold time from OE# dur- | <sup>t</sup> AHT | <sup>t</sup> GHAX | Min | 10 | 10 | 10 | ns | | ing toggle bit polling | | <sup>t</sup> EHAX | Min | 10 | 10 | 10 | ns | | CE# HIGH during toggle bit polling | <sup>t</sup> CEPH | tEHEL2 | Min | 10 | 10 | 10 | ns | | Output hold time during data and | <sup>t</sup> OEH | tWHGL2 | Min | 20 | 20 | 20 | ns | | toggle bit polling | | <sup>t</sup> GHGL2 | Min | 20 | 20 | 20 | ns | Note: 1. Data for <sup>t</sup>ELQV and <sup>t</sup>GLQV are in the Read AC Characteristics table. Figure 18: Toggle/Alternative Toggle, CE# Controlled Notes: 1. DQ7 returns valid data bit when the ongoing PROGRAM or ERASE command is completed. 2. See the AC Characteristics for specifications. Figure 19: Toggle/Alternative Toggle, OE# Controlled Notes: 1. DQ6 stops toggling when the ongoing PROGRAM or ERASE command is completed. DQ2 stops toggling when the ongoing CHIP ERASE or BLOCK ERASE command is completed. - 2. Addresses differ in x8 mode. - 3. See the AC Characteristics for specifications. # **Program/Erase Characteristics** #### **Table 32: Program/Erase Times and Endurance Cycles** Notes 1 and 2 apply to the entire table | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-----------------------------------------------------------------------------------------|--------|---------|-----|-----|--------|-------| | Chip erase | | _ | 80 | 400 | S | 3 | | Block erase (64KB) | tWHWH2 | _ | 0.5 | _ | S | 4, 5 | | Erase suspend latency time | | _ | _ | 50 | μs | 6 | | Program (byte or word) | | _ | 10 | 200 | μs | 3 | | Program (double byte) | | | 10 | 200 | μs | 3 | | Program (double word/quadruple byte) | | | 10 | 200 | μs | 3 | | Program (quadruple word/octuple byte) | | | 10 | 200 | μs | 3 | | Program (single byte and word) | tWHWH1 | _ | 10 | | μs | 3, 7 | | Program (32-byte 16-word using Write to Buffer and Program) | | | 180 | | μs | | | Program (32-byte 16-word using Write to Buffer and Program, V <sub>PP</sub> /WP# = 12V) | | | 45 | | μs | | | Chip program (byte by byte) | | _ | 80 | 400 | s | 3 | | Chip program (word by word) | | | 40 | 200 | s | 3 | | Chip program (double word/quadruple byte) | | | 20 | 100 | S | 3 | | Chip program (quadruple word/octuple byte) | | - | 10 | 50 | S | 3 | | Program suspend latency time | | _ | _ | 4 | μs | | | PROGRAM/ERASE cycles (per block) | | 100,000 | _ | _ | cycles | | | Data retention | | 20 | _ | _ | years | | - Notes: 1. Typical values measured at room temperature and nominal voltages and for not cycled devices. - 2. Sampled, but not 100% tested. - 3. Maximum value measured at worst case conditions for both temperature and $V_{CC}$ after 100,000 PROGRAM/ERASE cycles. - 4. Time does not include pre-programming time. - 5. Block erase polling cycle time. - 6. Maximum value measured at worst case conditions for both temperature and $V_{CC}$ . - 7. Programming polling cycle time. Figure 20: WE# Controlled Program Waveform - Notes: 1. Only the third and fourth cycles of the Program command are represented. The Program command is followed by the check of status register data polling bit and by a read operation that outputs the data, DOUT, programmed by the previous Program command. - 2. PA is address of the memory location to be programmed. PD is the data to be programmed. - 3. DQ7# is the complement of the data bit being programmed to DQ7. - 4. Addresses differ in x8 mode. Figure 21: CE# Controlled Program Waveform - Notes: 1. Only the third and fourth cycles of the Program command are represented. The Program command is followed by the check of status register data polling bit. - 2. PA is address of the memory location to be programmed. PD is the data to be program- - 3. DQ7# is the complement of the data bit being programmed to DQ7. - 4. Addresses differ in x8 mode. Figure 22: Chip/Block Erase Waveform Notes: 1. For a Chip Erase command, addresses and data are 555h and 10h, respectively, while they are BA and 30h for a Block Erase command. - 2. BA is the block address. - 3. Addresses differ in x8 mode. # **Reset Characteristics** **Table 33: Reset/Block Temporary Unprotect AC Characteristics** | | Syn | Symbol | | | | | |------------------------------------------|-----------------|-------------------------------------------------------------|---------|--------------|------|-------| | Condition/Parameter | Legacy | JEDEC | Min/Max | 60, 70, 90ns | Unit | Notes | | RST# HIGH to WE# LOW, CE# LOW, OE# LOW | <sup>t</sup> RH | <sup>t</sup> PHWL<br><sup>t</sup> PHEL<br><sup>t</sup> PHGL | Min | 50 | ns | 1 | | RY/BY# HIGH to WE# LOW, CE# LOW, OE# LOW | <sup>t</sup> RB | <sup>t</sup> RHWL<br><sup>t</sup> RHEL<br><sup>t</sup> RHGL | Min | 0 | ns | 1 | | RST# pulse width | <sup>t</sup> RP | <sup>t</sup> PLPX | Min | 500 | ns | | | RST# LOW to read mode | tREADY | <sup>t</sup> PLYH | Max | 50 | μs | 1 | | RST# rise time to V <sub>ID</sub> | tVIDR | <sup>t</sup> PHPHH | Min | 500 | ns | 1, 2 | | V <sub>PP</sub> rise and fall time | _ | tVHVPP | Min | 500 | ns | 1 | Notes: - 1. Sampled only; not 100% tested. - 2. For fast program operations using V<sub>PP</sub>/WP# at 12V. Figure 23: Reset/Block Temporary Unprotect AC Waveforms **Figure 24: Accelerated Programming Timing Waveform** # **Package Dimensions** Figure 25: 48-Pin TSOP - 12mm x 20mm Note: 1. All dimensions are in millimeters. Figure 26: 56-Pin TSOP - 14mm x 20mm Notes: 1. All dimensions are in millimeters. 2. For the lead width value of 0.22 $\pm$ 0.05, there is also a legacy value of 0.15 $\pm$ 0.05. Figure 27: 48-Ball TFBGA - 6mm x 8mm Note: 1. All dimensions are in millimeters. Figure 28: 64-Ball TBGA - 10mm x 13mm Note: 1. All dimensions are in millimeters. Figure 29: 64-Ball FBGA - 11mm x 13mm Note: 1. All dimensions are in millimeters. # **Revision History** Rev. D - 03/15 - · Updated MPN decoder - Updated 56-pin TSOP 14mm x 20mm package Rev. C - 07/13 • Updated Command Interface and Command tables Rev. B - 06/13 • Removed Part Numbers by Array Matrix table in Features Rev. A - 11/12 • Initial Micron brand release 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.