

# **CRD4412A**

# 2 x 15 W CS4412A Digital Power Stage Reference Design

### **Features**

- Pre-Configured for Stereo Full-Bridge Operation
  - Delivers 15 W/Ch into 8  $\Omega$  at <0.5% THD+N
- Easily Configurable for Mono Parallel Full-Bridge Operation
  - Delivers 30 W into 4  $\Omega$  at <10% THD+N
- Directly Connects to CRD4525 Digital Amplifier Reference Design
  - Implements a 2.1 Configuration
- Flexible I/O Provided
  - PWM Logic Level Signal Inputs
  - CS4412A Error and Warning Signals
- Operates from +8 V to +18 V and +3.3 V
- Demonstrates Recommended Layout and Grounding Arrangements
- Implements Recommended PWM Output Filtering

### Description

The CRD4412A demonstrates the CS4412A digital amplifier power stage. This reference design is preconfigured as a two-channel full-bridge power stage which delivers 15 W per channel into 8  $\Omega$  loads using a single +18 V supply. The design can be easily configured to operate as a single channel parallel full-bridge power stage capable of delivering 30 W into a 4  $\Omega$  load from an +18 V supply. The CRD4412A can be powered from +8 V to +18 V.

The CRD4412A is designed to operate in conjunction with the CRD4525. When connected, the combination implements a 2.1 configuration with the CRD4412A operating in mono parallel full-bridge mode.

The CRD4412A can also be operated without an attached CRD4525. In this configuration, all input/output connections are achieved through the CRD4412 interface header.

The PWM audio power outputs are routed through an inductor/capacitor 2<sup>nd</sup> order low-pass filter (LPF) to remove high-frequency components from the output signal, effectively converting it from digital to analog.

#### ORDERING INFORMATION

CRD4412A

CS4412A Reference Design







## TABLE OF CONTENTS

| 1. SYSTEM OVERVIEW                        | 3  |
|-------------------------------------------|----|
| 1.1 Power                                 |    |
| 1.2 CS4412A Digital Amplifier Power Stage |    |
| 1.3 External Data Headers                 |    |
| 1.4 Stereo/Mono Selection                 |    |
| 1.5 Speaker Outputs                       | 4  |
| 2. OPERATING INSTRUCTIONS                 | 5  |
| 2.1 Operation with CRD4525                | 5  |
| 2.2 Stand-Alone Operation                 | 5  |
| 3. GROUNDING AND POWER SUPPLY DECOUPLING  | 6  |
| 3.1 Power Supply Decoupling               | 6  |
| 3.2 Electromagnetic Interference (EMI)    | 6  |
| 3.2.1 Suppression of EMI at the Source    |    |
| 4. SYSTEM CONNECTIONS AND JUMPERS         | 7  |
| 5. CRD SCHEMATICS                         | 8  |
| 6. CRD LAYOUT                             | 10 |
| 7. PARALLEL FULL-BRIDGE PERFORMANCE PLOTS | 15 |
| 8. STEREO FULL-BRIDGE PERFORMANCE PLOTS   | 21 |
| 9. REVISION HISTORY                       | 27 |
|                                           |    |

### **LIST OF FIGURES**

| Figure 1. Stereo Full-Bridge Speaker Terminal Configuration                                     | 4  |
|-------------------------------------------------------------------------------------------------|----|
| Figure 2. Mono Parallel Full-Bridge Speaker Terminal Configuration                              | 4  |
| Figure 3. CS4412A - Schematic Page 1                                                            |    |
| Figure 4. Power Outputs - Schematic Page 2                                                      | 9  |
| Figure 5. Silkscreen Top                                                                        | 10 |
| Figure 6. Top-Side Copper Layer                                                                 |    |
| Figure 7. Inner Copper Layer 1                                                                  | 12 |
| Figure 8. Inner Copper Layer 2                                                                  | 13 |
| Figure 9. Bottom-Side Copper Layer                                                              |    |
| Figure 10. Frequency Response in Parallel Full-Bridge Configuration                             |    |
| Figure 11. THD+N vs Power in Parallel Full-Bridge Configuration                                 |    |
| Figure 12. THD+N vs Frequency in Parallel Full-Bridge Configuration                             |    |
| Figure 13. FFT at -60dB Input in Parallel Full-Bridge Configuration                             |    |
| Figure 14. FFT at 0dB Input in Parallel Full-Bridge Configuration                               |    |
| Figure 15. Inter-Modulation Distortion of 19 kHz + 20 kHz in Parallel Full-Bridge Configuration |    |
| Figure 16. Frequency Response in Stereo Full-Bridge Configuration                               |    |
| Figure 17. THD+N vs Power in Stereo Full-Bridge Configuration                                   |    |
| Figure 18. THD+N vs Frequency in Stereo Full-Bridge Configuration                               |    |
| Figure 19. FFT at -60dB Input in Stereo Full-Bridge Configuration                               |    |
| Figure 20. FFT at 0dB Input in Stereo Full-Bridge Configuration                                 |    |
| Figure 21. Inter-Modulation Distortion of 19 kHz + 20 kHz in Stereo Full-Bridge Configuration   | 26 |

### LIST OF TABLES

| Table 1. System Connections                          | 7 |
|------------------------------------------------------|---|
| Table 2. System Headers                              | 7 |
| Table 3. CRD4412 Interface Header Signal Assignments | 7 |



### **1. SYSTEM OVERVIEW**

The CRD4412A reference design is an excellent means for evaluating the CS4412A 30 W digital amplifier power stage. The board is designed to connect directly to the CRD4525 digital amplifier reference design for easy evaluation. Alternatively, the CRD4412A may be used alone with all logic-level and power connections made through the CRD4412 interface header.

The CRD4412A schematic set is shown in Figure 3 and Figure 4. See the CRD4525 data sheet for more information about the features and connections of the CRD4525.

#### 1.1 Power

Power (VD, VP) must be supplied to the evaluation board through the CRD4412 interface header (J2). All voltage inputs must be referenced to ground, also provided through the CRD4412 interface header.

See the CRD4412 Interface Header Signal Assignments table on page 7 for signal-to-pin assignments.

WARNING: Please refer to the CS4412A data sheet for allowable voltage levels.

#### 1.2 CS4412A Digital Amplifier Power Stage

The CS4412A is a 30 W quad half-bridge digital amplifier power stage. A complete description of the CS4412A is included in the CS4412A product data sheet.

#### **1.3 External Data Headers**

The evaluation board has been designed to allow interfacing with external systems via headers J2, J4, and J6. Figure 3 shows the headers' electrical connections.

The 20-pin, 2-column header, J2, is included to interface with the CRD4525 digital amplifier reference design and to interface with external sources when a CRD4525 is not connected. All necessary signals, power, and ground are presented on this header. See Figure 3 for complete connectivity information.

The 4-pin, 2-column header, J4, provides access to the CS4412A's thermal warning signal and the CS4525's DLY\_SDIN/EX\_TWR signal. When a CRD4525 is attached, a shunt can be placed across these signals to deliver the CS4412A's thermal warning signal to the CS4525's external thermal warning input. Alternatively, this header can be used to connect the CS4412A's thermal warning output to another device and to drive an external serial audio data source into the CS4525. A single ground column is provided to maintain signal integrity in this configuration.

The 4-pin, 2-column header, J6, provides access to the CS4412A's over-current error signals and the CS4525's DLY\_SDOUT signal. When a CRD4525 is attached, this header can be used to connect the CS4412A's over-current error signals to another device and to connect the CS4525's delay serial audio data output to an external device. A single ground column is provided to maintain signal integrity in this configuration.

#### 1.4 Stereo/Mono Selection

A 3-pin header (J1) is included to select between stereo and mono operation. The position of the shunt placed across this header determines whether discrete PWM signals are routed to the full-bridge input pairs or whether a single PWM signal is routed to both full-bridge input pairs.

It should be noted that when mono mode is selected, the outputs may be wired in parallel to achieve parallel full-bridge operation. See Section 1.5 for more information.



#### 1.5 Speaker Outputs

By default, the CS4412A power outputs are configured for stereo full-bridge operation. The outputs are routed through a 2<sup>nd</sup> order low-pass filter to remove high-frequency content from the output signals and then presented at the speaker wire crimp terminals (J5). The output filters are optimized for 8  $\Omega$  speaker loads. The speaker terminal connections are shown below.



Figure 1. Stereo Full-Bridge Speaker Terminal Configuration

When the CS4412A is configured for mono operation via J1, the outputs must be connected in parallel as shown below. One wire is used to connect between the red terminals, and another is used to connect between the black terminals. This parallel connection adjusts the characteristic of the output filters, effectively optimizing them for 4  $\Omega$  speaker loads.



Figure 2. Mono Parallel Full-Bridge Speaker Terminal Configuration



### 2. OPERATING INSTRUCTIONS

The CRD4412A is designed to connect directly to the CRD4525 digital power amplifier reference design and to interface with external signal sources. See the following sections for operation details with and without a CRD4525.

Note that the CRD4412A and CRD4525 must be connected and disconnected from one another while power is not applied to the CRD4525.

#### 2.1 Operation with CRD4525

When the CRD4412A is attached to a CRD4525 via the CRD4412A interface header and the CRD4525 FlexGUI is launched, the CS4525 is automatically configured to enable its bass manager and route the subwoofer channel to the CRD4412A. The CRD4412A amplifies the subwoofer signal in mono parallel fullbridge mode. Together, the CRD4412A and CRD4525 implement a 2.1 configuration.

To operate the CRD4412A and CRD4525 in this configuration:

- 1. Download and install the FlexGUI software from www.cirrus.com/msasoftware.
- 2. Connect the CRD4412A to the CRD4525 via the CRD4412A interface header.
- 3. Connect the CRD4525 to a host PC using the supplied USB cable.
- 4. Connect the 8  $\Omega$  stereo speakers to the speaker terminals on the CRD4525.
- 5. Wire the two red-terminal speaker outputs together on the CRD4412A as shown in Figure 2.
- 6. Wire the two black-terminal speaker output together on the CRD4412A as shown in Figure 2.
- 7. Connect the 4  $\Omega$  mono subwoofer between the red and black speaker terminals on the CRD4412A.
- 8. Place a shunt across pins 2 and 3 of J1 to select mono mode.
- 9. Place a shunt across pins 1 and 2 of J4 to route the CS4412A thermal warning signal to the CS4525 external thermal warning input.
- 10. Connect an input source to the S/PDIF or analog input connectors.
- 11. Plug the input to the +18 V power supply (included with the CRD4525) into an available power outlet.
- 12. Plug the output of the +18 V power supply into the power input connector on the CRD4525.
- 13. Launch the FlexGUI software and select the CRD4525 + CRD4412A combination from the board selection list if necessary. *The GUI will load and be displayed.*
- 14. Un-check the "Power Down CS4525" check box to power-up the CS4525. In this state, the CRD4525 and CRD4412A will convert and amplify the content present on the optical S/PDIF input.

#### 2.2 Stand-Alone Operation

The CRD4412A may be operated alone, without a connected CRD4525. In this mode of operation, all signals and power are supplied to the CRD4412A through the CRD4412A interface header.

To operate the CRD4412A in this configuration:

- 1. Connect ground to one of these pins: 7, 9, 11, 13, 15, or 16 of J2.
- 2. Connect a +3.3 V source to pin 2 of J2, but do not apply power.
- 3. Connect a +8 V to +18 V source to one of these pins: 17, 18, 19, or 20 of J2, but do not apply power.
- 4. Connect a reset input signal to pin 14 of J2 and drive it low.
- 5. Connect logic-level PWM input signals to pins 8 and 10 of J2. For mono mode, it is only necessary to connect a PWM input signal to pin 10 of J2; pin 8 can be grounded.

**WARNING:** Pins 8 and 10 of J2, the PWM input signals, must never be left floating.

- 6. Place a shunt across 2 pins of J1 to select stereo or mono mode as desired.
- 7. Connect the outputs and speaker load as discussed in Section 1.5 on page 4.
- 8. Apply +3.3 V and +8 V to +18 V power.



- 9. Drive the reset input high to release the CS4412A from reset.
- 10. Begin PWM switching on the logic level PWM input signals. In this state, the CRD4412A will amplify the content present on the logic level PWM input signals.

### 3. GROUNDING AND POWER SUPPLY DECOUPLING

The CS4412A requires careful attention to power supply and grounding arrangements to optimize performance and heat dissipation and minimize radiated emissions. Figure 5 on page 10 shows the component placement. Figure 6 on page 11 shows the top layout. Figure 9 on page 14 shows the bottom layout. The decoupling capacitors are located as close to the CS4412A as possible. Extensive use of ground plane fill in the evaluation board yields large reductions in radiated noise.

#### 3.1 Power Supply Decoupling

Proper power supply decoupling is one key to maximizing the performance of a Class-D amplifier. Because the design uses an open loop output stage, noise on the power supply rail will be coupled to the output. Careful decoupling of the power stage supply rails is essential. Figure 5 on page 10 demonstrates good decoupling capacitor placement. Notice that the small value decoupling capacitors are placed as close as physically possible to the power pins of the CS4412A. The ground side of the capacitors is connected directly to top side ground plane, which is also used by the power supply return pins. This keeps the high-frequency current loop small to minimize power supply variations and EMI. 470  $\mu$ F electrolytic capacitors are also located in close proximity to the power supply pins to supply the current locally for each channel. These are not required to be expensive low-ESR capacitors. General-purpose electrolytic capacitors that are specified to handle the ripple current can be used.

#### 3.2 Electromagnetic Interference (EMI)

The EMI challenges that face a maker of Class-D amplifiers are largely the same challenges that have been faced by the switch mode power supply industry for many years. The numerous EMI consulting firms that have arisen and the many books that have been written on the subject indicate the scope of potential problems and available solutions. They should be considered a resource — most makers of switch mode equipment would benefit from developing a working relationship with a qualified EMI lab and from bringing their experience to bear on design issues, preferably early in the design process.

This reference design is a board-level solution which is meant to control emissions by minimizing and suppressing them at the source, in contrast to containing them in an enclosure.

The EMI requirements for an amplifier have added dimensions beyond those imposed on power supplies. Audio amplifiers are usually located in close proximity to radio receivers, particularly AM receivers, which are notoriously sensitive to interference. Amplifiers also need to operate with speaker leads of unpredictable length and construction which make it possible for any high-frequency currents that appear on the outputs to generate nuisance emissions.

#### 3.2.1 Suppression of EMI at the Source

Several techniques are used in the circuit design and board layout to minimize high-frequency fields in the immediate vicinity of the high-power components. Specific techniques include the following:

- As mentioned in Section 3.1, effective power supply decoupling of high-frequency currents and minimizing the loop area of the decoupling loop is one aspect of minimizing EMI.
- Each PWM power output pin of the CS4412A includes "snubbing" components. For example, OUT1 includes snubber components R217 and R218 (5.62 Ω) as well as C273 and C274 (560 pF). These components serve to damp ringing on the switching outputs in the 30-50 MHz range. The snubbing



components should be as close as practical to the output pins to maximize their effectiveness.

- A separate ground plane with a solid electrical connection to the chassis, and which surrounds the speaker output connector, should be implemented. This allows the speaker outputs to be RF decoupled to the chassis just before they exit the chassis from the speaker connector.
- Make use of source termination resistors on all digital signals whose traces are longer than about 25 mm.

It is extremely critical that the layout of the power amplifier section of the CRD4412A be copied as exactly as possible to assure best RF/EMI performance.

### 4. SYSTEM CONNECTIONS AND JUMPERS

| Connector            | Reference  | Signal    | Connector Function          |
|----------------------|------------|-----------|-----------------------------|
| Name                 | Designator | Direction |                             |
| Speaker<br>Connector | J5         | Output    | Analog output from CS4412A. |

#### Table 1. System Connections

| Connector Name | Reference<br>Designator | Header Function                                                                                                                                                        |
|----------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CRD4412 I/F    | J2                      | Connection to CRD4525 controller card or external signals and power.                                                                                                   |
| -              | J1                      | Selects between mono and stereo PWM input mode.                                                                                                                        |
| -              | J4                      | Connects CS4412A thermal warning output to CRD4412A interface header.<br>Allows direct access to CS4412A TWR and CS4525 DLY_SDIN signals<br>when CRD4525 is connected. |
| -              | J6                      | Allows direct access to CS4412A ERROC12/34 and CS4525 DLY_SDOUT signals when CRD4525 is connected.                                                                     |

#### Table 2. System Headers

| Pin                  | Signal Name   | Signal Function                                                                |
|----------------------|---------------|--------------------------------------------------------------------------------|
| 1                    | SDA           | I <sup>2</sup> C serial data. Use to read board identification EEPROM.         |
| 2                    | +3.3 V        | Positive VD power.                                                             |
| 3                    | SCL           | I <sup>2</sup> C serial clock. Use to read board identification EEPROM.        |
| 4                    | DLY_SDIN/TWR  | CS4525 delay port serial audio data input/CS4412A thermal warning out-<br>put. |
| 5                    | ERROC1234     | CS4412A over-current error outputs.                                            |
| 6                    | DLY_SDOUT     | CS4525 delay port serial audio data output.                                    |
| 7, 9, 11, 13, 15, 16 | GND           | Ground reference.                                                              |
| 8                    | PWM_SIG1      | Left channel logic level PWM input.                                            |
| 10                   | PWM_SIG2      | Right channel/mono logic level PWM input.                                      |
| 12                   | ERRUVTE       | CS4412A under-voltage/temperature error output.                                |
| 14                   | RST           | CS4412A reset input.                                                           |
| 17, 18, 19, 20       | +8 V to +18 V | High voltage VP power.                                                         |

Table 3. CRD4412 Interface Header Signal Assignments





DS786RD1

**CRD4412A** 



Figure 4. Power Outputs - Schematic Page 2







Figure 5. Silkscreen Top

CRD4412A

CIRRUS LOGIC



#### Figure 6. Top-Side Copper Layer





Figure 7. Inner Copper Layer 1

DS786RD1



Figure 8. Inner Copper Layer 2





Figure 9. Bottom-Side Copper Layer

# 7. PARALLEL FULL-BRIDGE PERFORMANCE PLOTS

Unless otherwise stated, all measurements taken utilizing a CRD4525 with digital optical input at 1 kHz. Outputs connected in parallel as described for mono parallel full-bridge configuration in Section 1.5 on page 4 and driving a 4  $\Omega$  resistive load, and with an ASE17 20 Hz to 20 kHz filter enabled during testing.





CRD4412A

**CIRRUS LOGIC** 







DS786RD1





Figure 12. THD+N vs Frequency in Parallel Full-Bridge Configuration

CRD4412A







DS786RD1

**DS786RD1** 



Figure 14. FFT at 0dB Input in Parallel Full-Bridge Configuration

**CRD4412A** 

CIRRUS LOGIC





Figure 15. Inter-Modulation Distortion of 19 kHz + 20 kHz in Parallel Full-Bridge Configuration

## 8. STEREO FULL-BRIDGE PERFORMANCE PLOTS

Unless otherwise stated, all measurements taken utilizing a CRD4525 with digital optical input at 1 kHz. Both outputs driving 8  $\Omega$  resistive loads as described for stereo full-bridge configuration in Section 1.5 on page 4, and an ASE17 20 Hz to 20 kHz filter was enabled during testing.





DS786RD1

CRD4412A

CIRRUS LOGIC

CIRRUS LOGIC<sup>®</sup>

CRD4412A





22

DS786RD1





**CRD4412A** 

23





Figure 19. FFT at -60dB Input in Stereo Full-Bridge Configuration

24

DS786RD1

DS786RD1



Figure 20. FFT at 0dB Input in Stereo Full-Bridge Configuration

**CRD4412A** 

CIRRUS LOGIC



CRD4412A



Figure 21. Inter-Modulation Distortion of 19 kHz + 20 kHz in Stereo Full-Bridge Configuration

26

DS786RD1



### 9. REVISION HISTORY

| Release | Changes         |
|---------|-----------------|
| RD1     | Initial Release |

#### **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find the one nearest to you, go to www.cirrus.com.

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyright associated with the information contained herein and gives consent to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROP-ERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SEVERIE PROP-VICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTODD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICA-TIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.