# 100 MHz LVDS Clock Generator #### **Features** ■ One low-voltage differential signaling (LVDS) output pair ■ Output frequency: 100 MHz ■ External crystal frequency: 25 MHz ■ Low RMS phase jitter at 100 MHz, using 25 MHz crystal (637 kHz to 10 MHz): 0.53 ps (typical) ■ Pb-free 8-Pin TSSOP package ■ Supply voltage: 3.3 V or 2.5 V ■ Commercial temperature range ## **Functional Description** The CY2XL11 is a PLL based high performance clock generator with a crystal oscillator interface and one LVDS output pair. It is optimized to generate PCI Express, FC, and other high-performance clock frequencies. It also produces an output frequency that is four times the crystal frequency. It uses Cypress's low-noise VCO technology to achieve less than 1 ps typical RMS phase jitter, that meets high-performance systems' jitter requirements. For a complete list of related documentation, click here. ## **Logic Block Diagram** #### **Contents** | Pinouts | 3 | |-------------------------------|---| | Pin Definitions | 3 | | Frequency Table | 4 | | Absolute Maximum Conditions | 4 | | Operating Conditions | 4 | | DC Electrical Characteristics | | | AC Electrical Characteristics | 6 | | Crystal Characteristics | 6 | | Switching Waveforms | | | Termination Circuits | | | Ordering Information | | | Ordering Code Definitions | | | Package Drawing and Dimensions | 10 | |-----------------------------------------|----| | Acronyms | 11 | | Document Conventions | 11 | | Units of Measures | 11 | | Document History Page | 12 | | Sales, Solutions, and Legal Information | 13 | | Worldwide Sales and Design Support | 13 | | Products | 13 | | PSoC® Solutions | 13 | | Cypress Developer Community | 13 | | Technical Support | 13 | ### **Pinouts** Figure 1. 8-pin TSSOP pinout | VDD | 1 | 8 | VDD | |------|---|---|------| | VSS | 2 | 7 | CLK | | XOUT | 3 | 6 | CLK# | | XIN | 4 | 5 | OE | ## **Pin Definitions** | Pin Number | Pin Name | I/O Type | Description | |------------|-----------|-----------------------|-----------------------------------------------------------------------------------------| | 1, 8 | VDD | Power | 3.3 V or 2.5 V power supply. All supply current flows through pin 1 | | 2 | VSS | Power | Ground | | 3, 4 | XOUT, XIN | XTAL output and input | Parallel resonant crystal interface | | 5 | OE | CMOS input | Output enable. When HIGH, the output is enabled. When LOW, the output is high-impedance | | 6,7 | CLK#, CLK | LVDS output | Differential clock output | ## **Frequency Table** | Input Crystal Frequency (MHz) | PLL Multiplier Value | Output Frequency (MHz) | |-------------------------------|----------------------|------------------------| | 25 | 4 | 100 | ### **Absolute Maximum Conditions** | Parameter | Description | Condition | Min | Max | Unit | |--------------------------------|-----------------------------------|-----------------------------|------|-----------------------|------| | $V_{DD}$ | Supply voltage | - | -0.5 | 4.4 | V | | V <sub>IN</sub> <sup>[1]</sup> | Input voltage, DC | Relative to V <sub>SS</sub> | -0.5 | V <sub>DD</sub> + 0.5 | V | | T <sub>S</sub> | Temperature, storage | Non operating | -65 | 150 | °C | | TJ | Temperature, junction | - | _ | 135 | °C | | ESD <sub>HBM</sub> | ESD protection (human body model) | JEDEC STD 22-A114-B | 2000 | _ | V | | UL-94 | Flammability rating | At 1/8 inch | V-0 | | | | $\Theta_{JA}^{[2]}$ | Thermal resistance, junction to | 0 m/s airflow | 10 | 00 | °C/W | | | ambient | 1 m/s airflow | 9 | 1 | | | | | 2.5 m/s airflow | 8 | 7 | | ## **Operating Conditions** | Parameter | Description | Min | Max | Unit | |-----------------|-----------------------------------------------------------------------------------------------------|------------|-------|------| | $V_{DD}$ | 3.3 V supply voltage | 3.135 | 3.465 | V | | | 2.5 V supply voltage | 2.375 | 2.625 | V | | T <sub>A</sub> | Ambient temperature | <b>-</b> 5 | 70 | °C | | T <sub>PU</sub> | Power up time for all $V_{DD}$ to reach minimum specified voltage (ensure power ramps is monotonic) | 0.05 | 500 | ms | Document Number: 001-42886 Rev. \*I Page 4 of 13 The voltage on any input or IO pin cannot exceed the power pin during power up. Simulated using Apache Sentinel TI software. The board is derived from the JEDEC multilayer standard. It measures 76 x 114 x 1.6 mm and has 4-layers of copper (2/1/1/2 oz.). The internal layers are 100% copper planes, while the top and bottom layers have 50% metalization. No vias are included in the model. ## **DC Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |---------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------|-----|-----------------------|------| | I <sub>DD</sub> <sup>[4]</sup> | Power supply current with output terminated | $V_{DD}$ = 3.465 V, OE = $V_{DD}$ , output terminated | _ | _ | 120 | mA | | | | $V_{DD}$ = 2.625 V, OE = $V_{DD}$ , output terminated | - | - | 115 | mA | | V <sub>OD</sub> <sup>[6]</sup> | LVDS differential output voltage | $V_{DD}$ = 3.3 V or 2.5 V,<br>R <sub>TERM</sub> = 100 $\Omega$ between CLK and CLK# | 247 | - | 454 | mV | | ΔV <sub>OD</sub> <sup>[6]</sup> | Change in V <sub>OD</sub> between complementary output states | $V_{DD}$ = 3.3 V or 2.5 V,<br>$R_{TERM}$ = 100 $\Omega$ between CLK and<br>CLK# | - | _ | 50 | mV | | V <sub>OS</sub> <sup>[7]</sup> | LVDS offset output voltage | $V_{DD}$ = 3.3 V or 2.5 V,<br>$R_{TERM}$ = 100 $\Omega$ between CLK and<br>CLK# | 1.125 | - | 1.375 | V | | ΔV <sub>OS</sub> | Change in V <sub>OS</sub> between complementary output states | $V_{DD}$ = 3.3 V or 2.5 V,<br>$R_{TERM}$ = 100 $\Omega$ between CLK and<br>CLK# | - | - | 50 | mV | | I <sub>OZ</sub> | Output leakage current | Three-state output, unterminated, measured on one pin while floating the other pin, OE = V <sub>SS</sub> | -35 | - | 35 | μА | | V <sub>IH</sub> | Input high voltage, OE pin | _ | $0.7 \times V_{DD}$ | _ | _ | V | | V <sub>IL</sub> | Input low voltage, OE pin | _ | - | _ | 0.3 × V <sub>DD</sub> | V | | I <sub>IH</sub> | Input high current, OE pin | OE = V <sub>DD</sub> | _ | _ | 115 | μΑ | | I <sub>IL</sub> | Input low current, OE pin | OE = V <sub>SS</sub> | -50 | _ | - | μΑ | | C <sub>IN</sub> | Input capacitance, OE pin | _ | | 15 | _ | pF | | C <sub>INX</sub> | Pin capacitance, XIN & XOUT | _ | _ | 4.5 | | pF | - Outputs are terminated with 100Ω between CLK and CLK#. Refer to Figure 8 on page 8. I<sub>DD</sub> includes -4 mA of current that is dissipated externally in the output termination resistor. Not 100% tested, guaranteed by design and characterization. Refer to Figure 2 on page 7. Refer to Figure 3 on page 7. ### **AC Electrical Characteristics** | Parameter [8] | Description | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------|-----|------|-----|------| | F <sub>OUT</sub> | Output frequency | - | _ | 100 | - | MHz | | T <sub>R</sub> , T <sub>F</sub> <sup>[9]</sup> | Output rise or fall time | 20% to 80% of full output swing | _ | 0.5 | 1.0 | ns | | T <sub>Jitter(<math>\phi</math>)</sub> [10] | RMS phase jitter (random) | F <sub>OUT</sub> = 100 MHz,<br>(637 kHz–10 MHz) | _ | 0.53 | - | ps | | T <sub>DC</sub> <sup>[11]</sup> | Duty cycle | Measured at zero crossing point | 45 | _ | 55 | % | | T <sub>OHZ</sub> <sup>[12]</sup> | Output disable time | Time from falling edge on OE to stopped outputs (Asynchronous) | _ | - | 100 | ns | | T <sub>OE</sub> <sup>[12]</sup> | Output enable time | Time from rising edge on OE to outputs at a valid frequency (Asynchronous) | - | _ | 120 | ns | | T <sub>LOCK</sub> | Startup time | Time for CLK to reach valid frequency measured from the time $V_{DD} = V_{DD}(min.)$ | _ | _ | 5 | ms | ## **Crystal Characteristics** | Parameter | Description | Min | Max | Unit | |----------------|------------------------------|-------|--------|------| | | Mode of oscillation | Funda | mental | _ | | F | Frequency | 25 | 25 | MHz | | ESR | Equivalent series resistance | _ | 50 | Ω | | C <sub>S</sub> | Shunt capacitance | - | 7 | pF | <sup>8.</sup> Outputs are terminated with $100\Omega$ between CLK and CLK#. Refer to Figure 8 on page 8. 9. Refer to Figure 4 on page 7. 10. Refer to Figure 7 on page 8. 11. Refer to Figure 5 on page 7. 12. Refer to Figure 6 on page 7. ## **Switching Waveforms** Figure 2. Output Voltage Swing Figure 3. Output Offset Voltage Figure 4. Output Rise or Fall Time Figure 5. Duty Cycle Timing Figure 6. Output Enable and Disable Timing ## Switching Waveforms (continued) Figure 7. RMS Phase Jitter ## **Termination Circuits** Figure 8. LVDS Termination ## **Ordering Information** | Part Number | Package Description | Product Flow | |-------------|-----------------------------|------------------------------| | CY2XL11ZXC | 8-pin TSSOP | Commercial, 0 °C to 70 °C | | CY2XL11ZXCT | 8-pin TSSOP – Tape and Reel | Commercial, 0 °C to 70 °C | | CY2XL11ZXI | 8-pin TSSOP | Industrial, -40 °C to +85 °C | | CY2XL11ZXIT | 8-pin TSSOP – Tape and Reel | Industrial, -40 °C to +85 °C | ## **Ordering Code Definitions** ## **Package Drawing and Dimensions** Figure 9. 8-pin TSSOP (4.40 mm Body) Package Outline, 51-85093 51-85093 \*E ## **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | CLKOUT | Clock Output | | CMOS | Complementary Metal Oxide Semiconductor | | DPM | Die Pick Map | | EPROM | Erasable Programmable Read Only Memory | | LVDS | Low-Voltage Differential Signaling | | NTSC | National Television System Committee | | OE | Output Enable | | PAL | Phase Alternate Line | | PD | Power Down | | PLL | Phase Locked Loop | | TTL | Transistor-Transistor Logic | ## **Document Conventions** ### **Units of Measures** | Symbol | Unit of Measure | | | | |--------|-----------------------------|--|--|--| | °C | degree Celsius | | | | | kHz | kilohertz | | | | | kΩ | kilohm | | | | | MHz | megahertz | | | | | ΜΩ | megaohm | | | | | μΑ | microampere | | | | | μs | microsecond | | | | | μV | microvolt | | | | | μVrms | microvolts root-mean-square | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ms | millisecond | | | | | mV | millivolt | | | | | nA | nanoampere | | | | | ns | nanosecond | | | | | nV | nanovolt | | | | | Ω | ohm | | | | | ppm | parts per million | | | | | V | volt | | | | ## **Document History Page** | ocumen | ocument Title: CY2XL11, 100 MHz LVDS Clock Generator<br>ocument Number: 001- 42886 | | | | | | |--------|------------------------------------------------------------------------------------|--------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | | ** | 2117527 | See ECN | WWZ /<br>KVM /<br>AESA | New data sheet | | | | *A | 2669117 | 03/05/2009 | KVM /<br>AESA | Changed Data Sheet Status to Final Changed crystal and output frequency Removed MSL spec Changed IIL value from -20 uA to -50 uA Changed IIH value from 20 uA to 115 uA Changed phase jitter value from 1 to 0.53 ps Changed junction temp from 125°C to 135°C Changed IDD from 150 mA to 120 mA Rise / fall time changed to 350 ps to 500ps | | | | *B | 2700242 | 04/30/2009 | KVM /<br>PYRS | Typo correction Reformatted AC and DC tables Added IDD spec for 2.5V Added CINX and TLOCK specs Changed CIN from 7pF to 15pF | | | | *C | 2718433 | 06/12/2009 | WWZ /<br>HMT | No change. Submit to ECN for product launch. | | | | *D | 2764787 | 09/18/2009 | KVM | Add clause to $I_{OZ}$ Test Conditions<br>Change $V_{OD}$ limits from 250/450 mV to 247/454 mV<br>Add max limit for $T_R$ , $T_F$ : 1.0 ns<br>Change $T_{OE}$ max from 100 ns to 120 ns<br>Change $T_{LOCK}$ max from 10 ms to 5 ms | | | | *E | 3067416 | 10/20/20 | BASH | Added the industrial part in Ordering Information table. Added Ordering Code Definition. Updated package diagram. Added Acronyms and Units of Measures. | | | | *F | 3199831 | 03/18/11 | CXQ | No change. Sunset review spec. | | | | *G | 4334627 | 04/06/2014 | CINM | Updated Package Drawing and Dimensions: spec 51-85093 – Changed revision from *C to *D. Updated in new template. Completing Sunset Review. | | | | *H | 4582584 | 11/07/2014 | CINM | Added related documentation hyperlink in page 1. Updated the part number CY2XL11ZXI(T) to CY2XL11ZXIT, in Ordering Information. Updated Package Drawing and Dimensions from 51-85093 *D to 51-85093 *E | | | | * | 5686604 | 04/06/2017 | XHT | Updated to new template. Completing sunset review. | | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless #### **Products** **USB** Controllers Wireless Connectivity ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot cypress.com/memory Memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic **Touch Sensing** cypress.com/touch #### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support #### **Clock Tree Services** cypress.com/cts © Cypress Semiconductor Corporation, 2008-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended of or the operation of weapons, weapons systems, nuclear installations, life-support devices or systems of the medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the aliure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-42886 Rev. \*I Revised April 6, 2017 Page 13 of 13