## **2A SWITCHING REGULATOR** #### 1 Features - 2A OUTPUT CURRENT - 5.1V TO 40V OUTPUT VOLTAGE RANGE - 0 TO 90% DUTY CYCLE RANGE - INTERNAL FEED-FORWARD LINE REG. - INTERNAL CURRENT LIMITING - PRECISE 5.1V ± 2% ON CHIP REFERENCE - RESET AND POWER FAIL FUNCTIONS - INPUT/OUTPUT SYNC PIN - UNDER VOLTAGE LOCK OUT WITH HYSTERETIC TURN-ON - PWM LATCH FOR SINGLE PULSE PER PERIOD - VERY HIGH EFFICIENCY - SWITCHING FREQUENCY UP TO 200KHz - THERMAL SHUTDOWN - CONTINUOUS MODE OPERATION ### 2 Description The L4972A is a stepdown monolithic power switching regulator delivering 2A at a voltage variable from 5.1 to 40V. Realized with BCD mixed technology, the device Figure 1. Packages **Table 1. Order Codes** | Part Number | Package | |--------------|---------------------| | L4972A | DIP20 (16+2+20) | | L4972AD | SO20 | | L4972AD013TR | SO20 in Tape & Reel | uses a DMOS output transistor to obtain very high efficiency and very fast switching times. Features of the L4972 include reset and power fail for microprocessors, feed forward line regulation, soft start, limiting current and thermal protection. The device is mounted in a Powerdip 16 + 2 + 2 and SO20 large plastic packages and requires few external components. Efficient operation at switching frequencies up to 200KHz allows reduction in the size and cost of external filter component. **Table 2. Pin Description** | N° | Pin | Function | |----------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BOOTSTRAP | A C <sub>boot</sub> capacitor connected between this terminal and the output allows to drive properly the internal D-MOS transistor. | | 2 | RESET DELAY | A C <sub>d</sub> capacitor connected between this terminal and ground determines the reset signal delay time. | | 3 | RESET OUT | Open Collector Reset/power Failand the output voltages are safe. Signal Output. This output is high when the supply | | 4 | RESET INPUT | Input of Power Fail Circuit. The threshold is 5.1V. It may be connected via a divider to the input for power fail function. It must be connected to the pin 14 an external $30 \text{K}\Omega$ resistor when power fail signal not required. | | 5, 6 15,<br>16 | GROUND | Common Ground Terminal | | 7 | FREQUENCY<br>COMPENSATION | A series RC network connected between this terminal and ground determines the regulation loop gain characteristics. | | 8 | SOFT START | Soft Start Time Constant. A capacitor is connected between the sterminal and ground to define the soft start time constant. | | 9 | FEEDBACK INPUT | The Feedback Terminal of the Regulation Loop. The output is connected directly to this terminal for 5.1V operation; It is connected via a divider for higher voltages. | | 10 | SYNC INPUT | Multiple L4972A's are synchronized by connecting pin 10 inputs together or via an external syncr. pulse. | | 11 | SUPPLY VOLTAGE | Unregulated Input Voltage. | | 12, 19 | N.C. | Not Connected. | | 13 | V <sub>ref</sub> | 5.1V V <sub>ref</sub> Device Reference Voltage. | | 14 | V <sub>start</sub> | Internal Start-up Circuit to Drive the Power Stage. | | 17 | OSCILLATOR | $R_{\text{osc}}.$ External resistor connected to ground determines the constant charging current of $C_{\text{osc}}.$ | | 18 | OSCILLATOR | $C_{\text{osc}}$ . External capacitor connected to ground determines (with $R_{\text{osc}}$ ) the switching frequency. | | 20 | OUTPUT | Regulator Output. | Figure 3. Pin Connection (Top view) 2/22 **Table 3. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------|--------| | V <sub>11</sub> | Input Voltage | 55 | V | | V <sub>11</sub> | Input Operating Voltage | 50 | V | | V <sub>20</sub> | Output DC Voltage Output Peak Voltage at t = 0.1 µs f = 200kHz | -1<br>-5 | V<br>V | | l <sub>20</sub> | Maximum Output Current | Internally Limited | | | VI | Boostrap Voltage<br>Boostrap Operating Voltage | 65<br>V <sub>11</sub> + 15 | V<br>V | | V <sub>4</sub> , V <sub>8</sub> | Input Voltage at Pins 4, 12 | 12 | V | | V <sub>3</sub> | Reset Output Voltage | 50 | V | | l <sub>3</sub> | Reset Output Sink Current | 50 | mA | | V <sub>2</sub> , V <sub>7</sub> , V <sub>9</sub> ,<br>V <sub>10</sub> | Input Voltage at Pin 2, 7, 9, 10 | 7 | V | | l <sub>2</sub> | Reset Delay Sink Current | 30 | mA | | I <sub>7</sub> | Error Amplifier Output Sink Current | 1 | Α | | I <sub>8</sub> | Soft Start Sink Current | 30 | mA | | P <sub>tot</sub> | Total Power Dissipation at T <sub>PINS</sub> ≤ 90°C at Tamb = 70°C (No copper area on PCB) | 5 / 3.75(*)<br>1.3/1 (*) | W<br>W | | T <sub>J</sub> , T <sub>stg</sub> | Junction and Storage Temperature | -40 to 150 | °C | <sup>(\*)</sup> SO-20 **Table 4. Thermal Data** | Symbol | Parameter | PowerDIP | SO20 | Unit | | |------------------------|-------------------------------------|----------|------|------|------| | R <sub>th j-pins</sub> | Thermal Resistance Junction-Pins | max, | 12 | 16 | °C/W | | R <sub>th j-amb</sub> | Thermal Resistance Junction-ambient | max, | 60 | 80 | °C/W | ## 3 Circuit Operation The L4972A is a 2A monolithic stepdown switching regulator working in continuous mode realized in the new BCD Technology. This technology allows the integration of isolated vertical DMOS power transistors plus mixed CMOS/Bipolar transistors. The device can deliver 2A at an output voltage adjustable from 5.1V to 40V and contains diagnostic and control functions that make it particularly suitable for microprocessor based systems. #### 3.1 BLOCK DIAGRAM The block diagram shows the DMOS power transistors and the PWM control loop. Integrated functions include a reference voltage trimmed to $5.1V \pm 2\%$ , soft start, undervoltage lockout, oscillator with feedforward control, pulse by pulse current limit, thermal shutdown and finally the reset and power fail circuit. The reset and power fail circuit provides an output signal for a microprocessor indicating the status of the system. Device turn on is around 11V with a typical 1V hysterysis, this threshold porvides a correct voltage for the driving stage of the DMOS gate and the hysterysis prevents instabilities. An external bootstrap capacitor charge to 12V by an internal voltage reference is needed to provide correct gate drive to the power DMOS. The driving circuit is able to source and sink peak currents of around 0.5A to the gate of the DMOS transistor. A typical switching time of the current in the DMOS transistor is 50ns. Due to the fast commutation switching frequencies up to 200kHz are possible. The PWM control loop consists of a sawtooth oscillator, error amplifier, comparator, latch and the output stage. An error signal is produced by comparing the output voltage with the precise $5.1V \pm 2\%$ on chip reference. This error signal is then compared with the sawtooth oscillator in order to generate frixed frequency pulse width modulated drive for the output stage. A PWM latch is included to eliminate multiple pulsing within a period even in noisy environments. The gain and stability of the loop can be adjusted by an external RC network connected to the output of the error amplifier. A voltage feedforward control has been added to the oscillator, this maintains superior line regulation over a wide input voltage range. Closing the loop directly gives an output vol-tage of 5.1V, higher voltages are obtained by inserting a voltage divider. At turn on, output overcurrents are prevented by the soft start function (fig. 5). The error amplifier is initially clamped by an external capacitor, Css, and allowed to rise linearly under the charge of an internal constant current source. Output overload protection is provided by a current limit circuit. The load current is sensed by a internal metal resistor connected to a comparator. When the load current exceeds a preset threshold, the output of the comparator sets a flip flop which turns off the power DMOS. The next clock pulse, from an internal 40kHz oscillator, will reset the flip flop and the power DMOS will again conduct. This current protection method, ensures a constant current output when the system is overloaded or short circuited and limits the switching frequency, in this condition, to 40kHz. The Reset and Power fail diagram (fig. 7), generates an output signal when the supply voltage exceeds a threshold programmed by an external voltage divider. The reset signal, is generated with a delay time programmed by a external capacitor on the delay pin. When the supply voltage falls below the threshold or the output voltage goes below 5V, the reset output goes low immediately. The reset output is an open drain. Fig. 7A shows the case when the supply voltage is higher than the threshold, but the output voltage is not yet 5V. Fig. 7B shows the case when the output is 5.1V, but the supply voltage is not yet higher than the fixed threshold. The thermal protection disables circuit operation when the junction temperature reaches about 150°C and has a hysterysis to prevent unstable conditions. Figure 5. Soft Start Function. Figure 6. Limiting Current Function. Figure 7. Reset and Power Fail Functions ### 4 Electrical Characteristcs #### **Table 5. Electrical Characteristcs** Refer to the test circuit, $T_J = 25^{\circ}C$ , $V_i = 35V$ , $R4 = 30K\Omega$ , C9 = 2.7nF, $f_{SW} = 100KHz$ typ, unless otherwise specified. | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | | |-------------------------|----------------------------------------------|------------------------------------------------------------------------------------------|------|----------|------|--------|------|--| | DYNAMIC CHARACTERISTICS | | | | | | | | | | Vi | Input Volt. Range (pin 11) | $V_0 = V_{ref}$ to 40V $I_0 = 2A$ (**) | 15 | | 50 | V | 8 | | | Vo | Output Voltage | $V_i = 15V$ to 50V $I_0 = 1A$ ;<br>$V_0 = V_{ref}$ | 5 | 5.1 | 5.2 | V | 8 | | | ΔVo | Line Regulation | V <sub>i</sub> =15V to 50V<br>I <sub>o</sub> = 0.5A; V <sub>o</sub> = V <sub>ref</sub> | | 12 | 30 | mV | | | | ΔVo | Load Regulation | $V_0 = V_{ref} I_0 = 0.5A$ to 2A | | 7 | 20 | mV | | | | V <sub>d</sub> | Dropout Voltage between Pin<br>11 and 20 | I <sub>0</sub> = 2A | | 0.25 | 0.4 | V | | | | I <sub>20L</sub> | Max Limiting Current | V <sub>i</sub> = 15V to 50V<br>V <sub>o</sub> = Vref to 40V | 2.5 | 2.8 | 3.5 | Α | | | | η | Efficiency (*) | $\begin{split} I_{o} &= 2A, f = 100KHz \\ V_{o} &= V_{ref} \\ V_{o} &= 12V \end{split}$ | 75 | 85<br>90 | | %<br>% | | | | SVR | Supply Voltage Ripple Rejection | $V_i = 2V_{RMS}$ ; $I_o = 1A$<br>f = 100Hz; $V_o = V_{ref}$ | 56 | 60 | | dB | 8 | | | f | Switching Frequency | | 90 | 100 | 110 | KHz | 8 | | | Δf/ΔVi | Voltage Stability of Switching Frequency | V <sub>i</sub> = 15V to 45V | | 2 | 6 | % | 8 | | | Δf/T <sub>j</sub> | Temperature Stability of Switching Frequency | T <sub>j</sub> = 0 to 125°C | | 1 | | % | 8 | | | f <sub>max</sub> | Maximum Operating Switching Frequency | $V_0 = V_{ref} R_4 = 15K\Omega$<br>$I_0 = 2A C9 = 2.2nF$ | 200 | | | KHz | 8 | | <sup>(\*)</sup> Only for DIP version (\*\*) Pulse testing with a low duty cycle | Vref SEC | TION (pin 13) | | | | | | | |----------------------------|------------------------------------------------------|------------------------------------|------|-----|------|-------|----| | V <sub>13</sub> | Reference Voltage | | 5 | 5.1 | 5.2 | V | 10 | | ΔV <sub>13</sub> | Line Regulation | V <sub>i</sub> = 15V to 50V | | 10 | 25 | mV | 10 | | ΔV <sub>13</sub> | Load Regulation | I <sub>13</sub> = 0 to 1mA | | 20 | 40 | mV | 10 | | $\Delta V_{13} / \Delta T$ | Average Temperature<br>Coefficient Reference Voltage | $T_j = 0$ °C to 125°C | | 0.4 | | mV/°C | 10 | | I <sub>13 short</sub> | Short Circuit Current Limit | V <sub>13</sub> = 0 | | 70 | | mA | 10 | | V <sub>START</sub> S | ECTION (pin 15) | | | | | | | | V <sub>14</sub> | Reference Voltage | | 11.4 | 12 | 12.6 | V | 10 | | ΔV <sub>14</sub> | Line Regulation | V <sub>i</sub> = 15 to 50V | | 0.6 | 1.4 | V | 10 | | ΔV <sub>14</sub> | Load Regulation | I <sub>14</sub> = 0 to 1mA | | 50 | 200 | mV | 10 | | I <sub>14 short</sub> | Short Circuit Current Limit | $V_{15} = 0V$ | | 80 | | mA | 10 | | DC CHAP | RACTERISTICS | | | | | • | | | V <sub>11on</sub> | Turn-on Threshold | | 10 | 11 | 12 | V | 12 | | V <sub>11 Hyst</sub> | Turn-off Hysteresys | | | 1 | | V | 12 | | I <sub>11Q</sub> | Quiescent Current | V <sub>8</sub> = 0; S1 = D | | 13 | 19 | mA | 12 | | I <sub>110Q</sub> | Operating Supply Current | V <sub>8</sub> = 0; S1 = B; S2 = B | | 16 | 23 | mA | 12 | Table 5. Electrical Characteristcs (continued) Refer to the test circuit, $T_J = 25^{\circ}C$ , $V_i = 35V$ , $R4 = 30K\Omega$ , C9 = 2.7nF, $f_{SW} = 100KHz$ typ, unless otherwise specified. | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | | | |-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|------------|----------|--|--| | I <sub>20L</sub> | Out Leak Current | $V_i = 55V$ ; $S3 = A$ ; $V_8 = 0$ | | | 2 | mA | 12 | | | | SOFT ST | SOFT START (pin 8) | | | | | | | | | | I <sub>8</sub> | Soft Start Source Current | $V_8 = 3V; V_9 = 0V$ | 80 | 115 | 150 | μΑ | 13 | | | | V <sub>8</sub> | Output Saturation Voltage | $I_8 = 20 \text{mA}; V_{11} = 10 \text{V}$<br>$I_8 = 200 \mu \text{A}; V_{11} = 10 \text{V}$ | | | 1<br>0.7 | <b>V V</b> | 13<br>13 | | | | ERROR A | MPLIFIER | | | | | | | | | | V <sub>7H</sub> | High Level Out Voltage | $I_7 = 100 \mu A$ ; $S1 = C$ ; $V_9 = 4.7 V$ | 6 | | | V | 14 | | | | V <sub>7L</sub> | Low Level Out Voltage | $I_7 = 100 \mu A$ ; $S1 = C$ ; $V_9 = 5.3 V$ | | | 1.2 | V | 14 | | | | I <sub>7H</sub> | Source Output Current | $V_7 = 1V; V_7 = 4.7V$ | 100 | 150 | | μΑ | 14 | | | | -I <sub>7</sub> L | Sink Output Current | $V_7 = 6V$ ; $V_9 = 5.3V$ | 100 | 150 | | μΑ | 14 | | | | l <sub>9</sub> | Input Bias Current | S1 = B; $R_S = 10K\Omega$ | | 0.4 | 3 | μΑ | 14 | | | | G <sub>V</sub> | DC Open Loop Gain | S1 = A; $R_S$ = $10\Omega$ | 60 | | | dB | 14 | | | | SVR | Supply Voltage Rejection | 15 < V <sub>i</sub> < 50V | 60 | 80 | | dB | 14 | | | | Vos | Input Offset Voltage | $R_S = 50\Omega S1 = A$ | | 2 | 10 | mV | 14 | | | | RAMP GE | NERATOR (pin 18) | | | • | | | | | | | V <sub>18</sub> | Ramp Valley | S1 = B; S2 = B | 1.2 | 1.5 | | V | 12 | | | | V <sub>18</sub> | Ramp Peak | S1 = B; S2 = B<br>$V_i = 15V$<br>$V_i = 45V$ | | 2.5<br>5.5 | | V | 12<br>12 | | | | I <sub>18</sub> | Min. Ramp Current | S1 = A; I <sub>17</sub> = 100μA | | 270 | 300 | μΑ | 12 | | | | I <sub>18</sub> | Max. Ramp Current | S1 = A; I <sub>17</sub> = 1mA | 2.4 | 2.7 | | mA | 12 | | | | SYNC FU | NCTION (pin 10) | | | I | ı | | I. | | | | V <sub>10</sub> | Low Input Voltage | $V_i = 15V \text{ to } 50V; V_8 = 0;$<br>S1 = B; S2 = B; S4 = B | -0.3 | | 0.9 | V | 12 | | | | V <sub>10</sub> | High Input voltage | V <sub>8</sub> = 0; S1 = B; S2 = B; S4 = B | 2.5 | | 5.5 | V | 12 | | | | I <sub>10L</sub> | Sync Input Current with Low Input Voltage | V <sub>10</sub> = V <sub>18</sub> = 0.9V; S4 = B;<br>S1 = B; S2 = B | | | 0.4 | mA | 12 | | | | I <sub>10H</sub> | Input Current with High Input Voltage | V <sub>10</sub> = 2.5V | | | 1.5 | mA | 12 | | | | V <sub>10</sub> | Output Amplitude | | 4 | 5 | | V | _ | | | | t <sub>W</sub> | Output Pulse Width | $V_{thr} = 2.5V$ | 0.3 | 0.5 | 0.8 | μS | _ | | | | RESET A | ND POWER FAIL FUNCTIONS | | | | • | | 1 | | | | V <sub>9R</sub> | Rising Thereshold Voltage (pin 9) | $V_i = 15 \text{ to } 50V$<br>$V_4 = 5.3V$ | V <sub>ref</sub><br>-130 | V <sub>ref</sub><br>-100 | V <sub>ref</sub><br>-80 | V<br>mV | 15 | | | | V <sub>9F</sub> | Falling Thereshold Voltage (pin 9) | $V_i = 15 \text{ to } 50V$<br>$V_4 = 5.3V$ | 4.77 | V <sub>ref</sub><br>-200 | V <sub>ref</sub><br>-160 | V<br>mV | 15 | | | | V <sub>2H</sub> | Delay High Threshold Volt. | $V_i = 15 \text{ to } 50V$<br>$V_4 = 5.3V; V_9 = V_{13}$ | 4.95 | 5.1 | 5.25 | V | 15 | | | | V <sub>2L</sub> | Delay Low Threshold Volt. | $V_i = 15 \text{ to } 50V; V_4 = 4.7V; V_9 = V_{13}$ | 1 | 1.1 | 1.2 | V | 15 | | | | I <sub>2SO</sub> | Delay Source Current | V <sub>4</sub> = 5.3V; V <sub>2</sub> = 3V | 30 | 60 | 80 | μА | 15 | | | | I <sub>2SI</sub> | Delay Source Sink Current | V <sub>4</sub> = 4.7V; V <sub>2</sub> = 3V | 10 | | | mA | 15 | | | | V <sub>3S</sub> | Output Saturation Voltage | I <sub>3</sub> = 15mA; S1 = B V <sub>4</sub> = 4.7V | | | 0.4 | V | 15 | | | | l <sub>3</sub> | Output Leak Current | V <sub>3</sub> = 50V; S1 = A | | | 100 | μА | 15 | | | #### Table 5. Electrical Characteristcs (continued) Refer to the test circuit, $T_J = 25^{\circ}C$ , $V_i = 35V$ , $R4 = 30K\Omega$ , C9 = 2.7nF, $f_{SW} = 100KHz$ typ, unless otherwise specified. | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | |----------------|--------------------------|----------------|------|------|------|------|------| | $V_{4R}$ | Rising Threshold Voltage | $V_9 = V_{13}$ | 4.95 | 5.1 | 5.25 | V | 15 | | $V_{4H}$ | Hysteresis | | 0.4 | 0.5 | 0.6 | V | 15 | | I <sub>4</sub> | Input Bias Current | | | 1 | 3 | μΑ | 15 | #### Figure 8. #### TYPICAL PERFORMANCES (using evaluation board): n=83% (V $_{i}=35V$ ; V $_{o}=V_{REF}$ ; I $_{o}=2A$ ; $f_{sw}=100KHz)$ $V_{o RIPPLE} = 30mV$ (at 1A) Line regulation = 12mV ( $V_i = 15$ to 50V) Load regulation = 7mV ( $I_0 = 0.5$ to 2A) for component values Refer to the fig. 8 (Part list). Figure 9. Component Layout of fig. 8. Evaluation Board Available (only for DIP version) #### **PART LIST** $R1 = 30K\Omega$ $R2 = 10K\Omega$ $R3 = 15K\Omega$ $R4 = 30K\Omega$ B5 = 220 $R6 = 4.7K\Omega$ R7 = see table 6 R8 = OPTION $R9 = 4.7K\Omega$ \* C1 = C2 = 1000mF 63V EYF (ROE) $C3 = C4 = C5 = C6 = 2,2\mu F 50V$ C7 = 390pF Film C8 = 22nF MKT 1837 (ERO) C9 = 2.7 nF KP 1830 (ERO) $C10 = 0.33 \mu F Film$ C11 = 1nF \*\* $C12 = C13 = C14 = 100 \mu F 40V EKR (ROE)$ $C15 = 1\mu F Film$ D1 = STPS5L60 $L1 = 150 \mu H$ core 58310 MAGNETICS 45 TURNS 0.91mm (AWG 19) **COGEMA 949181** #### Table 6. | V <sub>0</sub> | R9 | R <sub>7</sub> | |----------------|-------|----------------| | 12V | 4.7kΩ | 6.2kΩ | | 15V | 4.7kΩ | 9.1kΩ | | 18V | 4.7kΩ | 12Ω | | 24V | 4.7kΩ | 18Ω | Note: In the Test and Application Circuit for L4972D are not mounted C2, C14 and R8. #### **Table 7. Suggested Boostrap Capacitors** | Operating Frequency | Boostrap Cap.c10 | |---------------------|------------------| | f = 20KHz | ≥680nF | | f = 50KHz | ≥470nF | | f = 100KHz | ≥330nF | | f = 200KHz | ≥220nF | | f = 500KHz | ≥100nF | <sup>\* 2</sup> capacitors in parallel to increase input RMS current capability. \* \* 3 capacitors in parallel to reduce total output ESR. Figure 10. P.C. Board and Component Layout of the Circuit of Fig. 8. Figure 11. DC Test Circuits Figure 12. 47/ Figure 13. Figure 14. Figure 15. Figure 16. Quiescent Drain Current vs. Supply Voltage (0% duty cycle - see fig. 12). Figure 17. Quiescent Drain Current vs. Junction Temperature (0% duty cycle). Figure 18. Quiescent Drain Current vs. Duty Cycle. Figure 19. Reference Voltage (pin 13) vs. Vi (see fig. 11). Figure 20. Reference Voltage (pin 13) vs. Junction Temperature (see fig. 11). Figure 21. Reference Voltage (pin 14) vs. Vi (see fig. 11). Figure 22. Reference Voltage (pin 14) vs. Junction Temperature (see fig. 11). Figure 23. : Ref. Voltage 5.1V (pin 13) Supply Voltage Ripple Rejection vs. Frequency Figure 24. Switching Frequency vs. Input Voltage (see fig. 8). Figure 25. Switching Frequency vs. Junction Temperature (see fig. 8). Figure 26. Switching Frequency vs. R4 (see fig.8). Figure 27. Maximum Duty Cycle vs. Frequency. Figure 28. Supply Voltage Ripple Rejection vs. Frequency (see fig. 8). Figure 29. Efficiency vs. Output Voltage. Figure 30. Line Transient Response (see fig. 8). Figure 31. Line Transient Response (see fig. 8). Figure 32. Dropout Voltage between Pin 11 and Pin 20 vs. Current at Pin 20. Figure 33. .Dropout Voltage between Pin 11 and Pin 20 vs. Junction Temperature. Figure 34. Power Dissipation (device only) vs. Input Voltage. Figure 35. Power Dissipation (device only) vs. Input Voltage. 477 Figure 36. Power Dissipation (device only) vs. Output Voltage. Figure 37. Power Dissipation (device only) vs. Output Voltage Figure 38. Power Dissipation (device only) vs. Output Current Figure 39. Power Dissipation (device only) vs. Output Current Figure 40. Efficiency vs. Output Current. Figure 41. Test PCB Thermal Characteristic. Figure 42. Rth j-amb vs. Area on Board Heatsink (DIP 16+2+2) Figure 43. Rth j-amb vs. Area on Board Heatsink (SO20) Figure 44. Maximum Allowable Power Dissipation vs. T<sub>amb</sub> (Powerdip) Figure 45. Maximum Allowable Power Dissipation vs. Ambient Temperature (SO20) Figure 46. Open Loop Frequency and Phase of Error Amplifier (see fig. 14). 47 Figure 47. 2A - 5.1V Low Cost Application Circuit. Figure 48. A 5.1V/12V Multiple Supply. Note the Synchronization between the L4972A and L4970A. Figure 49. L4972A's Sync. Example. Figure 50. 1A/24V Multiple Supply. Note the synchronization between the L4972A and L4962 # 5 Package Information Figure 51. PowerDIP20 Mechanical Data & Package Dimensions | DIM. | mm | | | inch | | | |------|------|-------|-------|-------|-------|-------| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | a1 | 0.51 | | | 0.020 | | | | В | 0.85 | | 1.40 | 0.033 | | 0.055 | | b | | 0.50 | | | 0.020 | | | b1 | 0.38 | | 0.50 | 0.015 | | 0.020 | | D | | | 24.80 | | | 0.976 | | Е | | 8.80 | | | 0.346 | | | е | | 2.54 | | | 0.100 | | | еЗ | | 22.86 | | | 0.900 | | | F | | | 7.10 | | | 0.280 | | I | | | 5.10 | | | 0.201 | | L | | 3.30 | | | 0.130 | | | Z | | | 1.27 | | | 0.050 | # OUTLINE AND MECHANICAL DATA Figure 52. SO20 Mechanical Data & Package Dimensions | DIM. | mm | | | inch | | | |------------------|----------------------|------|-------|-------|-------|-------| | DIIVI. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 2.35 | | 2.65 | 0.093 | | 0.104 | | A1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | В | 0.33 | | 0.51 | 0.013 | | 0.200 | | С | 0.23 | | 0.32 | 0.009 | | 0.013 | | D <sup>(1)</sup> | 12.60 | | 13.00 | 0.496 | | 0.512 | | Е | 7.40 | | 7.60 | 0.291 | | 0.299 | | е | | 1.27 | | | 0.050 | | | Н | 10.0 | | 10.65 | 0.394 | | 0.419 | | h | 0.25 | | 0.75 | 0.010 | | 0.030 | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | k | 0° (min.), 8° (max.) | | | | | | | ddd | | | 0.10 | | | 0.004 | <sup>(1) &</sup>quot;D" dimension does not include mold flash, protusions or gate burrs. Mold flash, protusions or gate burrs shall not exceed 0.15mm per side. # OUTLINE AND MECHANICAL DATA # **6 Revision History** **Table 8. Revision History** | Date | Revision | Description of Changes | |-----------|----------|------------------------------------------------------------------------------------| | June 2000 | 2 | First Issue | | May 2005 | 3 | Modified look & feel layout. Changed the name of D1 in the Part list to page 9/22. | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2005 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com