SPOC™ +2 Serial Interface Power Controller 2x 9.5 mΩ 2x 22.5 mΩ | Package | PG-TSDSO-24 | |---------|-------------| | Marking | 71220-4ESP | # 1 Overview # **Potential Applications** - Suitable for resistive, inductive and capacitive loads - Replaces electromechanical relays, fuses and discrete circuits - Driving capability suitable for 5 A and 3 A loads and high inrush current loads such as 55W bulb or equivalent electronic loads (e.g. LED modules) and 27W bulb or equivalent electronic loads (e.g. LED modules) Figure 1 Application Diagram. Further information in Chapter 11 # **SPOC™ +2** #### Overview #### **Basic Features** - High-Side Switch with Diagnosis and Embedded Protection - Part of SPOC™ +2 Family - Daisy Chain capable SPI interface - 3.3 V and 5 V compatible logic pins - Slew rate control for all Channels - ReverseON for low power dissipation in Reverse Polarity - Switch ON capability while Inverse Current condition (InverseON) - Green Product (RoHS compliant) #### **Protection Features** - Absolute and dynamic temperature limitation with controlled restart - Overcurrent protection (tripping) with Programmable Restart Control and Current Threshold - Undervoltage shutdown - Overvoltage protection with external components #### **Diagnostic Features** - Proportional load current sense multiplexed - Open Load in ON and OFF state - Short circuit to ground and battery - Diagnosis feedback via SPI # **Functional Safety Features** - Limp Home mode - Monitoring of Input pin status (IN and LHI) - Checksum verification of Configuration Registers - Current Sense verification mode #### **Product Validation** Qualified for automotive applications. Product validation according to AEC-Q100 Grade 1. #### Description The BTS71220-4ESP is a Serial Interface Power Controller, providing protection functions and diagnosis. The device is integrated in SMART7 technology. # SPOC™+2 # infineon # Overview Table 1 Product Summary | Parameter | Symbol | Values | |--------------------------------------------------------------------|---------------------------|--------------| | Minimum Operating voltage (at switch ON) | $V_{\rm S(OP)}$ | 4.1 V | | Minimum Operating voltage (cranking) | $V_{S(UV)}$ | 3.1 V | | Maximum Operating voltage | $V_{S}$ | 28 V | | Digital Supply voltage | $V_{DD}$ | 3.3 V or 5 V | | Minimum Overvoltage protection (T <sub>J</sub> ≥ 25 °C) | V <sub>DS(CLAMP)_25</sub> | 35 V | | Maximum current in Sleep mode (T <sub>J</sub> ≤ 85 °C) | I <sub>VS(SLEEP)_85</sub> | 0.7 μΑ | | Maximum operative current | I <sub>GND(ACTIVE)</sub> | 7 mA | | Maximum ON-state resistance ( $T_J = 150$ °C) channels 0 and 3 | R <sub>DS(ON)_150</sub> | 16.5 mΩ | | Maximum ON-state resistance ( $T_J = 150$ °C) channels 1 and 2 | R <sub>DS(ON)_150</sub> | 38 mΩ | | Nominal load current ( $T_A = 85$ °C) channels 0 and 3 | I <sub>L(NOM)</sub> | 5 A | | Nominal load current ( $T_A$ = 85 °C) channels 1 and 2 | I <sub>L(NOM)</sub> | 3 A | | Typical current sense ratio at $I_L = I_{L(NOM)}$ channels 0 and 3 | k <sub>ILIS</sub> | 5000 | | Typical current sense ratio at $I_L = I_{L(NOM)}$ channels 1 and 2 | k <sub>ILIS</sub> | 2000 | | Serial Clock Frequency | $f_{\rm SCLK(max)}$ | 5 MHz | **Block Diagram and Terms** # 2 Block Diagram and Terms # 2.1 Block Diagram Figure 2 Block Diagram of BTS71220-4ESP # **Block Diagram and Terms** # 2.2 Terms Figure 3 shows all terms used in this data sheet, with associated convention for positive values. Figure 3 Voltage and Current Convention **Pin Configuration** # **3** Pin Configuration # 3.1 Pin Assignment Figure 4 Pin Configuration # Infineon # **Pin Configuration** # 3.2 Pin Definitions and Functions Table 2 Pin Definition | Pin | Symbol | I/O | Function | |----------------------------------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EP | VS | - | Power Supply Voltage | | | (exposed pad) | | Battery voltage | | 1 | GND | - | Ground | | 2 | VDD | - | Digital Supply Voltage | | 3 | SO | 0 | Serial output of SPI interface | | 4 | SI | I | Serial input of SPI interface ("high" active) | | 5 | SCLK | I | Serial clock of SPI interface ("high" active) | | 6 | CSN | I | Chip select of SPI interface ("low" active); integrated pull up to VDD | | 7 | LHI | Ĺ | Limp Home activation signal ("high" active) | | 8, 9<br>10, 11 | INn | I | Input Channel n Digital signal to switch ON the channel n ("high" active) If not used: connect with a 10 k $\Omega$ resistor either to GND pin or to module ground | | 12 | IS | 0 | Current sense output signal | | 21-24<br>19-20<br>17-18<br>13-16 | OUTn | 0 | Output n Protected high-side power output of channel n <sup>1)</sup> | <sup>1)</sup> All output pins of the channel must be connected together on the PCB. All pins of the output are internally connected together. PCB traces have to be designed to withstand the maximum current which can flow. #### **General Product Characteristics** # 4 General Product Characteristics # 4.1 Absolute Maximum Ratings - General # Table 3 Absolute Maximum Ratings<sup>1)</sup> $T_{\rm J}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | | | Note or | Number | |-----------------------------------------------------------------|---------------------------------|------|--------|------|----|--------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Supply pins | | | | | * | | | | Power Supply Voltage | V <sub>s</sub> | -0.3 | - | 28 | V | _ | P_4.1.0.1 | | Digital Supply Voltage | $V_{DD}$ | -0.3 | - | 5.5 | V | _ | P_4.1.0.29 | | Load Dump Voltage | $V_{\mathrm{BAT}(\mathrm{LD})}$ | _ | - | 35 | V | suppressed<br>Load Dump<br>acc. to<br>ISO16750-2<br>(2010).<br>$R_i = 2 \Omega$ | P_4.1.0.3 | | Supply Voltage for Short Circuit Protection | V <sub>BAT(SC)</sub> | 0 | - | 24 | V | Setup acc. to<br>AEC-Q100-012 | P_4.1.0.25 | | Reverse Polarity Voltage | -V <sub>BAT(REV)</sub> | - | - | 16 | V | $t \le 2 \text{ min}$<br>$T_A = +25 ^{\circ}\text{C}$<br>Setup as<br>described in<br><b>Chapter 11</b> | P_4.1.0.5 | | Current through GND Pin | $I_{GND}$ | -50 | - | 50 | mA | R <sub>GND</sub> according to <b>Chapter 11</b> | P_4.1.0.9 | | Current through VDD Pin | I <sub>VDD(REV)</sub> | -10 | - | 30 | mA | t≤2 min | P_4.1.0.10 | | Counter Reset Delay Time after Fault Condition | $t_{RETRY}$ | 50 | - | - | ms | - | P_4.1.0.35 | | Logic & control pins (Digital In<br>DI = INn, CS, SCLK, SI, LHI | put = DI) | 1 | | 1 | | | | | Current through DI Pin | I <sub>DI</sub> | -1 | _ | 2 | mA | 2) | P_4.1.0.14 | | Current through DI Pin<br>Reverse Battery Condition | I <sub>DI(REV)</sub> | -1 | - | 10 | mA | <sup>2)</sup> t ≤ 2 min | P_4.1.0.36 | | Logic & control pins (Digital O<br>DO = SO | utput = DO) | | | | | | | | Current through DO Pin | I <sub>DO</sub> | -2 | - | 1 | mA | 2) | P_4.1.0.33 | | Current through DO Pin<br>Reverse Battery Condition | I <sub>DO(REV)</sub> | -10 | _ | 1 | mA | <sup>2)</sup> t ≤ 2 min | P_4.1.0.37 | #### **SPOC™ +2** # **General Product Characteristics** # Table 3 Absolute Maximum Ratings<sup>1)</sup> (continued) $T_J$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note or | Number | | |----------------------------------------------------------|---------------------------|------|-------|------------------------|------|-------------------------|------------|--| | | | Min. | Тур. | Max. | 1 | <b>Test Condition</b> | | | | IS pin | 1 | | | <u>'</u> | • | | 1 | | | Voltage at IS Pin | $V_{IS}$ | -1.5 | _ | $V_{S}$ | V | / <sub>IS</sub> = 10 μA | P_4.1.0.16 | | | Current through IS Pin | I <sub>IS</sub> | -25 | _ | I <sub>IS(SAT),M</sub> | mA | _ | P_4.1.0.18 | | | | | | | AX | | | | | | Temperatures | | | | | | | | | | Junction Temperature | T <sub>J</sub> | -40 | _ | 150 | °C | _ | P_4.1.0.19 | | | Storage Temperature | $T_{\rm STG}$ | -55 | _ | 150 | °C | _ | P_4.1.0.20 | | | ESD Susceptibility | 1 | | | <u>'</u> | | | 1 | | | ESD Susceptibility all Pins (HBM) | V <sub>ESD(HBM)</sub> | -2 | - | 2 | kV | HBM <sup>3)</sup> | P_4.1.0.21 | | | ESD Susceptibility OUTn vs<br>GND and VS connected (HBM) | V <sub>ESD(HBM)_OUT</sub> | -4 | - | 4 | kV | HBM <sup>3)</sup> | P_4.1.0.22 | | | ESD Susceptibility all Pins (CDM) | V <sub>ESD(CDM)</sub> | -500 | - | 500 | V | CDM <sup>4)</sup> | P_4.1.0.23 | | | ESD Susceptibility Corner Pins (pins 1, 12, 13, 24) | V <sub>ESD(CDM)_CRN</sub> | -750 | _ | 750 | V | CDM <sup>4)</sup> | P_4.1.0.24 | | - 1) Not subject to production test specified by design. - 2) Maximum $V_{DI}$ to be considered for Latch-Up tests: 5.5 V. - 3) ESD susceptibility, Human Body Model "HBM", according to AEC Q100-002. - 4) ESD susceptibility, Charged Device Model "CDM", according to AEC Q100-011. #### **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. #### **General Product Characteristics** # 4.2 Absolute Maximum Ratings - Power Stages # 4.2.1 Power Stages - 9.5 m $\Omega$ channels # Table 4 Absolute Maximum Ratings - 9.5 mΩ channels<sup>1)</sup> $T_J$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | nit Note or | Number | |------------------------------------------------|-----------------|--------|------|-------------------------|------|------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Maximum Energy Dissipation<br>Single Pulse | E <sub>AS</sub> | _ | - | 55 | mJ | $I_{L} = 2*I_{L(NOM)}$<br>$T_{J(0)} = 150 \text{ °C}$<br>$V_{S} = 28 \text{ V}$ | P_4.2.15.1 | | Maximum Energy Dissipation<br>Repetitive Pulse | E <sub>AR</sub> | - | - | 24 | mJ | $I_L = I_{L(NOM)}$<br>$T_{J(0)} = 85 ^{\circ}\text{C}$<br>$V_S = 13.5 ^{\circ}\text{V}$<br>1M cycles | P_4.2.15.2 | | Load Current | / <sub>L</sub> | - | _ | I <sub>L(OVL),MAX</sub> | Α | - | P_4.2.15.3 | <sup>1)</sup> Not subject to production test - specified by design. # 4.2.2 Power Stages - 22.5 m $\Omega$ channels # Table 5 Absolute Maximum Ratings - 22.5 mΩ channels<sup>1)</sup> $T_J$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or | Number | |------------------------------------------------|-----------------|--------|------|-------------------------|------|------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Maximum Energy Dissipation<br>Single Pulse | E <sub>AS</sub> | _ | - | 28 | mJ | $I_{L} = 2*I_{L(NOM)}$<br>$T_{J(0)} = 150 \text{ °C}$<br>$V_{S} = 28 \text{ V}$ | P_4.2.16.1 | | Maximum Energy Dissipation<br>Repetitive Pulse | E <sub>AR</sub> | - | - | 8.5 | mJ | $I_L = I_{L(NOM)}$<br>$T_{J(0)} = 85 ^{\circ}\text{C}$<br>$V_S = 13.5 ^{\circ}\text{V}$<br>1M cycles | P_4.2.16.2 | | Load Current | / <sub>L</sub> | _ | _ | I <sub>L(OVL),MAX</sub> | Α | - | P_4.2.16.3 | <sup>1)</sup> Not subject to production test - specified by design. #### **General Product Characteristics** # 4.3 Functional Range Table 6 Functional Range - Supply Voltages and Temperature<sup>1)</sup> | Parameter | Symbol | | Values | ; | Unit | Note or | Number | |---------------------------------------------------------------|-------------------------|------|--------|------|------|---------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Power Supply Voltage<br>Range for Normal Operation | $V_{S(NOR)}$ | 6 | 13.5 | 18 | V | - | P_4.3.0.1 | | Lower Extended Power Supply Voltage Range for Operation | V <sub>S(EXT,LOW)</sub> | 3.1 | _ | 6 | V | (parameter deviations possible) | P_4.3.0.2 | | Upper Extended Power<br>Supply Voltage Range for<br>Operation | V <sub>S(EXT,UP)</sub> | 18 | _ | 28 | V | (parameter deviations possible) | P_4.3.0.3 | | Digital Supply Voltage<br>Range | $V_{\rm DD(NOR)}$ | 3.0 | - | 5.5 | V | - | P_4.3.0.4 | | Junction Temperature | $T_{J}$ | -40 | - | 150 | °C | - | P_4.3.0.5 | - 1) Not subject to production test specified by design. - 2) In case of $V_S$ voltage decreasing: $V_{S(EXT,LOW),MIN} = 3.1 \text{ V}$ . In case of $V_S$ voltage increasing: $V_{S(EXT,LOW),MIN} = 4.1 \text{ V}$ . - 3) Protection functions still operative. Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics tables. ### 4.4 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to **www.jedec.org**. Table 7 Thermal Resistance<sup>1)</sup> | Parameter | Symbol | Symbol Values | | | Unit | Note or | Number | |-------------------------------------------------|-------------------|---------------|------|------|------|--------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Thermal Characterization Parameter Junction-Top | $\Psi_{JTOP}$ | - | 0.9 | 1.5 | K/W | 2) | P_4.4.0.15 | | Thermal Resistance<br>Junction-to-Case | R <sub>thJC</sub> | - | 0.5 | 0.9 | K/W | simulated at exposed pad | P_4.4.0.16 | | Thermal Resistance<br>Junction to Ambient | R <sub>thJA</sub> | - | 26 | - | K/W | 2) | P_4.4.0.6 | <sup>1)</sup> Not subject to production test - specified by design. <sup>2)</sup> According to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; the Product (Chip + Package) was simulated on a 76.2 $\times$ 114.3 $\times$ 1.5 mm board with 2 inner copper layers (2 $\times$ 70 $\mu$ m Cu, 2 $\times$ 35 $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Simulation done at $T_A$ = 105°C, $P_{\text{DISSIPATION}}$ = 1 W. #### **General Product Characteristics** # 4.4.1 PCB Setup Figure 5 1s0p PCB Cross Section Figure 6 2s2p PCB Cross Section Figure 7 PCB setup for thermal simulations Figure 8 Thermal vias on PCB for 2s2p PCB setup #### **General Product Characteristics** # 4.4.2 Thermal Impedance Figure 9 Typical Thermal Impedance. PCB setup according Chapter 4.4.1 Figure 10 Thermal Resistance on 1s0p PCB with various cooling surfaces **Logic Pins** # 5 Logic Pins The device has 9 digital pins to configure and control the device. They can be grouped based on their function into input pins, SPI pins and Limp Home pin. # 5.1 Input Pins (INn) The input pins IN0 to IN3 activate the corresponding output channel, if the device is either in Sleep, Stand-by, Ready or in Limp Home mode. The input circuitry is compatible with 3.3V and 5V microcontroller. The electrical equivalent of the input circuitry is shown in **Figure 11**. In case the pin is not used, it must be connected with a $10 \text{ k}\Omega$ resistor either to GND pin or to module ground. Figure 11 Input circuitry The logic thresholds for "low" and "high" states are defined by parameters $V_{\rm DI(TH)}$ and $V_{\rm DI(HYS)}$ . The relationship between these two values is shown in **Figure 12**. The voltage $V_{\rm IN}$ needed to ensure a "high" state is always higher than the voltage needed to ensure a "low" state. # **Logic Pins** Figure 12 Input Threshold voltages and hysteresis There are two ways of using the input pins in combination with the register **OUT** by programming bit **HWCR.COL** in register **HWCR** (see **Table 35**). - HWCR.COL = 0<sub>B</sub>: A channel is switched ON either by the according OUT.OUTn bit or by the input pin. - HWCR.COL = 1<sub>B</sub>: A channel is switched ON by the according OUT.OUTn bit only, when the input pin is "high". In this configuration, a PWM signal can be applied to the input pin and the channel is activated by the SPI register OUT (see Table 35). The default state (HWCR. COL = $0_B$ ) is the OR-combination of the input signal and the SPI-bit. In Limp Home mode (LHI pin set to "high") the combinatorial logic is in default state to enable a channel activation via the input pins only. **Figure 13** shows the complete input switch matrix. The logic level of the input pins can be monitored via the input status monitor. In case of a "high" level on an input pin, the corresponding ICS. INSTn bit is set and cleared on read. # **Logic Pins** Figure 13 Input Switch Matrix #### 5.2 Advanced Features Pins #### **5.2.1 SPI Pins** The serial peripheral interface (SPI) is a full duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and CSN. See **Chapter 10** for further information. # 5.2.2 Limp Home Input (LHI) Pin For activating the fail-safe state, the device features a Limp Home Input pin. When the pin is set to "high" for a time longer than $t_{\text{LHI(AC)}}$ , the Limp Home mode will be activated. See **Chapter 6.1.7** and **Chapter 6.1.8** for further information. **Logic Pins** # 5.3 Electrical Characteristics Logic Pins $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{\rm DD}$ = 5.0 V, $V_{\rm S}$ = 13.5 V, $T_{\rm J}$ = 25 °C Digital Input (DI) pins = IN Table 8 Electrical Characteristics: Logic Pins - General | Parameter | Symbol | Values | | | Unit | Note or | Number | |------------------------------------|-------------------------|--------|------|------|------|------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Digital Input Voltage<br>Threshold | V <sub>DI(TH)</sub> | 0.8 | 1.3 | 2 | V | See Figure 11 and Figure 12 | P_5.4.0.1 | | Digital Input Clamping<br>Voltage | V <sub>DI(CLAMP1)</sub> | - | 7 | - | V | I) I <sub>DI</sub> = 1 mA See Figure 11 and Figure 12 | P_5.4.0.2 | | Digital Input Clamping<br>Voltage | V <sub>DI(CLAMP2)</sub> | 6.5 | 7.5 | 8.5 | V | I <sub>DI</sub> = 2 mA<br>See <b>Figure 11</b> and<br><b>Figure 12</b> | P_5.4.0.3 | | Digital Input Hysteresis | $V_{\rm DI(HYS)}$ | - | 0.25 | - | V | See Figure 11 and Figure 12 | P_5.4.0.4 | | Digital Input Current ("high") | I <sub>DI(H)</sub> | 2 | 10 | 25 | μΑ | V <sub>DI</sub> = 2 V<br>See <b>Figure 11</b> and <b>Figure 12</b> | P_5.4.0.5 | | Digital Input Current ("low") | I <sub>DI(L)</sub> | 2 | 10 | 25 | μА | V <sub>DI</sub> = 0.8 V<br>See <b>Figure 11</b> and <b>Figure 12</b> | P_5.4.0.6 | <sup>1)</sup> Not subject to production test - specified by design. # 5.4 Electrical Characteristics Logic Pins - Advanced Features Table 9 Electrical Characteristics: Logic Pins - Advanced | Parameter | Symbol | | Value | S | Unit | Note or<br>Test Condition | Number | |---------------------------------------------|--------------------------|------|-------|------|------|----------------------------|-----------| | | | Min. | Тур. | Max. | | | | | SPI pins | | • | ' | • | | | | | Digital Input Voltage Threshold of Pin CSN | V <sub>CSN(TH)</sub> | 0.8 | 1.3 | 2 | V | - | P_5.5.0.1 | | Digital Input Voltage Threshold of Pin SCLK | V <sub>SCLK(TH)</sub> | 0.8 | 1.3 | 2 | V | 1) | P_5.5.0.2 | | Digital Input Voltage Threshold of Pin SI | V <sub>SI(TH)</sub> | 0.8 | 1.3 | 2 | V | - | P_5.5.0.3 | | Digital Input Clamping Voltage of Pin CSN | V <sub>CSN(CLAMP1)</sub> | - | 7 | _ | V | 2) I <sub>CSN</sub> = 1 mA | P_5.5.0.4 | | Digital Input Clamping Voltage of Pin CSN | V <sub>CSN(CLAMP2)</sub> | 6.5 | 7.5 | 8.5 | V | $I_{CSN} = 2 \text{ mA}$ | P_5.5.0.5 | # **Logic Pins** Table 9 Electrical Characteristics: Logic Pins - Advanced (continued) | Parameter | Symbol | | Value | s | Unit | Note or | Number | |-----------------------------------------------|---------------------------------|-------------------------|-------|-------------|----------|-----------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Digital Input Clamping<br>Voltage of Pin SCLK | V <sub>SCLK(CLAMP1)</sub> | - | 7 | - | V | 2) I <sub>SCLK</sub> = 1 mA | P_5.5.0.6 | | Digital Input Clamping<br>Voltage of Pin SCLK | V <sub>SCLK(CLAMP2)</sub> | 6.5 | 7.5 | 8.5 | V | I <sub>SCLK</sub> = 2 mA | P_5.5.0.7 | | Digital Input Clamping<br>Voltage of Pin SI | V <sub>SI(CLAMP1)</sub> | - | 7 | - | V | 2) I <sub>SI</sub> = 1 mA | P_5.5.0.8 | | Digital Input Clamping<br>Voltage of Pin SI | V <sub>SI(CLAMP2)</sub> | 6.5 | 7.5 | 8.5 | V | I <sub>SI</sub> = 2 mA | P_5.5.0.9 | | Digital Input Hysteresis of<br>Pin CSN | V <sub>CSN(HYS)</sub> | - | 0.25 | - | V | See <b>Figure 12</b> | P_5.5.0.11 | | Digital Input Hysteresis of<br>Pin SCLK | V <sub>SCLK(HYS)</sub> | - | 0.25 | - | V | See <b>Figure 12</b> | P_5.5.0.13 | | Digital Input Hysteresis of<br>Pin SI | V <sub>SI(HYS)</sub> | - | 0.25 | - | V | See <b>Figure 12</b> | P_5.5.0.15 | | Digital Input Current<br>("low") of Pin CSN | -/ <sub>CSN(L)</sub> | 2 | 10 | 25 | μΑ | $V_{\rm CSN} = 0.5 \rm V$ | P_5.5.0.10 | | Digital Input Current<br>("high") of Pin CSN | -/ <sub>CSN(H)</sub> | 2 | 10 | 25 | μΑ | $V_{\rm CSN} = 2.6 \rm V$ | P_5.5.0.12 | | Digital Input Current<br>("low") of Pin SCLK | I <sub>SCLK(L)</sub> | 2 | 10 | 25 | μΑ | V <sub>SCLK</sub> = 0.5 V | P_5.5.0.14 | | Digital Input Current<br>("high") of Pin SCLK | I <sub>SCLK(H)</sub> | 2 | 10 | 25 | μΑ | V <sub>SCLK</sub> = 2.6 V | P_5.5.0.16 | | Digital Input Current<br>("low") of Pin SI | I <sub>SI(L)</sub> | 2 | 10 | 25 | μΑ | V <sub>SI</sub> = 0.5 V | P_5.5.0.18 | | Digital Input Current<br>("high") of Pin SI | I <sub>SI(H)</sub> | 2 | 10 | 25 | μΑ | V <sub>SI</sub> = 2.6 V | P_5.5.0.20 | | Digital Output Voltage<br>("low") of Pin SO | V <sub>SO(L)</sub> | 0 | _ | 0.5 | V | $I_{SO} = -0.5 \text{ mA}$ | P_5.5.0.22 | | Digital Output Voltage<br>("high") of Pin SO | V <sub>SO(H)</sub> | V <sub>DD</sub> - 0.5 V | _ | $V_{ m DD}$ | V | $I_{SO} = 0.5 \text{ mA}$ | P_5.5.0.23 | | Output Tristate Leakage<br>Current of Pin SO | I <sub>SO(OFF)</sub> | -1 | - | 1 | μΑ | $V_{CSN} = V_{DD}$ $V_{SO} = 0 \text{ V or}$ $V_{CSN} = V_{DD}$ $V_{SO} = V_{DD}$ | P_5.5.0.24 | | LHI pin | 1 | | | 1 | <u> </u> | | 1 | | Digital Input Voltage<br>Threshold of Pin LHI | $V_{\mathrm{LHI}(\mathrm{TH})}$ | 1.4 | 1.9 | 2.6 | V | _ | P_5.5.0.25 | | Digital Input Clamping<br>Voltage of Pin LHI | V <sub>LHI(CLAMP1)</sub> | - | 7 | - | V | 2) I <sub>LHI</sub> = 1 mA | P_5.5.0.27 | | Digital Input Clamping<br>Voltage of Pin LHI | V <sub>LHI(CLAMP2)</sub> | 6.5 | 7.5 | 8.5 | V | I <sub>LHI</sub> = 2 mA | P_5.5.0.28 | # SPOC™+2 # **Logic Pins** Table 9 Electrical Characteristics: Logic Pins - Advanced (continued) | Parameter | Symbol | | Value | S | Unit | Note or<br>Test Condition | Number | |-------------------------------------------|-----------------------|------|-------|------|------|-------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | | | | Digital Input Hysteresis of Pin LHI | V <sub>LHI(HYS)</sub> | - | 0.25 | _ | V | 2) | P_5.5.0.29 | | Digital Input Current ("high") of Pin LHI | I <sub>LHI(H)</sub> | 10 | 32 | 65 | μΑ | $V_{\text{LHI}} = 5 \text{ V}$<br>$V_{\text{DD}} = 0 \text{ V}$ | P_5.5.0.30 | | Digital Input Current ("low") of Pin LHI | I <sub>LHI(L)</sub> | 10 | 24 | 45 | μΑ | $V_{\text{LHI}} = 0.8 \text{ V}$<br>$V_{\text{DD}} = 0 \text{ V}$ | P_5.5.0.32 | <sup>1)</sup> Functional test only. <sup>2)</sup> Not subject to production test - specified by design. # SPOC™+2 # **Power Supply** # 6 Power Supply The BTS71220-4ESP is supplied by two supply voltages: - Power Supply Voltage (V<sub>S</sub>) - Digital Supply Voltage (V<sub>DD</sub>) The $V_{\rm S}$ supply line is connected to a battery feed and used for the driving circuitry of the power stages, while $V_{\rm DD}$ is used for the SPI logic and for driving SO pin. $V_{\rm S}$ and $V_{\rm DD}$ supply voltages have an undervoltage detection circuit, which prevents the activation of the associated function in case the measured voltage is below the undervoltage threshold. More in detail: - An undervoltage on $V_{DD}$ supply prevents SPI communication. SPI registers are reset to their default values - An undervoltage on $V_S$ supply switches OFF all channels, even in Limp Home mode. The channels are enabled again as soon as $V_S \ge V_{S(OP)}$ The voltage at pin $V_S$ is also monitored. In case of a negative voltage transient on $V_S$ resulting in $V_S < V_{S(TP)}$ when the device is out of Sleep mode, any SPI command sent by the microcontroller is not accepted (see **Chapter 6.2** and **Chapter 10.5** for further information). An overview of channel behavior according to different $V_S$ and $V_{DD}$ supply voltages is shown in **Table 10**. Table 10 Device capability as function of $V_S$ and $V_{DD}^{-1}$ | | $V_{\text{DD}} \le V_{\text{DD(PO)}}$<br>( $V_{\text{DD(PO)}}$ see P_6.4.1.1) | $V_{\rm DD} > V_{\rm DD(PO)}$ | | | |----------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--| | $V_{S} \leq V_{S(TP)}$ | Channels are OFF | Channels are OFF | | | | $(V_{S(TP)} \text{ see P}_{-}6.4.0.5)$ | SPI registers reset | SPI registers protected | | | | | SPI communication not available $(f_{SCLK} = 0 \text{ MHz})$ | SPI communication available <sup>2)</sup> (f <sub>SCLK</sub> = 5 MHz) | | | | | Limp Home mode not available | Limp Home mode not available | | | | $V_{S(TP)} < V_S \le V_{S(UV)}$ | Channels are OFF | Channels are OFF | | | | $(V_{S(UV)} \text{ see P}_6.4.0.1)$ | SPI registers reset | SPI registers available | | | | | SPI communication not available $(f_{SCLK} = 0 \text{ MHz})$ | SPI communication available $(f_{SCLK} = 5 \text{ MHz})$ | | | | | Limp Home mode available (channels are OFF) | Limp Home mode available (channels are OFF) | | | | $V_{\rm S} > V_{\rm S(UV)}^{3)}$ | Channels cannot be controlled by SPI | Channels can be controlled by SPI | | | | | SPI registers reset | SPI registers available | | | | | SPI communication not available $(f_{SCLK} = 0 \text{ MHz})$ | SPI communication available $(f_{SCLK} = 5 \text{ MHz})$ | | | | | Limp Home mode available | Limp Home mode available | | | - 1) Valid after a successful supply voltage ramp-up. - 2) Write commands are ignored. Furthermore the device responds with **STDDIAG** only. - 3) The undervoltage condition on VS supply must be considered. See Chapter 6.2. # **SPOC™ +2** # infineon #### **Power Supply** ## 6.1 Operation Modes BTS71220-4ESP has the following operation modes: - Sleep mode - Active mode - · Stand-by mode - · Ready mode - · Limp Home mode - Limp Home Active mode The transition between operation modes is determined according to these variables: - Digital supply level (V<sub>DD</sub>) - · Logic level at INn pins - Logic level at LHI pin - Current sense multiplexer state (DCR.MUX) - Output register state (OUT.OUTn) - · Configuration registers state The state diagram including the possible transitions is shown in **Figure 14**. The behavior of BTS71220-4ESP as well as some parameters may change in dependence from the operation mode of the device. Furthermore, due to the undervoltage detection circuitry which monitors $V_S$ supply voltage, some changes within the same operation mode can be seen accordingly. There are five parameters describing each operation mode of BTS71220-4ESP: - · Status of the output channels - · Status of SPI registers - · Status of SPI communication - Current consumption at VS pin (measured by $I_{VS}$ in Sleep mode, $I_{GND}$ in all other operative modes) - Current consumption at VDD pin (I<sub>VDD</sub>) **Table 11** shows the correlation between operation modes, $V_S$ and $V_{DD}$ supply voltages, and the state of the most important functions (channel status, SPI communication and SPI registers). # **Power Supply** Figure 14 Operation Mode state diagram Table 11 Device function in relation to operation modes, $V_{\rm DD}$ and $V_{\rm S}$ voltages | <b>Operative Mode</b> | Function | $V_{\rm S} \leq V_{\rm S(TP)}$ | $V_{S(TP)} \le V_S \le V_{S(UV)}$ | $V_{\rm S} > V_{\rm S(UV)}$ | |-----------------------|---------------|------------------------------------------|----------------------------------------------|-------------------------------------------| | Sleep | Channels | OFF | OFF | OFF | | | SPI registers | available <sup>1)</sup> | available <sup>1)</sup> | available <sup>1)</sup> | | | SPI comm. | available <sup>1)</sup> | available <sup>1)</sup> | available <sup>1)</sup> | | Stand-by | Channels | OFF | OFF | OFF | | | SPI registers | protected <sup>1)</sup> | available <sup>1)</sup> | available <sup>1)</sup> | | | SPI comm. | all commands rejected <sup>1)</sup> | available <sup>1)</sup> | available <sup>1)</sup> | | Ready | Channels | OFF | OFF | OFF | | | SPI registers | protected <sup>1)</sup> | available <sup>1)</sup> | available <sup>1)</sup> | | | SPI comm. | all commands rejected <sup>1)</sup> | available <sup>1)</sup> | available <sup>1)</sup> | | Active | Channels | OFF | OFF | follow SPI and/or Input pins | | | SPI registers | protected <sup>1)</sup> | available <sup>1)</sup> | available <sup>1)</sup> | | | SPI comm. | all commands rejected <sup>1)</sup> | available <sup>1)</sup> | available <sup>1)</sup> | | Limp Home / | Channels | OFF | OFF | follow Input pins | | Limp Home<br>Active | SPI registers | protected <sup>1)</sup> | reset<br>(Diagnosis available) <sup>1)</sup> | reset (Diagnosis available) <sup>1)</sup> | | | SPI comm. | all commands<br>rejected <sup>1)2)</sup> | read-only <sup>1)</sup> | read-only <sup>1)</sup> | <sup>1)</sup> In case $V_{\rm DD} > V_{\rm DD(PO)}$ otherwise not available or in reset. <sup>2)</sup> In case all input pins are set to "low", SPI communication is in read-only mode. # 6.1.1 Unsupplied In this state, the device is either unsupplied (no voltage applied to VS pin and VDD pin) or the supply voltages are both below the corresponding undervoltage threshold. ### **6.1.2** Power-up The Power-up condition is entered when one of the supply voltages ( $V_S$ or $V_{DD}$ ) is applied to the device. Both supplies are rising until they are above the undervoltage thresholds $V_{S(OP)}$ and $V_{DD(PO)}$ therefore the internal Power-On signals are set. The SPI interface can be accessed after wake up time $t_{WU(PO)}$ . ## 6.1.3 Sleep mode The device is in Sleep mode when all Digital Input pins (INn, LHI) are set to "low" and DCR. MUX is still set to $111_B$ . When BTS71220-4ESP is in Sleep mode, all outputs are OFF. The SPI registers can be programmed if $V_{\rm DD} > V_{\rm DD(PO)}$ . The current consumption is minimum (see parameter $I_{\rm VS(SLEEP)}$ ). No Overtemperature or Overload protection mechanism is active when the device is in Sleep mode. The circuitry that monitors $V_{\rm S}$ versus $V_{\rm S(UV)}$ and $V_{\rm S}$ versus $V_{\rm S(TP)}$ is disabled. This allows the programming of the registers even if $V_{\rm S} < V_{\rm S(TP)}$ . ### 6.1.4 Stand-by mode The device is in Stand-by mode when $DCR \cdot MUX \neq 111_B$ and no command to switch ON a channel was received (either via SPI or via Input pins). All channels are OFF but the internal supply circuitry is working and therefore the device current consumption is increased. A command to switch ON one or more outputs is accepted and executed, bringing the device into Active mode. SPI communication is possible. #### 6.1.5 Ready mode In Ready mode, one or more outputs received a command to switch ON (either via SPI or via Input pins if $HWCR.COL = 1_B$ ). Nevertheless, all outputs are OFF because of DCR.MUX bits still set to $111_B$ . It is necessary to change the value of those bits to bring the device into Active mode and switch ON the channels. Note: Since OUT register is blanked with DCR. MUX = $111_B$ it is not possible to enter Active mode when HWCR. COL bit is set to $1_B$ . #### 6.1.6 Active mode Active mode is the normal operation mode of BTS71220-4ESP when no Limp Home condition is set and one or more outputs are switched ON. Device current consumption is specified by parameter $I_{\text{GND(ACTIVE)}}$ . An undervoltage condition on $V_{\text{DD}}$ supply voltage brings the device into Sleep mode in case all Input pins are set to "low". ### 6.1.7 Limp Home mode The device enters Limp Home mode when LHI pin is set to "high" for $t > t_{LHI(AC)}$ . SPI registers are reset to the default values when Limp Home mode is entered. The corresponding bit in the standard diagnosis (STDDIAG.LHI) will be set to $1_B$ once the LHI pin is set to "high" and latched until next STDDIAG transmission. See Figure 15 for further information. SPI registers are available for read access. ERRDIAG, STDDIAG, WRNDIAG and ICS can be used for diagnosis in Limp Home. When the device is in transient protection $(V_S \le V_{S(TP)})$ and the LHI pin is set to "high", the **STDDIAG.LHI** bit will be set but the device will not change its state to Limp Home mode. Furthermore **STDDIAG.VSMON** and **STDDIAG.TER** bits will be set to report the battery transient protection. # **Power Supply** Figure 15 Limp Home Activation as function of $V_s$ # 6.1.8 Limp Home Active mode Limp Home Active mode is entered when the device is in Limp Home mode and one of the IN pins is set to "high". Overload, Overtemperature and Overvoltage protections are active. Since SPI registers cannot be written current sensing is not available. # **Power Supply** # 6.1.9 Definition of Operation modes transition times The channel turn-ON time is as defined by parameter $t_{\rm ON}$ when BTS71220-4ESP is in Active mode or in Limp Home mode. In all other cases, it is necessary to add the transition time required to reach one of the two aforementioned operation modes (as shown in **Figure 16**). Figure 16 Transition Time diagram # 6.2 Undervoltage on $V_{\rm S}$ Between $V_{S(OP)}$ and $V_{S(UV)}$ the undervoltage mechanism is triggered. If the device is operative (in Active or Limp Home Active mode) and the supply voltage drops below the undervoltage threshold $V_{S(UV)}$ , the internal logic switches OFF the output channels. When the device is either in Stand-by, Active or Limp Home mode the bit **STDDIAG.VSMON** is set and latched until readout. When the state is changed from Sleep to any other state, a delay of $t \ge t_{TRANS2STBY}$ has to be considered until **STDDIAG.VSMON** is valid. As soon as the supply voltage $V_S$ is above the operative threshold $V_{S(OP)}$ , the channels having the corresponding input pin set to "high" or the bit in the **OUT** register set to $1_B$ are switched ON again. Figure 17 V<sub>s</sub> undervoltage behavior #### 6.3 **Reset Condition** One of the following conditions reset the SPI registers to their default value: - $V_{\rm DD}$ is not present or below the undervoltage threshold $V_{\rm DD(PO)}$ - SPI registers will be reset to their default values (in the first communication after reset the **STDDIAG. TER** will be set to $1_{\rm B}$ ). - Restart counters will not be reset if $V_S$ is available or LHI is "high". - LHI pin is set to "high" for $t > t_{LHI(AC)}$ and $V_S > V_{S(TP)}$ - Configuration registers will be reset to their default values. **ERRDIAG** and **WRNDIAG** will be reset. - Restart counters will be reset. - Reset command (HWCR.RST = $1_B$ ) is executed and $V_S > V_{S(TP)}$ - Configuration registers will be reset to their default values. **ERRDIAG**, **WRNDIAG** and **STDDIAG** will not be reset. - Restart counters will not be reset. In case all Input pins are set to "low" after any reset condition, all channels are switched OFF. #### **Electrical Characteristics Power Supply** 6.4 $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{DD} = 5.0 \text{ V}$ , $V_{S} = 13.5 \text{ V}$ , $T_{J} = 25 \text{ °C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): 9.5 m $\Omega$ : $R_L$ = 2.6 $\Omega$ 22.5 mΩ: $R_L$ = 4.8 Ω Table 12 **Electrical Characteristics: Power Supply - General** | Parameter | Symbol | | Value | S | Unit | Unit Note or | | |------------------------------------------------------------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | VS pin | 1 | 11. | The state of s | | | | | | Power Supply Undervoltage<br>Shutdown | V <sub>S(UV)</sub> | 1.8 | 2.3 | 3.1 | V | $V_S$ decreasing IN = "high" or OUT.OUTn = $1_B$ From $V_{DS} \le 0.5 \text{ V to}$ $V_{DS} = V_S$ See Figure 17 | P_6.4.0.1 | | Power Supply Minimum Operating Voltage | V <sub>S(OP)</sub> | 2.0 | 3.0 | 4.1 | V | $V_{\rm S}$ increasing IN = "high" or OUT.OUTn = $1_{\rm B}$ From $V_{\rm DS} = V_{\rm S}$ to $V_{\rm DS} \le 0.5 \rm V$ See Figure 17 | P_6.4.0.3 | | Power Supply Voltage<br>Threshold for Battery<br>Transients Protection | V <sub>S(TP)</sub> | 0.6 | 1.0 | 1.8 | V | V <sub>S</sub> decreasing<br>STDDIAG. VSMON = 1 <sub>B</sub><br>STDDIAG. TER = 1 <sub>B</sub><br>DCR.MUX ≠111 <sub>B</sub><br>See Figure 17 | P_6.4.0.5 | | Power Supply Undervoltage<br>Shutdown Hysteresis | V <sub>S(HYS)</sub> | - | 0.7 | - | V | $V_{S(OP)} - V_{S(UV)}$<br>See <b>Figure 17</b> | P_6.4.0.6 | | Breakdown Voltage<br>between GND and VS Pins in<br>Reverse Battery | -V <sub>S(REV)</sub> | 16 | - | 30 | V | $I_{\text{GND(REV)}} = 14 \text{ mA}$ $T_{\text{J}} = 150 ^{\circ}\text{C}$ | P_6.4.0.9 | <sup>1)</sup> Not subject to production test - specified by design. # 6.4.1 Electrical Characteristics Power Supply Table 13 Electrical Characteristics: Power Supply | Parameter | Symbol | Values | | | Unit | Note or | Number | |----------------------------------------------------|-------------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | VDD pin | ı | | | | | | | | Digital Supply Operating Voltage | $V_{\rm DD(OP)}$ | 2.45 | 4.3 | 5.5 | V | $f_{\text{SCLK}} = 5 \text{ MHz}$ | P_6.4.1.1 | | Digital Supply Power-On<br>Reset Threshold Voltage | $V_{\rm DD(PO)}$ | 1.4 | 1.9 | 2.3 | V | V <sub>DD</sub> increasing | P_6.4.1.9 | | Digital Supply Undervoltage<br>Shutdown | $V_{\rm DD(UV)}$ | 1.3 | 1.8 | 2.2 | V | $V_{DD}$ decreasing<br><b>OUT.OUTn</b> = $1_B$<br>From $V_{DS} \le 0.5 \text{ V to}$<br>$V_{DS} = V_S$ | P_6.4.1.2 | | Digital Supply Undervoltage<br>Shutdown Hysteresis | $V_{\rm DD(HYS)}$ | - | 0.1 | - | V | 1) | P_6.4.1.3 | | Digital Supply Clamping<br>Voltage | V <sub>DD(CLAMP1)</sub> | - | 6.5 | - | V | 1) I <sub>DD</sub> = 1 mA | P_6.4.1.11 | | Digital Supply Clamping<br>Voltage | V <sub>DD(CLAMP2)</sub> | 6 | 7 | 8 | V | $I_{DD} = 20 \text{ mA}$ | P_6.4.1.12 | | Power-On Wake Up Time | t <sub>WU(PO)</sub> | _ | 10 | 30 | μs | 1) | P_6.4.1.13 | | Transition Time to Stand-by Mode | t <sub>TRANS2STBY</sub> | 5 | 10 | 30 | μs | 1) | P_6.4.1.4 | | Transition Time to Sleep<br>Mode | t <sub>TRANS2SLP</sub> | 1 | 5 | 60 | μs | 1)2) | P_6.4.1.5 | | Limp Home<br>Acknowledgement Time | t <sub>LHI(AC)</sub> | 10 | 20 | 40 | μs | 1) | P_6.4.1.6 | <sup>1)</sup> Not subject to production test - specified by design. <sup>2)</sup> If output channel enters inductive clamping, clamping time has to be added. #### **Electrical Characteristics Power Supply - Product Specific** 6.5 $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{DD} = 5.0 \text{ V}$ , $V_{S} = 13.5 \text{ V}$ , $T_{J} = 25 \text{ °C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): 9.5 m $\Omega$ : $R_L$ = 2.6 $\Omega$ 22.5 mΩ: $R_L$ = 4.8 Ω #### 6.5.1 BTS71220-4ESP #### Table 14 **Electrical Characteristics: Power Supply BTS71220-4ESP** | Parameter | Symbol | Values | | | Unit | Note or | Number | |----------------------------------------------------------------------------------------------|----------------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Digital Supply Current<br>Consumption in Normal<br>Operation | I <sub>DD</sub> | - | 80 | 200 | μА | $\begin{aligned} f_{\text{SCLK}} &= 0 \text{ MHz} \\ V_{\text{S}} &> V_{\text{S(UV)}} \\ V_{\text{CSN}} &= V_{\text{DD}} = 5 \text{ V} \\ \textbf{DCR.MUX} \neq 111_{\text{B}} \end{aligned}$ | P_6.5.31.1 | | Digital Supply Current<br>Consumption in Normal<br>Operation during SPI Traffic<br>(Average) | I <sub>DD(ACTIVE)</sub> | _ | 2.5 | - | mA | $f_{SCLK} = 5 \text{ MHz}$ $V_S > V_{S(UV)}$ $V_{DD} = 5 \text{ V}$ $V_{CSN} = 0 \text{ V}$ $C_{L(SO)} = 50 \text{ pF}$ $DCR. MUX \neq 111_B$ | P_6.5.31.2 | | Digital Supply Current<br>Consumption in Sleep Mode | I <sub>DD(SLEEP)</sub> | - | 17 | 50 | μА | $f_{SCLK} = 0 \text{ MHz}$ $V_S > V_{S(UV)}$ $V_{CSN} = V_{DD} = 5 \text{ V}$ $DCR.MUX = 111_B$ | P_6.5.31.3 | | Digital Supply Current<br>Consumption in Sleep Mode | I <sub>DD(SLEEP)</sub> | _ | 17 | 35 | μΑ | $f_{\text{SCLK}} = 0 \text{ MHz}$ $V_{\text{S}} > V_{\text{S(UV)}}$ $V_{\text{CSN}} = V_{\text{DD}} = 5 \text{ V}$ $\frac{\text{DCR.MUX}}{\text{DCR.SO}} = 111_{\text{B}}$ $T_{\text{J}} \leq 85 ^{\circ}\text{C}$ | P_6.5.31.12 | | Power Supply Current Consumption in Sleep Mode with Loads at $T_J \le 85$ °C | I <sub>VS(SLEEP)_85</sub> | - | 0.05 | 0.7 | μА | $V_{\rm S} = 18 \text{ V}$ $V_{\rm OUT} = 0 \text{ V}$ $INx = \text{`low''}$ $T_{\rm J} \le 85 \text{ °C}$ | P_6.5.31.4 | | Power Supply Current<br>Consumption in Sleep Mode<br>with Loads at $T_J$ = 150 °C | I <sub>VS(SLEEP)_150</sub> | - | 2 | 100 | μА | $V_S = 18 \text{ V}$ $V_{OUT} = 0 \text{ V}$ $INx = \text{`low''}$ $T_J = 150 \text{ °C}$ | P_6.5.31.5 | | Operating Current in Active<br>Mode (all Channels ON) | I <sub>GND(ACTIVE)</sub> | _ | 5 | 7 | mA | $V_S = 18 \text{ V}$ $V_{DD} = 5 \text{ V}$ $INx = \text{"high" or}$ $OUT.OUTn = 1_B$ | P_6.5.31.6 | # **SPOC™ +2** # **Power Supply** **Electrical Characteristics: Power Supply BTS71220-4ESP** (continued) Table 14 | Parameter | Symbol | Values | | | Unit | Note or | Number | |----------------------------------------|-------------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Operating Current in Ready<br>Mode | I <sub>GND(READY)</sub> | - | 80 | 200 | μΑ | $V_{\rm S} = 18 \rm V$<br>$V_{\rm CSN} = V_{\rm DD} = 5 \rm V$<br>$f_{\rm SCLK} = 0 \rm MHz$<br>DCR.MUX = $111_{\rm B}$<br>OUT.OUTn = $1_{\rm B}$ | P_6.5.31.8 | | Operating Current in Stand-<br>by Mode | I <sub>GND(STBY)</sub> | - | 1.25 | 2 | mA | $V_{\rm S} = 18 \text{ V}$ $V_{\rm DD} = 5 \text{ V}$ DCR.MUX $\neq 111_{\rm B}$ | P_6.5.31.9 | <sup>1)</sup> Test pattern shifted-in on SI: 01010101010101 and 10101010101010. <sup>2)</sup> Not subject to production test - specified by design. <sup>3)</sup> If $V_{DD} < V_{DD(PO)}$ , LHI = "low" and any restart counter > 0, $I_{GND(STBY)}$ has to be considered. **Power Stages** # **7** Power Stages The high-side power stages are built using a N-channel vertical Power MOSFET with charge pump. # 7.1 Output ON-State Resistance The ON-state resistance $R_{\rm DS(ON)}$ depends mainly on junction temperature $T_{\rm J}$ . **Figure 18** shows the variation of $R_{\rm DS(ON)}$ across the whole $T_{\rm J}$ range. The value "2" on the y-axis corresponds to the maximum $R_{\rm DS(ON)}$ measured at $T_{\rm J} = 150$ °C. Figure 18 $R_{DS(ON)}$ variation factor The behavior in Reverse Polarity is described in **Chapter 8.4.1**. # 7.2 Switching loads # 7.2.1 Switching Resistive Loads When switching resistive loads, the switching times and slew rates shown in **Figure 19** can be considered. The switch energy values $E_{\text{ON}}$ and $E_{\text{OFF}}$ are proportional to load resistance and times $t_{\text{ON}}$ and $t_{\text{OFF}}$ . ### SPOC™+2 **Power Stages** Figure 19 Switching a Resistive Load # 7.2.2 Switching Inductive Loads When switching OFF inductive loads with high-side switches, the voltage $V_{\text{OUT}}$ drops below ground potential, because the inductance intends to continue driving the current. To prevent the destruction of the device due to overvoltage, a voltage clamp mechanism is implemented. The clamping structure limits the negative output voltage so that $V_{\text{DS}} = V_{\text{DS(CLAMP)}}$ . **Figure 20** shows a concept drawing of the implementation. The clamping structure protects the device in all operation modes listed in **Chapter 6.1**. Figure 20 Output Clamp concept #### **SPOC™ +2** # **Power Stages** During demagnetization of inductive loads, energy has to be dissipated in BTS71220-4ESP. The energy can be calculated with **Equation (7.1)**: $$E = V_{DS(CLAMP)} \cdot \left[ \frac{V_S - V_{DS(CLAMP)}}{R_L} \cdot ln \left( 1 - \frac{R_L \cdot I_L}{V_S - V_{DS(CLAMP)}} \right) + I_L \right] \cdot \frac{L}{R_L}$$ (7.1) The maximum energy, therefore the maximum inductance for a given current, is limited by the thermal design of the component. # 7.2.3 Output Voltage Limitation To increase the current sense accuracy, $V_{DS}$ voltage is monitored. When the output current $I_{L}$ decreases while the channel is diagnosed (channel selected via DCR.MUX - see Figure 21) bringing $V_{DS}$ equal or lower than $V_{DS(SLC)}$ , the output DMOS gate is partially discharged. This increases the output resistance so that $V_{DS} = V_{DS(SLC)}$ even for very small output currents. The $V_{DS}$ increase allows the current sensing circuitry to work more efficiently, providing better $k_{ILIS}$ accuracy for output current in the low range. Figure 21 Output Voltage Limitation activation during diagnosis # 7.2.4 Switching Capacitive Loads When switching ON a capacitive load, the capacitance is causing a high inrush current. The current is depending on the value of the capacitance, the ESR, the impedance of the system and the slew rate of the driver. To improve the load driving capability, BTS71220-4ESP offers a slew rate control feature. When the slew rate bit SRC.SRCn is set, the slew rate of the respective channel is reduced to the half (see Chapter 7.4.1). # **Power Stages** # 7.3 Advanced Switching Characteristics #### 7.3.1 Inverse Current behavior When $V_{\text{OUT}} > V_{\text{S}}$ , a current $I_{\text{INV}}$ flows into the power output transistor (see **Figure 22**). This condition is known as "Inverse Current". If the channel is in OFF state, the current flows through the intrinsic body diode generating high power losses therefore an increase of overall device temperature. This may lead to a switch OFF of unaffected channels due to Overtemperature. If the channel is in ON state, $R_{\rm DS(INV)}$ can be expected and power dissipation in the output stage is comparable to normal operation in $R_{\rm DS(ION)}$ . During Inverse Current condition, the channel remains in ON or OFF state as long as $I_{INV} < I_{L(INV)}$ . With InverseON, it is possible to switch ON the channel during Inverse Current condition as long as $I_{INV} < I_{L(INV)}$ (see **Figure 23**). Figure 22 Inverse Current Circuitry # **Power Stages** Figure 23 InverseON - Channel behavior in case of applied Inverse Current Note: No protection mechanism like Overtemperature or Overload protection is active during applied Inverse Currents. # 7.3.2 Switching Channels in Parallel When switching channels in parallel to drive a single load it may happen that the two channels switch OFF asynchronously in case of a fault condition which brings additional stress to the channel that switches OFF last. In order to avoid this condition, it is possible to synchronize the protection of two channels when used in parallel. There are 2 bits in the SPI (PCS. PCCn), which allow to synchronize channels 0&3 and 1&2. When the corresponding PCS.PCCn bit is set, the switch-OFF and restart of the channels are synchronized and the current trip levels will be reduced to $I_{L(OVL3)}$ . In case the current trip level for one channel is set to the low level (OCR.OCTn = $1_B$ ), the current for both channels will be reduced to $I_{L(OVL2)}$ . Since the restart counters of the channels in parallel are synchronized, both channels will latch-OFF as soon one counter has reached $n_{RESTART(CR)}$ . Due to this reason it is recommended to clear counters before switching channels in parallel. In case the slew rate adjustment for one channels is used, (SRC. SRCn = $1_B$ ), both channels operating in parallel mode will use the adjusted slew rate. When channels are switched in parallel (PCS. PCCn = $1_R$ ), the Output Voltage Drop Limitation at Small Load Currents is disabled. Therefore the current sense ratio specifications at lower currents are not valid. See Chapter 9.7 for further information. To improve current sense accuracy in parallel channel operation, parallel mode has to be deactivated (PCS. PCCn = $0_B$ ). Since the current sense of the two channels used in parallel is not synchronized, the total current has to be calculated out of the current sense reading of each single channel. Unless otherwise specified parameter deviations are possible when parallel mode is activated. # **Power Stages** When two channels are used in parallel, the total current capability $I_{L(NOM)}$ is doubled. It has to be ensured that the outputs used in parallel mode are connected together with a symmetric and low impedance connection either on the PCB or in the wire harness. # 7.3.3 Cross Current robustness with H-Bridge configuration When BTS71220-4ESP is used as high-side switch e.g. in a bridge configuration (therefore paired with a low-side switch as shown in **Figure 24**), the maximum slew rate applied to the output by the low-side switch must be lower than $|dV_{\text{OUT}}|/dt$ . Otherwise the output stage may turn ON in linear mode (not in $R_{\text{DS(ON)}}$ ) while the low-side switch is commutating. This creates an unprotected overheating for the DMOS due to the cross-conduction current. Figure 24 High-Side switch used in Bridge configuration ## **SPOC™ +2** ### **Power Stages** #### **Electrical Characteristics Power Stages** 7.4 $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{DD} = 5.0 \text{ V}$ , $V_{S} = 13.5 \text{ V}$ , $T_{J} = 25 \text{ °C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): 9.5 mΩ: $R_L$ = 2.6 Ω 22.5 mΩ: $R_L$ = 4.8 Ω Table 15 **Electrical Characteristics: Power Stages - General** | Parameter | Symbol | Values | | | Unit | Note or | Number | |------------------------------------------------------------------|---------------------------|--------|------|------|------|-------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Voltages | " | | 1 | 1 | | | | | Drain to Source Clamping Voltage at $T_J = -40 ^{\circ}\text{C}$ | V <sub>DS(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_L = 5 \text{ mA}$<br>$T_J = -40^{\circ}\text{C}$<br>See <b>Figure 20</b> | P_7.4.0.1 | | Drain to Source Clamping Voltage at $T_J \ge 25$ °C | V <sub>DS(CLAMP)_25</sub> | 35 | 38 | 44 | V | I) $I_{L} = 5 \text{ mA}$ $T_{J} \ge 25^{\circ}\text{C}$ See <b>Figure 20</b> | P_7.4.0.2 | <sup>1)</sup> Tested at $T_J = 150$ °C. #### **Electrical Characteristics Power Stages** 7.4.1 Table 16 **Electrical Characteristics: Power Stages** | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |------------------------------------|------------------------|------|-------|------|------|-------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | | | | Timings | · | | | | | | | | Switch-ON Delay | $t_{ON(DELAY)}$ | 10 | 30 | 60 | μs | $V_S = 13.5 \text{ V}$<br>$V_{OUT} = 10\% V_S$<br>PCS.PCCn = $0_B$ | P_7.4.2.1 | | Switch-ON Delay<br>(parallel mode) | t <sub>ON(DELAY)</sub> | 10 | 40 | 80 | μs | $V_{S} = 13.5 \text{ V}$ $V_{OUT} = 10\% V_{S}$ <b>PCS. PCCn</b> = $1_{B}$ | P_7.4.2.16 | | Switch-OFF Delay | $t_{OFF(DELAY)}$ | 10 | 30 | 60 | μs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 90\% V_{\rm S}$ | P_7.4.2.2 | | Switch-ON Time | t <sub>on</sub> | 20 | 55 | 100 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 90\% V_S$ $SRC.SRCn = 0_B$ $PCS.PCCn = 0_B$ | P_7.4.2.3 | | Switch-ON Time<br>(parallel mode) | t <sub>ON</sub> | 20 | 70 | 125 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 90\% V_S$ $SRC.SRCn = 0_B$ $PCS.PCCn = 1_B$ | P_7.4.2.20 | # BTS71220-4ESP ## **SPOC™ +2** #### **Power Stages** **Electrical Characteristics: Power Stages** (continued) Table 16 | Parameter | Symbol | | Value | s | Unit | Note or | Number | |-------------------------------------------------------------|-------------------------|-------|-------|------|------|-------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Switch-ON Time | t <sub>ON</sub> | 30 | 75 | 150 | μs | $V_S = 13.5 \text{ V}$<br>$V_{OUT} = 90\% V_S$<br>SRC.SRCn = $1_B$ | P_7.4.2.4 | | Switch-OFF Time | t <sub>OFF</sub> | 20 | 55 | 100 | μs | $V_{\rm S} = 13.5 \mathrm{V}$<br>$V_{\rm OUT} = 10\% V_{\rm S}$<br>SRC.SRCn = $0_{\rm B}$ | P_7.4.2.6 | | Switch-OFF Time | $t_{OFF}$ | 30 | 75 | 150 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 10\% V_S$ $SRC.SRCn = 1_B$ | P_7.4.2.7 | | Switch-ON/OFF Matching $t_{\rm ON}$ - $t_{\rm OFF}$ | $\Delta t_{\sf SW}$ | -50 | 0 | 50 | μs | $V_{\rm S} = 13.5 \rm V$<br>PCS.PCCn = $0_{\rm B}$ | P_7.4.2.9 | | Voltage Slope | | | | | | | | | Switch-ON Slew Rate | (dV/dt) <sub>ON</sub> | 0.3 | 0.6 | 0.9 | V/µs | $V_{\rm S} = 13.5 \text{ V}$<br>$V_{\rm OUT} = 30\% \text{ to } 70\%$<br>of $V_{\rm S}$<br>SRC.SRCn = $0_{\rm B}$ | P_7.4.2.11 | | Switch-ON Slew Rate | $(dV/dt)_{ON}$ | 0.15 | 0.3 | 0.45 | V/µs | $V_{\rm S} = 13.5 \text{ V}$<br>$V_{\rm OUT} = 30\% \text{ to } 70\%$<br>of $V_{\rm S}$<br>SRC.SRCn = $1_{\rm B}$ | P_7.4.2.12 | | Switch-OFF Slew Rate | -(dV/dt) <sub>OFF</sub> | 0.3 | 0.6 | 0.9 | V/µs | $V_{\rm S} = 13.5 \text{ V}$<br>$V_{\rm OUT} = 70\% \text{ to } 30\%$<br>of $V_{\rm S}$<br>SRC.SRCn = $0_{\rm B}$ | P_7.4.2.14 | | Switch-OFF Slew Rate | -(dV/dt) <sub>OFF</sub> | 0.125 | 0.3 | 0.45 | V/µs | $V_{\rm S} = 13.5 \text{ V}$<br>$V_{\rm OUT} = 70\% \text{ to } 30\%$<br>of $V_{\rm S}$<br>SRC.SRCn = $1_{\rm B}$ | P_7.4.2.15 | | Slew Rate Matching | $\Delta (dV/dt)_{SW}$ | -30 | 0 | 30 | % | 1) V <sub>S</sub> = 13.5 V | P_7.4.2.17 | | Voltages | | | • | · | • | | | | Output Voltage Drop<br>Limitation at Small Load<br>Currents | V <sub>DS(SLC)</sub> | 2 | 10 | 18 | mV | $I_{L} = I_{L(OL)} = 20 \text{ mA}$ | P_7.4.2.18 | <sup>1)</sup> $\Delta (dV/dt)_{SW} = ((dV/dt)_{ON} - (dV/dt)_{OFF}) / (((dV/dt)_{ON} + (dV/dt)_{OFF}) / 2).$ <sup>2)</sup> Not subject to production test - specified by design. # **SPOC™ +2** **Power Stages** # 7.5 Electrical Characteristics - Power Output Stages $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{DD} = 5.0 \text{ V}$ , $V_{S} = 13.5 \text{ V}$ , $T_{J} = 25 \text{ °C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): 9.5 m $\Omega$ : $R_L$ = 2.6 $\Omega$ 22.5 m $\Omega$ : $R_L$ = 4.8 $\Omega$ # 7.5.1 Power Output Stage - 9.5 $m\Omega$ ## Table 17 Electrical Characteristics: Power Stages - 9.5 $m\Omega$ | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |-------------------------------------------------------------------------|---------------------------|------|-------|------|------|--------------------------------------------------------------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | | | | Output characteristics | • | | 1 | | 1 | | <del>'</del> | | ON-State Resistance at $T_J = 25 ^{\circ}\text{C}$ | R <sub>DS(ON)_25</sub> | - | 9.5 | - | mΩ | 1) T <sub>J</sub> = 25 °C | P_7.5.15.1 | | ON-State Resistance at $T_J = 150 ^{\circ}\text{C}$ | R <sub>DS(ON)_150</sub> | - | - | 16.5 | mΩ | T <sub>J</sub> = 150 °C | P_7.5.15.2 | | ON-State Resistance in<br>Cranking | R <sub>DS(ON)_CRANK</sub> | - | - | 20.5 | mΩ | $T_{\rm J} = 150 ^{\circ}{\rm C}$<br>$V_{\rm S} = 3.1 ^{\circ}{\rm V}$ | P_7.5.15.3 | | ON-State Resistance in Inverse Current at $T_J$ = 25 °C | R <sub>DS(INV)_25</sub> | - | 9.5 | - | mΩ | $T_{J} = 25 ^{\circ}\text{C}$ $I_{L} = -I_{L(\text{NOM})}$ | P_7.5.15.4 | | ON-State Resistance in Inverse Current at $T_J$ = 150 °C | R <sub>DS(INV)_150</sub> | - | - | 20.5 | mΩ | $T_{J} = 150 ^{\circ}\text{C}$ $I_{L} = -I_{L(\text{NOM})}$ | P_7.5.15.5 | | ON-State Resistance in Reverse Polarity at $T_J = 25 ^{\circ}\text{C}$ | R <sub>DS(REV)_25</sub> | _ | 19 | - | mΩ | $T_J = 25$ °C<br>$V_S = -13.5$ V<br>$I_L = -I_{L(NOM)}$<br>$R_{SENSE} = 1.2$ kΩ | P_7.5.15.6 | | ON-State Resistance in Reverse Polarity at $T_J = 150 ^{\circ}\text{C}$ | R <sub>DS(REV)_150</sub> | - | - | 33 | mΩ | 1)<br>$T_J = 150$ °C<br>$V_S = -13.5$ V<br>$I_L = -I_{L(NOM)}$<br>$R_{SENSE} = 1.2$ kΩ | P_7.5.15.7 | | Nominal Load Current per<br>Channel (all Channels<br>Active) | I <sub>L(NOM)</sub> | _ | 5 | - | A | $T_A = 85 ^{\circ}\text{C}$ $T_J \le 150 ^{\circ}\text{C}$ | P_7.5.15.8 | | Output Leakage Current at<br>T <sub>J</sub> ≤ 85 °C | I <sub>L(OFF)_85</sub> | _ | 0.06 | 0.3 | μΑ | $V_{OUT} = 0 V$ $V_{IN} = "low" and$ $V_{IN} = U_{IN} = U_{IN}$ $V_{IN} = U_{IN} = U_{IN}$ $V_{IN} = U_{IN}$ | P_7.5.15.9 | #### **Power Stages** Table 17 Electrical Characteristics: Power Stages - 9.5 mΩ (continued) | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |--------------------------------------------------------|-------------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | | | | Output Leakage Current at $T_J = 150 ^{\circ}\text{C}$ | I <sub>L(OFF)_150</sub> | - | - | 12 | μА | $V_{\text{OUT}} = 0 \text{ V}$ $V_{\text{IN}} = \text{"low" and}$ $OUT.OUTn = 0_{\text{B}}$ $T_{\text{A}} = 150 ^{\circ}\text{C}$ | P_7.5.15.10 | | Inverse Current Capability | I <sub>L(INV)</sub> | - | 5 | - | A | V <sub>S</sub> < V <sub>OUT</sub> IN = "high" or OUT.OUTn = 1 <sub>B</sub> | P_7.5.15.11 | | Voltage Slope | | | | | | | | | Passive Slew Rate (e.g. for Half Bridge Configuration) | $ dV_{OUT}/dt $ | _ | - | 10 | V/µs | 1) V <sub>S</sub> = 13.5 V | P_7.5.15.12 | | Voltages | | | | | | | | | Drain Source Diode Voltage | $ V_{DS(DIODE)} $ | - | 500 | 600 | mV | $I_{L} = -190 \text{ mA}$ $T_{J} = 150 \text{ °C}$ | P_7.5.15.13 | | Switching Energy | | | | | | | | | Switch-ON Energy | E <sub>ON</sub> | - | 0.53 | _ | mJ | $V_S = 18 \text{ V}$<br>$SRC.SRCn = 0_B$<br>$PCS.PCCn = 0_B$ | P_7.5.15.14 | | Switch-OFF Energy | E <sub>OFF</sub> | - | 0.68 | - | mJ | $V_S = 18 \text{ V}$<br>$SRC.SRCn = 0_B$<br>$PCS.PCCn = 0_B$ | P_7.5.15.15 | <sup>1)</sup> Not subject to production test - specified by design. ## 7.5.2 Power Output Stage - 22.5 m $\Omega$ Table 18 Electrical Characteristics: Power Stages - 22.5 m $\Omega$ | Parameter | Symbol | Values | | | Unit | Note or | Number | |---------------------------------------------------------|---------------------------|--------|------|------|------|------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Output characteristics | • | | • | • | | | | | ON-State Resistance at $T_J = 25 ^{\circ}\text{C}$ | R <sub>DS(ON)_25</sub> | _ | 22.5 | - | mΩ | 1)<br>T <sub>J</sub> = 25 °C | P_7.5.16.1 | | ON-State Resistance at $T_J = 150 ^{\circ}\text{C}$ | R <sub>DS(ON)_150</sub> | - | - | 38 | mΩ | T <sub>J</sub> = 150 °C | P_7.5.16.2 | | ON-State Resistance in Cranking | R <sub>DS(ON)_CRANK</sub> | - | - | 44 | mΩ | $T_{\rm J} = 150 ^{\circ}{\rm C}$<br>$V_{\rm S} = 3.1 ^{\circ}{\rm V}$ | P_7.5.16.3 | | ON-State Resistance in Inverse Current at $T_J$ = 25 °C | R <sub>DS(INV)_25</sub> | _ | 22.5 | - | mΩ | $T_{\rm J} = 25 ^{\circ}\text{C}$ $I_{\rm L} = -I_{\rm L(NOM)}$ | P_7.5.16.4 | # BTS71220-4ESP ## **SPOC™ +2** # infineon #### **Power Stages** Table 18 Electrical Characteristics: Power Stages - 22.5 mΩ (continued) | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-----------------------------------------------------------------|--------------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | ON-State Resistance in Inverse Current at $T_J$ = 150 °C | R <sub>DS(INV)_150</sub> | - | - | 44 | mΩ | $T_{J} = 150 ^{\circ}\text{C}$ $I_{L} = -I_{L(\text{NOM})}$ | P_7.5.16.5 | | ON-State Resistance in Reverse Polarity at $T_J = 25$ °C | R <sub>DS(REV)_25</sub> | - | 45 | - | mΩ | 1)<br>$T_J = 25$ °C<br>$V_S = -13.5$ V<br>$I_L = -I_{L(NOM)}$<br>$R_{SENSE} = 1.2$ kΩ | P_7.5.16.6 | | ON-State Resistance in<br>Reverse Polarity at<br>$T_J$ = 150 °C | R <sub>DS(REV)_150</sub> | - | - | 70 | mΩ | 1)<br>$T_J = 150$ °C<br>$V_S = -13.5$ V<br>$I_L = -I_{L(NOM)}$<br>$R_{SENSE} = 1.2$ kΩ | P_7.5.16.7 | | Nominal Load Current per<br>Channel (all Channels<br>Active) | I <sub>L(NOM)</sub> | _ | 3 | _ | A | 1) $T_{A} = 85 \text{ °C}$ $T_{J} \le 150 \text{ °C}$ | P_7.5.16.8 | | Output Leakage Current at<br>T <sub>J</sub> ≤ 85 °C | I <sub>L(OFF)_85</sub> | _ | 0.03 | 0.15 | μΑ | $V_{OUT} = 0 \text{ V}$ $V_{IN} = \text{"low" and}$ $V_{IN} = 0 \text{ OUT.}$ $V_{IN} = 0 \text{ OUT.}$ | P_7.5.16.9 | | Output Leakage Current at $T_J = 150 ^{\circ}\text{C}$ | I <sub>L(OFF)_150</sub> | - | - | 10 | μΑ | $V_{\text{OUT}} = 0 \text{ V}$ $V_{\text{IN}} = \text{"low" and}$ $OUT.OUTn = 0_{\text{B}}$ $T_{\text{A}} = 150 ^{\circ}\text{C}$ | P_7.5.16.10 | | Inverse Current Capability | I <sub>L(INV)</sub> | - | 3 | - | A | $V_{\rm S} < V_{\rm OUT}$ IN = "high" or OUT.OUTn = $1_{\rm B}$ | P_7.5.16.11 | | Voltage Slope | ı | | | , | | | • | | Passive Slew Rate (e.g. for Half Bridge Configuration) | $ dV_{OUT}/dt $ | - | _ | 10 | V/µs | $V_{\rm S} = 13.5 \rm V$ | P_7.5.16.12 | | Voltages | | | | | | | | | Drain Source Diode Voltage | V <sub>DS(DIODE)</sub> | _ | 500 | 600 | mV | $I_{L} = -190 \text{ mA}$ $T_{J} = 150 ^{\circ}\text{C}$ | P_7.5.16.13 | ## BTS71220-4ESP # **SPOC™ +2** ### **Power Stages** Table 18 Electrical Characteristics: Power Stages - 22.5 mΩ (continued) | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-------------------|------------------|------|-------|------|------|--------------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Switching Energy | | | | | * | | <del>-</del> | | Switch-ON Energy | E <sub>ON</sub> | _ | 0.30 | - | mJ | $V_S = 18 V$<br>SRC.SRCn = $0_B$<br>PCS.PCCn = $0_B$ | P_7.5.16.14 | | Switch-OFF Energy | E <sub>OFF</sub> | - | 0.38 | - | mJ | $V_S = 18 \text{ V}$<br>SRC.SRCn = $0_B$<br>PCS.PCCn = $0_B$ | P_7.5.16.15 | <sup>1)</sup> Not subject to production test - specified by design. #### **Protection** 8 The BTS71220-4ESP is protected against Overtemperature, Overload, Reverse Battery (with ReverseON) and Overvoltage. Overtemperature and Overload protections are working when the device is not in Sleep mode. Overvoltage protection works in all operation modes. Reverse Battery protection works when the GND and VS pins are reverse supplied. #### 8.1 **Overtemperature Protection** The device incorporates both an absolute $(T_{J(ABS)})$ and a dynamic $(T_{J(DYN)})$ temperature protection circuitry for each channel. An increase of junction temperature $T_J$ above either one of the two thresholds ( $T_{J(ABS)}$ or $T_{J(DYN)}$ ) switches OFF the overheated channel to prevent destruction. The corresponding wrndiag.wrn bits are set and cleared on read. The channel remains switched OFF until junction temperature has reached the "Restart" condition described in **Table 19**. The behavior is shown in **Figure 25** (absolute Overtemperature Protection) and Figure 26 (dynamic Overtemperature Protection). $T_{J(REF)}$ is the reference temperature used for dynamic temperature protection. Figure 25 **Overtemperature Protection (Absolute)** #### **Protection** Figure 26 Overtemperature Protection (Dynamic) When the Overtemperature protection circuitry allows the channel to be switched ON again, the restart strategy described in **Chapter 8.3.1** is followed. #### 8.2 Overload Protection The BTS71220-4ESP is protected in case of Overload or short circuit to ground. Two Overload thresholds are defined (see **Figure 27**) and selected automatically depending on the voltage $V_{DS}$ across the power DMOS: - $I_{L(OVL0)}$ when $V_{DS} < 13 \text{ V}$ - $I_{L(OVL1)}$ when $V_{DS} > 22 \text{ V}$ In addition, the Overload threshold can be reduced by setting OCR.OCTn. Figure 27 Overload current thresholds When $I_L \ge I_{L(OVL)}$ (either $I_{L(OVL0)}$ or $I_{L(OVL1)}$ ), the channel is switched OFF. The channel is allowed to restart according to the restart strategy described in **Chapter 8.3.1**. ### 8.3 Protection and Diagnosis in case of Fault Any event that triggers a protection mechanism (either Overtemperature or Overload) has 3 consequences: - The affected channel switches OFF and the internal counter is incremented - The current sense of the affected channel is set to high impedance - The corresponding WRNDIAG. WRNn are set to 1<sub>B</sub> and latched until readout. The channel can be switched ON again if all the protection mechanisms fulfill the "restart" conditions described in **Table 19** and the internal restart counter is enabled (RCD.RCDn set to $O_B$ ). Table 19 Protection "Restart" Condition | Fault condition | Switch OFF event | "Restart" Condition | |-----------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Overtemperature | $T_{\rm J} \ge T_{\rm J(ABS)} \text{ or } (T_{\rm J} - T_{\rm J(REF)}) \ge T_{\rm J(DYN)}$ | $T_J < T_{J(ABS)}$ and $(T_J - T_{J(REF)}) < T_{J(DYN)}$ (including hysteresis) | | | | $n_{\text{RESTART}} < n_{\text{RESTART(CR)}}$<br>RCD . RCDn = 0 | | Overload | $I_{L} \ge I_{L(OVL)}$ | $I_{L}$ < 50 mA<br>$T_{J}$ within $T_{J(ABS)}$ and $T_{J(DYN)}$ ranges<br>(including hysteresis) | | | | $n_{\text{RESTART}} < n_{\text{RESTART(CR)}}$<br>RCD.RCDn = 0 | ### 8.3.1 Restart Strategy When INx or OUT. OUTn is set to "high", the corresponding channel is switched ON. In case of fault condition the output stage is switched OFF. The channel is allowed to restart only in case the "restart" conditions for the protection mechanisms are fulfilled (see **Table 19**). The WRNDIAG.WRNn is set during Overcurrent shutdown. It is reset when the internal fault signal is cleared and the WRNDIAG is transmitted, unless latched state is reached by exceeding $n_{\text{RESTART}(CR)}$ . The next Overcurrent event set the WRNDIAG.WRNn again. In case the automatic restarts are not required, they can be deactivated by setting RCD.RCDn to $1_{\text{B}}$ . When RCD.RCDn is set to $1_{\text{B}}$ , the restart counter will be reset. When a channel reaches latched state, the corresponding ERRDIAG.ERRn bit is set. The restart latch and counter are cleared by setting the SPI bit HWCR.CLC to $1_{\text{B}}$ . If the input pin is "high" or OUT.OUTn is still set to $1_{\text{B}}$ , the channel is switched ON immediately after the command that set HWCR.CLC bit to $1_{\text{B}}$ . To ensure an adequate cool down after latch-OFF condition, application software needs to wait for $t > t_{\text{RETRY}}$ before restarting the channel. The restart strategy is shown in Figure 28. Figure 28 Restart Strategy timing diagram #### **Protection** Figure 29 Restart Strategy timing diagram in Limp Home ### 8.4 Additional protections #### 8.4.1 Reverse Polarity Protection In Reverse Polarity condition (also known as Reverse Battery), the output stages are switched ON (see parameter $R_{\rm DS(REV)}$ ) because of ReverseON feature which limits the power dissipation in the output stages. Each ESD diode of the logic contributes to total power dissipation. The reverse current through the output stages must be limited by the connected loads. The current through digital power supply $V_{\rm DD}$ and Digital Input pins has to be limited as well by an external resistor (please refer to the Absolute Maximum Ratings listed in **Chapter 4.1** and to Application Information in **Chapter 11**). **Figure 30** shows a typical application including a device with ReverseON. A current flowing into GND pin $(-I_{GND})$ during Reverse Polarity condition is necessary to activate ReverseON, therefore a resistive path between module ground and device GND pin must be present. Figure 30 **Reverse Battery Protection (application example)** #### **Overvoltage Protection** 8.4.2 In the case of supply voltages between $V_{S(EXT,UP)}$ and $V_{BAT(LD)}$ , the output transistors are still operational and follow the input pins or the OUT register. In addition to the output clamp for inductive loads as described in Chapter 7.2.2, there is a clamp mechanism available for Overvoltage protection for the logic and the output channels, monitoring the voltage between VS and GND pins ( $V_{S(CLAMP)}$ ). #### 8.5 Protection against loss of connection #### 8.5.1 Loss of Battery and Loss of Load The loss of connection to battery or to the load has no influence on device robustness when load and wire harness are purely resistive. In case of driving an inductive load, the energy stored in the inductance must be handled. BTS71220-4ESP can handle the inductivity of the wire harness up to $10 \, \mu H$ with $I_{L(NOM)}$ . In case of applications where currents and/or the aforementioned inductivity are exceeded, an external suppressor diode (like diode $D_{Z2}$ shown in **Chapter 11**) is recommended to handle the energy and to provide a well-defined path to the load current. Note: In case of a lost battery connection the VS monitoring function protects the SPI registers as soon the device is out of Sleep mode. This means that any command sent to the device will be ignored and the device will just send back the **STDDIAG**. Furthermore, the status of the LHI pin is blanked, which means that it is not possible to enter Limp Home mode. #### 8.5.2 Loss of Ground In case of loss of device ground, it is recommended to have a resistor connected between any Digital Input pin and the microcontroller to ensure a channel switch OFF (as described in **Chapter 11**). Note: In case any Digital Input pin is pulled to ground (either by a resistor or active) a parasitic ground path is available, which could keep the device operational during loss of device ground. The same behavior applies for the SPI functionality. #### 8.6 Electrical Characteristics Protection $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{DD} = 5.0 \text{ V}$ , $V_{S} = 13.5 \text{ V}$ , $T_{J} = 25 \text{ °C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): 9.5 m $\Omega$ : $R_L$ = 2.6 $\Omega$ 22.5 m $\Omega$ : $R_L$ = 4.8 $\Omega$ Table 20 Electrical Characteristics: Protection - General | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |------------------------------------------------------------------------------------------------------|--------------------------|------|-------|------|------|-----------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Thermal Shutdown<br>Temperature (Absolute) | $T_{J(ABS)}$ | 150 | 175 | 200 | °C | See <b>Figure 25</b> | P_8.6.0.1 | | Thermal Shutdown<br>Hysteresis (Absolute) | T <sub>HYS(ABS)</sub> | - | 30 | - | K | 3)<br>See <b>Figure 25</b> | P_8.6.0.2 | | Thermal Shutdown Temperature (Dynamic) | $T_{J(DYN)}$ | - | 80 | - | К | 3)<br>See <b>Figure 26</b> | P_8.6.0.3 | | Power Supply Clamping Voltage at $T_J = -40 ^{\circ}\text{C}$ | V <sub>S(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_{VS} = 5 \text{ mA}$<br>$T_{J} = -40 ^{\circ}\text{C}$<br>See <b>Figure 20</b> | P_8.6.0.6 | | Power Supply Clamping Voltage at $T_J \ge 25$ °C | V <sub>S(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_{VS} = 5 \text{ mA}$ $T_{J} \ge 25 \text{ °C}$ See <b>Figure 20</b> | P_8.6.0.7 | | Power Supply Voltage<br>Threshold for Overcurrent<br>Threshold Reduction in case<br>of Short Circuit | $V_{S(JS)}$ | 20.5 | 22.5 | 24.5 | V | Setup acc. to AEC-Q100-012 | P_8.6.0.8 | <sup>1)</sup> Functional test only. #### 8.6.1 Electrical Characteristics Protection **Table 21 Electrical Characteristics: Protection** | Parameter | Symbol | Values | | | Unit | Note or | Number | |-------------------------------------------------------------------|--------------------------|--------|------|------|------|--------------------------|-----------| | | | Min. | Тур. | Max. | | Test Condition | | | Counter Reset Delay Time<br>after Fault Condition in Limp<br>Home | t <sub>DELAY(CR)</sub> | 40 | 70 | 100 | ms | LHI = "high" INx = "low" | P_8.6.2.1 | | Automatic Restarts in Case<br>of Fault after a Counter<br>Reset | n <sub>RESTART(CR)</sub> | _ | 6 | - | - | 1) | P_8.6.2.2 | <sup>1)</sup> Not subject to production test - specified by design. <sup>2)</sup> Tested at $T_J = 150$ °C only. <sup>3)</sup> Not subject to production test - specified by design. #### **Electrical Characteristics Protection - Power Output Stages** 8.7 $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{DD} = 5.0 \text{ V}$ , $V_{S} = 13.5 \text{ V}$ , $T_{J} = 25 \text{ °C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): 9.5 mΩ: $R_L$ = 2.6 Ω 22.5 mΩ: $R_L$ = 4.8 Ω #### 8.7.1 Protection Power Output Stage - 9.5 m $\Omega$ Electrical Characteristics: Protection - 9.5 m $\Omega$ Table 22 | Parameter | Symbol | | Value | s | Unit | Note or | Number | |----------------------------------------------------------|------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Overload Detection Current<br>High Level | I <sub>L(OVL0)</sub> | 79 | 89 | 99 | A | 1)<br>OCR.OCTn= $0_B$<br>$T_J = -40 ^{\circ}\text{C to } 50 ^{\circ}\text{C}$<br>$dI/dt = 0.4 \text{A/}\mu\text{s}$ | P_8.7.15.3 | | Overload Detection Current<br>High Level | I <sub>L(OVL0)</sub> | 65 | 72 | 79 | A | OCR. OCTn= $0_B$<br>$T_J = 150$ °C<br>$dI/dt = 0.4 \text{ A/}\mu\text{s}$ | P_8.7.15.4 | | Overload Detection Current<br>Low Level | I <sub>L(OVL2)</sub> | 36 | 45 | 54 | A | OCR.OCTn= $1_B$<br>dI/dt=0.4 A/ $\mu$ s | P_8.7.15.2 | | Overload Detection Current<br>High Level (parallel mode) | I <sub>L(OVL3)</sub> | 38 | 54 | 62 | A | 2)3) OCR.OCTn= 0 <sub>B</sub> PCS.PCCn= 1 <sub>B</sub> dI/dt = 0.4 A/μs | P_8.7.15.6 | | Overload Detection Current at High $V_{\rm DS}$ | I <sub>L(OVL1)</sub> | - | 54 | - | А | $dI/dt = 0.4 \text{ A/}\mu\text{s}$ | P_8.7.15.5 | | Overload Detection Current<br>Jump Start Condition | I <sub>L(OVL_JS)</sub> | - | 54 | - | A | 2) OCR.OCTn= $0_{B}$ $V_{S} > V_{S(JS)}$ $dI/dt = 0.4 \text{ A/}\mu\text{s}$ | P_8.7.15.7 | <sup>1)</sup> Tested at $T_J = -40$ °C. <sup>2)</sup> Not subject to production test - specified by design. <sup>3)</sup> $I_{L(OVL3)}$ applies for one channel. Total current for two channels in parallel $I_{L(OVL)} \le 2 \times I_{L(OVL3)}$ . ## 8.7.2 Protection Power Output Stage - 22.5 m $\Omega$ Table 23 Electrical Characteristics: Protection - 22.5 $m\Omega$ | Parameter | Symbol | | Value | s | Unit | Note or | Number | | |------------------------------------------------------------------------|------------------------|------|-------|------|------|-----------------------------------------------------------------------------------|------------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | Overload Detection Current<br>High Level | I <sub>L(OVL0)</sub> | 44 | 48 | 53 | A | ocr.ocrn= $0_B$<br>$T_J = -40$ °C to 50 °C<br>$dI/dt = 0.2 \text{ A/}\mu\text{s}$ | P_8.7.16.3 | | | Overload Detection Current<br>High Level | I <sub>L(OVL0)</sub> | 35 | 39 | 44 | A | OCR.OCTn= $0_B$<br>$T_J = 150 ^{\circ}C$<br>$dI/dt = 0.2 A/\mu s$ | P_8.7.16.4 | | | Overload Detection Current<br>Low Level | $I_{L(OVL2)}$ | 19 | 24 | 29 | A | OCR.OCTn= $1_B$<br>dI/dt=0.2 A/ $\mu$ s | P_8.7.16.2 | | | Overload Detection Current<br>High Level (parallel mode) | I <sub>L(OVL3)</sub> | 22 | 31 | 36 | A | OCR.OCTn= $0_B$<br>PCS.PCCn= $1_B$<br>dI/dt=0.2 A/ $\mu$ s | P_8.7.16.6 | | | $\frac{\text{Overload Detection Current}}{\text{at High } V_{\rm DS}}$ | I <sub>L(OVL1)</sub> | - | 29 | - | А | $dI/dt = 0.2 \text{ A}/\mu\text{s}$ | P_8.7.16.5 | | | Overload Detection Current<br>Jump Start Condition | I <sub>L(OVL_JS)</sub> | - | 29 | - | A | OCR.OCTn= $0_B$<br>$V_S > V_{S(JS)}$<br>$dI/dt = 0.2 A/\mu s$ | P_8.7.16.7 | | <sup>1)</sup> Tested at $T_J = -40 \,^{\circ}\text{C}$ . <sup>2)</sup> Not subject to production test - specified by design. <sup>3)</sup> $I_{L(OVL3)}$ applies for one channel. Total current for two channels in parallel $I_{L(OVL)} \le 2 \times I_{L(OVL3)}$ . # 9 Diagnosis For diagnosis purpose, the BTS71220-4ESP provides a current sense at pin IS as well as a diagnosis feedback via SPI. In case of disabled diagnostic, IS pin becomes high impedance. The integrated current sense multiplexer is controlled via SPI. A sense resistor $R_{\text{SENSE}}$ must be connected between IS pin and module ground if the current sense diagnosis is used. $R_{\text{SENSE}}$ value has to be higher than 820 $\Omega$ (or 400 $\Omega$ when a central Reverse Battery protection is present on the battery feed) to limit the power losses in the sense circuitry. A typical value is $R_{\text{SENSE}} = 1.2 \text{ k}\Omega$ . Due to the internal connection between IS pin and $V_S$ supply voltage, it is not recommended to connect the IS pin to the sense current output of other devices, if they are supplied by a different battery feed or using a different sense concept. See **Figure 31** for details as an overview. For diagnosis feedback at different operation modes, please see **Chapter 9.2**. Figure 31 Diagnosis block diagram ### 9.1 Overview **Table 24** gives a quick reference to the state of the IS pin during BTS71220-4ESP operation. Table 24 Diagnosis feedback, Function of Operation Mode | Operation Mode | Input level | <b>V</b> <sub>OUT</sub> | Current sense I <sub>IS</sub> | WRNDIAG<br>.WRNn | STDDIAG .SBM | |----------------------------------|-----------------------|------------------------------------------------------|---------------------------------------------------------------|------------------|--------------| | <u> </u> | | CUB | _ | | | | Normal operation | Low / 0 <sub>B</sub> | ~ GND | Z | 0 | 1 | | Short circuit to GND | OFF | ~ GND | Z | 0 | 1 | | Overtemperature | | Z | Z | 1 | х | | Short circuit to V <sub>S</sub> | | $V_{S}$ | Z | 0 | 0 | | Open Load | | < V <sub>S</sub> - V <sub>DS(SB)</sub> | Z | 0 | 1 | | | | > V <sub>S</sub> - V <sub>DS(SB)</sub> <sup>1)</sup> | Z | 0 | 0 | | Sense verification <sup>2)</sup> | | х | I <sub>IS(VER)</sub> | х | 0 | | Normal operation | High / 1 <sub>B</sub> | ~ <i>V</i> <sub>S</sub> | $I_{\rm IS} = I_{\rm L(NOM)} / k_{\rm ILIS}$ | 0 | 0 | | Overload | ON | < <i>V</i> <sub>S</sub> | $I_{\rm IS} = I_{\rm L} / k_{\rm ILIS}$ | 0 | х | | Short circuit to GND | | ~ GND | Z | 1 | 1 | | Overtemperature | | Z | Z | 1 | х | | Short circuit to V <sub>S</sub> | | $V_{S}$ | $I_{\rm IS} < I_{\rm L} / k_{\rm ILIS}$ | 0 | 0 | | Open Load | | ~ V <sub>S</sub> <sup>3)</sup> | $I_{\rm IS} = I_{\rm IS(EN)}$ | 0 | 0 | | Sense verification <sup>2)</sup> | | х | I <sub>IS(VER)</sub> | х | 0 | | Under load (e.g. | | ~ V <sub>S</sub> <sup>4)</sup> | $I_{\rm IS(EN)} < I_{\rm IS} < I_{\rm L(NOM)} / k_{\rm ILIS}$ | 0 | 0 | | Output Voltage | | | | | | | Limitation | | | | | | | condition) | | | | | | <sup>1)</sup> With additional pull-up resistor. <sup>2)</sup> **DCR.MUX** = $101_B$ . <sup>3)</sup> The output current has to be smaller than $I_{L(OL)}$ . <sup>4)</sup> The output current has to be higher than $I_{L(OL)}$ . #### 9.2 Diagnosis Word at SPI Diagnostic information about the status of each channel is provided through SPI. The fault flags, an OR combination of the overtemperature flags and the Overload monitoring signals are provided in the **WRNDIAG** register. The Overload monitoring signals are latched in the WRNDIAG. WRNn bits and cleared each time the WRNDIAG is transmitted via SPI unless the maximum number of restarts is reached and the channel protects itself. The protection latches are cleared by SPI command HWCR.CLC. ### 9.3 Diagnosis in ON state A current proportional to the load current (ratio $k_{\rm ILIS} = I_{\rm L}/I_{\rm IS}$ ) is provided at pin IS when the following conditions are fulfilled: - A power output stage is switched ON with V<sub>DS</sub> < V<sub>DS(SB)</sub> - The diagnosis is enabled for that channel - No fault (as described in **Chapter 8.3**) is present If a "hard" failure mode is present or occurs for the channel selected using the DCR.MUX bits, the IS pin remains in or changes to "high impedance" state. #### 9.3.1 Current Sense ( $k_{ILIS}$ ) The accuracy of the sense current depends on temperature and load current. $I_{\rm IS}$ increases linearly with $I_{\rm L}$ output current until it reaches the saturation current $I_{\rm IS(SAT)}$ . In case of Open Load at the output stage ( $I_{\rm L}$ close to 0 A), the maximum sense current $I_{\rm IS(EN)}$ (no load, diagnosis enabled) is specified. This condition is shown in **Figure 33**. The blue line represents the ideal $k_{\rm ILIS}$ line, while the red lines show the behavior of a typical product. An external RC filter between IS pin and microcontroller ADC input pin is recommended to reduce signal ripple and oscillations (a minimum time constant of 1 $\mu$ s for the RC filter is recommended). The $k_{ILIS}$ factor is specified with limits that take into account effects due to temperature, supply voltage and manufacturing process. Tighter limits are possible (within a defined current window) with calibration: - A well-defined and precise current $(I_{L(CAL)})$ is applied at the output during End of Line test at customer side - The corresponding current at IS pin is measured and the $k_{ILIS}$ is calculated $(k_{ILIS} \otimes l_{L(CAL)})$ - Within the current range going from $I_{L(CAL)_{L}}$ to $I_{L(CAL)_{L}}$ the $k_{ILIS}$ is equal to $k_{ILIS}$ @ $I_{L(CAL)}$ with limits defined by $\Delta k_{ILIS}$ The derating of $k_{\rm ILIS}$ after calibration is calculated using the formulas in **Figure 32** and it is specified by $\Delta k_{\rm ILIS}$ $$\Delta k_{ILIS,MAX} = 100 \cdot MAX \left( \frac{k_{ILIS}@I_{L(CAL)\_L}}{k_{ILIS}@I_{L(CAL)}} - 1, \frac{k_{ILIS}@I_{L(CAL)\_H}}{k_{ILIS}@I_{L(CAL)}} - 1 \right)$$ $$\Delta k_{ILIS,MIN} = 100 \cdot MIN \left( \frac{k_{ILIS}@I_{L(CAL)\_L}}{k_{ILIS}@I_{L(CAL)}} - 1, \frac{k_{ILIS}@I_{L(CAL)\_H}}{k_{ILIS}@I_{L(CAL)}} - 1 \right)$$ $$\sum_{\text{Departs, Millard}}$$ Figure 32 $\Delta k_{ILIS}$ calculation formulas The calibration is intended to be performed at $T_{A(CAL)} = 25$ °C. The parameter $\Delta k_{ILIS}$ includes the drift overtemperature as well as the drift over the current range from $I_{L(CAL)}$ to $I_{L(CAL)}$ . #### **Diagnosis** Figure 33 Current Sense Ratio in Open Load at ON condition #### 9.3.2 Current Sense Multiplexer There is a current sense multiplexer implemented in the BTS71220-4ESP that routes the sense current of the selected channel to the diagnosis pin IS. The channel is selected via SPI register DCR.MUX. The sense current can also be disabled by SPI register DCR.MUX. For details on timing of the current sense multiplexer, refer to Figure 34. In addition DCR.MUX is used in combination with other SPI bits to address further functions of the device. To verify the function of the current sensing path in ON and OFF state, the device offers a sense verification mode. In this mode a predefined current $I_{IS(VER)}$ is provided on the current sense pin independent on the load condition of any channel. This enables the microcontroller to verify the sense path at any time. The sense verification mode is enabled when $DCR.MUX = 101_B$ . All commands and functions involving the DCR.MUX bits are listed below: - The main function of DCR. MUX is to switch the current sense multiplexer - Executing PCS.CLCS = 1<sub>B</sub> clears the counter and latches OFF the channel selected by DCR.MUX - Executing PCS.SRCS = 1<sub>B</sub> the slew rate of the channel selected by DCR.MUX will be changed. See Chapter 7.4.1 for further information - When reading RCS.RCSn bits, the status of the internal counter of the channel selected by DCR.MUX is responded - When setting DCR.MUX = 101<sub>B</sub> the sense verification mode is enabled Figure 34 Current Sense Multiplexer Timings ### 9.4 Diagnosis in OFF state When a power output stage is in OFF state, the BTS71220-4ESP can measure the output voltage and compare it with a threshold voltage. In this way, using some additional external components (a pull-down resistor and a switchable pull-up current source), it is possible to detect if the load is missing or if there is a short circuit to battery. ### 9.4.1 Switch Bypass Monitor To detect short circuit to $V_S$ , there is a switch bypass monitor implemented. In case of short circuit between the output pin OUT and VS in ON state, the current flows through the power transistor as well as through the short circuit (bypass) with undefined share between the two. As a result, the current sense signal shows lower values than expected by the load current. In OFF state, the output voltage remains close to $V_S$ potential which leads to a small $V_{DS}$ . The switch bypass monitor compares the threshold $V_{DS(SB)}$ with the voltage $V_{DS}$ across the power transistor of that channel which is selected by the current sense multiplexer (DCR.MUX). The result of the comparison can be read in the standard diagnosis STDDIAG. SBM. In addition the switch bypass monitor can be used to detect an Open Load in OFF state. In this case a switchable pull-up resistor has to be placed to pull the OUT to VS potential. #### 9.5 SENSE Timings **Figure 35** shows the timing during settling $t_{\rm sIS(ON)}$ and disabling $t_{\rm sIS(OFF)}$ of the SENSE (including the case of load change). As a proper signal cannot be established before the load current is stable (therefore before $t_{\rm ON}$ ), $t_{\rm sIS(DIAG)} = t_{\rm sIS(ON)} + t_{\rm ON}$ . Figure 35 SENSE Settling / Disabling Timing #### **Diagnosis** ## 9.6 Electrical Characteristics Diagnosis $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{DD} = 5.0 \text{ V}$ , $V_{S} = 13.5 \text{ V}$ , $T_{J} = 25 \text{ °C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): 9.5 m $\Omega$ : $R_L$ = 2.6 $\Omega$ 22.5 m $\Omega$ : $R_L$ = 4.8 $\Omega$ Table 25 Electrical Characteristics: Diagnosis - General | Parameter | Symbol | | Value | s | Unit | Note or | Number | |---------------------------------------------------------------------------------|----------------------------|------|-------|------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | SENSE Saturation Current | I <sub>IS(SAT)</sub> | 4.2 | - | 15 | mA | $R_{\text{SENSE}} = 1.2 \text{ k}\Omega$ | P_9.6.0.12 | | SENSE Saturation Current | IS(SAT) | | 15 | mA | $R_{\text{SENSE}} = 1.2 \text{ k}\Omega$<br>$V_{\text{S}} = 8 \text{ V to } 18 \text{ V}$ | P_9.6.0.17 | | | SENSE Leakage Current when Disabled | I <sub>IS(OFF)</sub> | - | 0.01 | 0.5 | μΑ | $I_{L} \ge I_{L(NOM)}$ $V_{IS} = 0 \text{ V}$ $DCR.MUX = 110_{B}$ | P_9.6.0.2 | | SENSE Leakage Current when Enabled at $T_J \le 85$ °C | I <sub>IS(EN)_85</sub> | - | 0.2 | 1 | μΑ | $T_{J} \le 85 ^{\circ}\text{C}$ DCR.MUX $\ne$ $<110_{\text{B}},111_{\text{B}}>$ See Figure 33 | P_9.6.0.3 | | SENSE Leakage Current when Enabled at $T_J$ = 150 °C | I <sub>IS(EN)_150</sub> | - | 1 | 2 | μА | $T_J = 150 ^{\circ}\text{C}$ DCR.MUX $\neq$ $<110_B,111_B>$ See Figure 33 | P_9.6.0.11 | | Saturation Voltage in $k_{\rm ILIS}$<br>Operation<br>$(V_{\rm S} - V_{\rm IS})$ | V <sub>SIS_k</sub> | - | 0.5 | 1 | V | I) $V_{S} = 6 \text{ V}$ $INx = \text{"high" or }$ $OUT.OUTn = 1_{B}$ $I_{L} \le 2 * I_{L(NOM)}$ | P_9.6.0.6 | | Power Supply to IS Pin Clamping Voltage at $T_J = -40 ^{\circ}\text{C}$ | V <sub>SIS(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_{\rm IS} = 1 \text{ mA}$<br>$T_{\rm J} = -40 ^{\circ}\text{C}$<br>See <b>Figure 20</b> | P_9.6.0.9 | | Power Supply to IS Pin Clamping Voltage at $T_J \ge 25 ^{\circ}\text{C}$ | V <sub>SIS(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_{IS} = 1 \text{ mA}$ $T_{J} \ge 25 \text{ °C}$ See <b>Figure 20</b> | P_9.6.0.10 | <sup>1)</sup> Not subject to production test - specified by design. <sup>2)</sup> Tested at $T_J = 150$ °C. # 9.6.1 Electrical Characteristics Diagnosis Table 26 Electrical Characteristics: Diagnosis - Thresholds, Timings | Parameter | Symbol | | Value | s | Unit | Note or | Number | |------------------------------------------------------------------------|--------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Switch Bypass Monitor<br>Threshold | $V_{\rm DS(SB)}$ | 1.3 | 1.9 | 2.5 | V | OFF state | P_9.6.2.1 | | SENSE Settling Time with<br>Nominal Load Current<br>Stable | t <sub>sIS(ON)</sub> | _ | 8 | 20 | μs | $V_S = 13.5 \text{ V}$ $I_L = I_{L(NOM)}$ DCR.MUX: $110_B \rightarrow 001_B$ | P_9.6.2.2 | | SENSE Settling Time with<br>Small Load Current Stable | t <sub>sIS(ON)_SLC</sub> | _ | _ | 60 | μs | $V_S = 13.5 \text{ V}$ $I_L = I_{L(CAL)\_OL}$ DCR.MUX: $110_B \rightarrow 001_B$ | P_9.6.2.10 | | SENSE Settling Time after<br>Channel Change | t <sub>sIS(CC)</sub> | _ | _ | 20 | μs | 1) $V_{S} = 13.5 \text{ V}$ $I_{L} = I_{L(NOM)}$ DCR.MUX: $001_{B} \rightarrow 010_{B}$ | P_9.6.2.4 | | SENSE Settling Time after<br>Channel Change with Small<br>Load Current | t <sub>sIS(CC)_SLC</sub> | - | - | 60 | μs | $V_S = 13.5 \text{ V}$<br>Start channel:<br>$I_L = I_{L(CAL)}$<br>End channel:<br>$I_L = I_{L(CAL)\_OL}$<br>DCR.MUX: $001_B \rightarrow 010_B$ | P_9.6.2.11 | | SENSE Disable Time | t <sub>sIS(OFF)</sub> | - | _ | 20 | μs | 1) $V_{S} = 13.5 \text{ V}$ $I_{L} = I_{L(NOM)}$ DCR.MUX: $010_{B} \rightarrow 110_{B}$ | P_9.6.2.5 | | SENSE Settling Time after Load Change | $t_{\sf sIS(LC)}$ | _ | - | 20 | μs | 2) | P_9.6.2.6 | | SENSE Settling Time after<br>Load Change with Small<br>Load Current | t <sub>sIS(LC)_SLC</sub> | - | 250 | 400 | μs | $V_S = 13.5 \text{ V}$<br>from $I_L = I_{L(CAL)}$ to $I_L = I_{L(CAL) - OL}$ | P_9.6.2.12 | | SENSE Disable Time after<br>Channel Deactivation | $t_{ m dIS(OFF)}$ | - | - | 20 | μs | 2) | P_9.6.2.7 | | SENSE Current in Sense<br>Verification Mode | I <sub>IS(VER)</sub> | 400 | 500 | 600 | μΑ | DCR.MUX = 101 <sub>B</sub> | P_9.6.2.8 | 59 **Data Sheet** <sup>1)</sup> Production test for functionality within parameter limits. <sup>2)</sup> Not subject to production test - specified by design. #### **Diagnosis** # 9.7 Electrical Characteristics Diagnosis - Power Output Stages $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{\rm DD}$ = 5.0 V, $V_{\rm S}$ = 13.5 V, $T_{\rm J}$ = 25 °C Typical resistive loads connected to the outputs for testing (unless otherwise specified): 9.5 m $\Omega$ : $R_L$ = 2.6 $\Omega$ 22.5 m $\Omega$ : $R_L$ = 4.8 $\Omega$ ## 9.7.1 Diagnosis Power Output Stage - 9.5 m $\Omega$ Table 27 Electrical Characteristics: Diagnosis - 9.5 m $\Omega$ - high range<sup>1)</sup> | Parameter | Symbol | | Value | S | Unit | Note or | Number | |---------------------------------------------------------------|-------------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Open Load Output Current at $I_{IS} = 4 \mu A$ | I <sub>L(OL)_4u</sub> | 5 | 18 | 50 | mA | $I_{IS} = I_{IS(OL)} = 4 \mu A$ | P_9.7.15.1 | | Current Sense Ratio at $I_L = I_{L02}$ | k <sub>ILIS02</sub> | -65% | 5000 | +65% | | $I_{L02} = 20 \text{ mA}$ | P_9.7.15.4 | | Current Sense Ratio at $I_L = I_{L05}$ | k <sub>ILIS05</sub> | -60% | 5000 | +60% | | $I_{L05} = 100 \text{ mA}$ | P_9.7.15.7 | | Current Sense Ratio at $I_L = I_{L07}$ | k <sub>ILIS07</sub> | -55% | 5000 | +55% | | $I_{L07} = 250 \text{ mA}$ | P_9.7.15.9 | | Current Sense Ratio at $I_L = I_{L10}$ | k <sub>ILIS10</sub> | -40% | 5000 | +40% | | 2) I <sub>L10</sub> = 1 A | P_9.7.15.12 | | Current Sense Ratio at $I_L = I_{L13}$ | k <sub>ILIS13</sub> | -24% | 5000 | +24% | | I <sub>L13</sub> = 2.8 A | P_9.7.15.15 | | Current Sense Ratio at $I_L = I_{L15}$ | k <sub>ILIS15</sub> | -8% | 5000 | +8% | | $I_{L15} = 5.5 \text{ A}$ | P_9.7.15.17 | | Current Sense Ratio at $I_L = I_{L17}$ | k <sub>ILIS17</sub> | -8% | 5000 | +8% | | I <sub>L17</sub> = 10 A | P_9.7.15.19 | | SENSE Current Derating<br>with Low Current<br>Calibration | Δk <sub>ILIS(OL)</sub> | -30 | 0 | +30 | % | 2)3) $I_{L(CAL)_{OL}} = I_{L05}$ $I_{L(CAL)_{OL_{H}}} = I_{L07}$ $I_{L(CAL)_{OL_{L}}} = I_{L02}$ $T_{A(CAL)} = 25 \text{ °C}$ | P_9.7.15.40 | | SENSE Current Derating<br>with Nominal Current<br>Calibration | $\Delta k_{\text{ILIS(NOM)}}$ | -9 | 0 | +9 | % | 2)3) $I_{L(CAL)} = I_{L15}$ $I_{L(CAL)_{-H}} = I_{L17}$ $I_{L(CAL)_{-L}} = I_{L13}$ $T_{A(CAL)} = 25 °C$ | P_9.7.15.41 | <sup>1)</sup> Parameter valid only if **KRC. KRCn** = $0_B$ . <sup>2)</sup> Parameter valid only if $PCS.PCCn = 0_B$ . <sup>3)</sup> Not subject to production test - specified by design. Table 28 Electrical Characteristics: Diagnosis - 9.5 $m\Omega$ - low range<sup>1)</sup> | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-----------------------------------------------------------|-------------------------|------|---------------------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Open Load Output Current at $I_{IS} = 4 \mu A$ | I <sub>L(OL)_4u</sub> | 2 | 9 | 15 | mA | $I_{IS} = I_{IS(OL)} = 4 \mu A$ | P_9.7.15.20 | | Current Sense Ratio at $I_L = I_{L01}$ | k <sub>ILIS01</sub> | -65% | 1660 | +65% | | $I_{L01} = 10 \text{ mA}$ | P_9.7.15.22 | | Current Sense Ratio at $I_L = I_{L03}$ | t Sense Ratio at | | $I_{L03} = 30 \text{ mA}$ | P_9.7.15.24 | | | | | Current Sense Ratio at $I_L = I_{L05}$ | k <sub>ILIS05</sub> | -55% | 1660 | +55% | | $I_{L05} = 100 \text{ mA}$ | P_9.7.15.27 | | Current Sense Ratio at $I_L = I_{L07}$ | k <sub>ILIS07</sub> | -45% | 1660 | +45% | | 2)3)<br>$I_{L07} = 250 \text{ mA}$ | P_9.7.15.30 | | Current Sense Ratio at $I_L = I_{L08}$ | k <sub>ILIS08</sub> | -35% | 1660 | +35% | | $I_{L08} = 450 \text{ mA}$ | P_9.7.15.32 | | Current Sense Ratio at $I_L = I_{L10}$ | k <sub>ILIS10</sub> | -24% | 1660 | +24% | | 3) I <sub>L10</sub> = 1 A | P_9.7.15.34 | | Current Sense Ratio at $I_L = I_{L12}$ | k <sub>ILIS12</sub> | -8% | 1660 | +8% | | 3) I <sub>L12</sub> = 2 A | P_9.7.15.36 | | Current Sense Ratio at $I_L = I_{L15}$ | k <sub>ILIS15</sub> | -8% | 1660 | +8% | | $I_{L15} = 5.5 \text{ A}$ | P_9.7.15.39 | | SENSE Current Derating<br>with Low Current<br>Calibration | Δk <sub>ILIS(OL)</sub> | -30 | 0 | +30 | % | 2)4) $I_{L(CAL)_{OL}} = I_{L03}$ $I_{L(CAL)_{OL_{H}}} = I_{L05}$ $I_{L(CAL)_{OL_{L}}} = I_{L01}$ $T_{A(CAL)} = 25 \text{ °C}$ | P_9.7.15.42 | | SENSE Current Derating with Nominal Current Calibration | Δk <sub>ILIS(NOM)</sub> | -9 | 0 | +9 | % | 2)4) $I_{L(CAL)} = I_{L10}$ $I_{L(CAL)_{-H}} = I_{L12}$ $I_{L(CAL)_{-L}} = I_{L08}$ $T_{A(CAL)} = 25 \text{ °C}$ | P_9.7.15.43 | <sup>1)</sup> Parameter valid only if **KRC.KRCn** = $1_B$ . <sup>2)</sup> Parameter valid only if $PCS.PCCn = 0_B$ . <sup>3)</sup> $k_{\rm ILIS}$ accuracy valid if 1 $\mu s$ RC filter is placed at ADC input. <sup>4)</sup> Not subject to production test - specified by design. # 9.7.2 Diagnosis Power Output Stage - 22.5 m $\Omega$ Table 29 Electrical Characteristics: Diagnosis - 22.5 m $\Omega$ - high range<sup>1)</sup> | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-----------------------------------------------------------|-------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Open Load Output Current at $I_{IS} = 4 \mu A$ | I <sub>L(OL)_4u</sub> | 2 | 7 | 15 | mA | $I_{IS} = I_{IS(OL)} = 4 \mu A$ | P_9.7.16.1 | | Current Sense Ratio at $I_L = I_{L01}$ | k <sub>ILIS01</sub> | -65% | 2000 | +65% | | 2) I <sub>L01</sub> = 10 mA | P_9.7.16.3 | | Current Sense Ratio at $I_L = I_{L03}$ | k <sub>ILIS03</sub> | -60% | 2000 | +60% | | $I_{L03} = 30 \text{ mA}$ | P_9.7.16.5 | | Current Sense Ratio at $I_L = I_{L05}$ | k <sub>ILIS05</sub> | -55% | 2000 | +55% | | $I_{L05} = 100 \text{ mA}$ | P_9.7.16.7 | | Current Sense Ratio at $I_L = I_{L07}$ | k <sub>ILIS07</sub> | -45% | 2000 | +45% | | $I_{L07} = 250 \text{ mA}$ | P_9.7.16.9 | | Current Sense Ratio at $I_L = I_{L10}$ | k <sub>ILIS10</sub> | -24% | 2000 | +24% | | I <sub>L10</sub> = 1 A | P_9.7.16.12 | | Current Sense Ratio at $I_L = I_{L12}$ | k <sub>ILIS12</sub> | -8% | 2000 | +8% | | I <sub>L12</sub> = 2 A | P_9.7.16.14 | | Current Sense Ratio at $I_L = I_{L15}$ | k <sub>ILIS15</sub> | -8% | 2000 | +8% | | I <sub>L15</sub> = 5.5 A | P_9.7.16.17 | | SENSE Current Derating<br>with Low Current<br>Calibration | Δk <sub>ILIS(OL)</sub> | -30 | 0 | +30 | % | 2)3) $I_{L(CAL)_OL} = I_{L03}$ $I_{L(CAL)_OL_H} = I_{L05}$ $I_{L(CAL)_OL_L} = I_{L01}$ $T_{A(CAL)} = 25 \text{ °C}$ | P_9.7.16.37 | | SENSE Current Derating with Nominal Current Calibration | Δk <sub>ILIS(NOM)</sub> | -9 | 0 | +9 | % | 3) $I_{L(CAL)} = I_{L12}$ $I_{L(CAL)_{-H}} = I_{L15}$ $I_{L(CAL)_{-L}} = I_{L10}$ $T_{A(CAL)} = 25 \text{ °C}$ | P_9.7.16.38 | <sup>1)</sup> Parameter valid only if **KRC.KRCn** = $0_B$ . <sup>2)</sup> Parameter valid only if PCS. PCCn = $0_B$ . <sup>3)</sup> Not subject to production test - specified by design. # Table 30 Electrical Characteristics: Diagnosis - 22.5 m $\Omega$ - low range<sup>1)</sup> | Parameter | Symbol | | Value | S | Unit | Note or | Number | |---------------------------------------------------------------|-------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Open Load Output Current at $I_{IS} = 4 \mu A$ | I <sub>L(OL)_4u</sub> | 0.5 | 3.2 | 6 | mA | $I_{IS} = I_{IS(OL)} = 4 \mu A$ | P_9.7.16.18 | | Current Sense Ratio at $I_L = I_{L00}$ | k <sub>ILIS00</sub> | -65% | 660 | +65% | | $I_{L00} = 5 \text{ mA}$ | P_9.7.16.19 | | Current Sense Ratio at $I_L = I_{L01}$ | k <sub>ILIS01</sub> | -60% | 660 | +60% | | 2)3) $I_{L01} = 10 \text{ mA}$ | P_9.7.16.20 | | Current Sense Ratio at $I_L = I_{L03}$ | k <sub>ILIS03</sub> | -55% | 660 | +55% | | $I_{L03} = 30 \text{ mA}$ | P_9.7.16.23 | | Current Sense Ratio at $I_L = I_{L05}$ | k <sub>ILIS05</sub> | -45% | 660 | +45% | | $I_{L05} = 100 \text{ mA}$ | P_9.7.16.26 | | Current Sense Ratio at $I_L = I_{L07}$ | k <sub>ILIS07</sub> | -30% | 660 | +30% | | $I_{L07} = 250 \text{ mA}$ | P_9.7.16.29 | | Current Sense Ratio at $I_L = I_{L08}$ | k <sub>ILIS08</sub> | -20% | 660 | +20% | | $I_{L08} = 450 \text{ mA}$ | P_9.7.16.31 | | Current Sense Ratio at $I_L = I_{L10}$ | k <sub>ILIS10</sub> | -8% | 660 | +8% | | 3) I <sub>L10</sub> = 1 A | P_9.7.16.33 | | Current Sense Ratio at $I_L = I_{L12}$ | k <sub>ILIS12</sub> | -8% | 660 | +8% | | 3) I <sub>L12</sub> = 2 A | P_9.7.16.35 | | SENSE Current Derating with Low Current Calibration | Δk <sub>ILIS(OL)</sub> | -30 | 0 | +30 | % | 2)4) $I_{L(CAL)_OL} = I_{L01}$ $I_{L(CAL)_OL_H} = I_{L03}$ $I_{L(CAL)_OL_L} = I_{L00}$ $T_{A(CAL)} = 25 °C$ | P_9.7.16.39 | | SENSE Current Derating<br>with Nominal Current<br>Calibration | Δk <sub>ILIS(NOM)</sub> | -9 | 0 | +9 | % | 2)4) $I_{L(CAL)} = I_{L10}$ $I_{L(CAL)_{-H}} = I_{L12}$ $I_{L(CAL)_{-L}} = I_{L08}$ $T_{A(CAL)} = 25 \text{ °C}$ | P_9.7.16.40 | <sup>1)</sup> Parameter valid only if **KRC.KRCn** = $1_B$ . <sup>2)</sup> Parameter valid only if $PCS.PCCn = 0_B$ . <sup>3)</sup> $k_{\rm ILIS}$ accuracy valid if 1 $\mu s$ RC filter is placed at ADC input. <sup>4)</sup> Not subject to production test - specified by design. #### **Serial Peripheral Interface (SPI)** ### 10 Serial Peripheral Interface (SPI) The serial peripheral interface (SPI) is a full duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and CSN. Data is transferred by the lines SI and SO at the rate given by SCLK. The falling edge of CSN indicates the beginning of an access. Data is sampled-in on line SI at the falling edge of SCLK and shifted out on line SO at the rising edge of SCLK. Each access must be terminated by a rising edge of CSN. A modulo 8 counter ensures that data is taken only when a multiple of 8 bit has been transferred. The interface provides daisy chain capability with modulo 8 bit SPI devices. Figure 36 Serial Peripheral Interface #### 10.1 SPI Signal Description #### **CSN - Chip Select Negated** The system microcontroller selects the BTS71220-4ESP by means of the CSN pin. Whenever the pin is in "low" state, data transfer can take place. When CSN is in "high" state, any signals at the SCLK and SI pins are ignored and SO is forced into a "high impedance" state. #### CSN "high" to "low" Transition - The requested information is transferred into the shift register. - SO changes from "high impedance" state to "low" state. #### CSN "low" to "high" Transition - Command decoding is only done, when after the falling edge of CSN exactly a multiple (1, 2, 3, ...) of eight SCLK signals have been detected. In case of an incorrect SCLK count, the transmission error flag (STDDIAG.TER) is set and the command is ignored. - Data from shift register is transferred into the addressed register. #### **SCLK - Serial Clock** This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in "low" state whenever chip select CSN makes any transition, otherwise the command may not be accepted. #### SI - Serial Input Serial input data bits are shifted in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. The input data consists of two parts, control bits followed by data bits. Please refer to **Chapter 10.5** for further information. #### **Serial Peripheral Interface (SPI)** #### **SO Serial Output** Data is shifted out serially at this pin, the most significant bit first. SO is in "high impedance" state until the CSN pin goes to "low" state. New data will appear at the SO pin following the rising edge of SCLK. Please refer to **Chapter 10.5** for further information. ### 10.2 Daisy Chain Capability The SPI of BTS71220-4ESP provides daisy chain capability for modulo 8 bit SPI devices. In this configuration several devices are activated by the same CSN signal MCSN. The SI line of one device is connected with the SO line of another device (see **Figure 37**), in order to build a chain. The end of the chain is connected to the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK which is connected to the SCLK line of each device in the chain. Figure 37 Daisy Chain Configuration In the SPI block of each device, there is one shift register where each bit from SI line is shifted in each SCLK. The bit is shifted out on SO pin. After eight SCLK cycles, the data transfer for one device is finished. In single chip configuration, the CSN line must turn "high" to make the device acknowledge the transferred data. In daisy chain configuration, the data shifted out at device 1 has been shifted into device 2. When using three devices in daisy chain, three times 8 bits have to be shifted through the devices. After that, the MCSN line must turn "high" (see Figure 38). Figure 38 Data Transfer in Daisy Chain Configuration **Serial Peripheral Interface (SPI)** # 10.3 Timing Diagrams Figure 39 Timing Diagram SPI Access # BTS71220-4ESP #### **SPOC™ +2** # infineon **Serial Peripheral Interface (SPI)** ### 10.4 Electrical Characteristics $V_{\rm DD}$ = 3.0 V to 5.5 V, $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{\rm DD}$ = 5.0 V, $V_{\rm S}$ = 13.5 V, $T_{\rm J}$ = 25 °C Table 31 Electrical Characteristics Serial Peripheral Interface (SPI) | Parameter | Symbol | | Value | s | Unit | Note or | Number | |----------------------------------------------------|----------------------|------|----------|----------|----------|-----------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Timings | | | <u> </u> | <u> </u> | <b>.</b> | | | | Enable Lead Time (falling CSN to rising SCLK) | $t_{\rm CSN(LEAD)}$ | 200 | _ | _ | ns | 1) | P_10.4.0.1 | | Enable Lag Time (falling SCLK to rising CSN) | $t_{\rm CSN(LAG)}$ | 200 | _ | - | ns | 1) | P_10.4.0.2 | | Transfer Delay Time (rising CSN to falling CSN) | $t_{CSN(TD)}$ | 500 | - | - | ns | 1) | P_10.4.0.3 | | Output Enable Time (falling CSN to SO valid) | t <sub>SO(EN)</sub> | - | 30 | 100 | ns | $C_{L(SO)} = 50 \text{ pF}$ | P_10.4.0.4 | | Output Disable Time (rising CSN to SO tristate) | $t_{SO(DIS)}$ | - | 30 | 100 | ns | $C_{L(SO)} = 50 \text{ pF}$ | P_10.4.0.5 | | Serial Clock Frequency | $f_{\sf SCLK}$ | 0 | - | 5 | MHz | 1) | P_10.4.0.6 | | Serial Clock Period | t <sub>SCLK(P)</sub> | 200 | - | _ | ns | 1) | P_10.4.0.7 | | Serial Clock "High" Time | t <sub>SCLK(H)</sub> | 90 | - | _ | ns | 1) | P_10.4.0.8 | | Serial Clock "Low" Time | $t_{SCLK(L)}$ | 90 | - | _ | ns | 1) | P_10.4.0.9 | | Data Setup Time (required Time SI to falling SCLK) | $t_{\rm SI(SU)}$ | 20 | - | - | ns | 1) | P_10.4.0.10 | | Data Hold Time (falling SCLK to SI) | $t_{\rm SI(H)}$ | 20 | - | - | ns | 1) | P_10.4.0.11 | | Output Data Valid Time with Capacitive Load | t <sub>SO(V)</sub> | - | - | 60 | ns | $C_{L(SO)} = 50 \text{ pF}$ | P_10.4.0.12 | <sup>1)</sup> Not subject to production test - specified by design. #### **SPOC™ +2** #### **Serial Peripheral Interface (SPI)** #### 10.5 SPI Protocol The relationship between SI and SO content during SPI communication is shown in **Figure 40**. SI line represents the frame sent from the $\mu$ C and SO line is the answer provided by BTS71220-4ESP. The "previous response" means that the frame sent back depends on the command frame sent from the $\mu$ C before. Figure 40 Relationship between SI and SO during SPI communication The SPI protocol provides the answer to a command frame only with the next transmission triggered by the $\mu$ C. The responses of write commands are deterministic and can be decoded as STDDIAG or WRNDIAG frame. For responses of read commands previous transmission has to be considered for decoding. More in detail, the sequence of commands to "read" and "write" the content of a register will look as follows: Figure 41 Register content sent back to $\mu$ C (a) Figure 42 Register content sent back to μC (b) There are 3 special situations where the frame sent back to the $\mu C$ doesn't depend on the previous received frame: - In case an error in transmission happened during the previous frame (for instance, the clock pulses were not multiple of 8), shown in **Figure 43** - When BTS71220-4ESP digital supply comes out of Power-On reset condition, as shown in Figure 44 - When $V_S < V_{S(TP)}$ and DCR.MUX $\neq$ 111<sub>B</sub>, as shown in Figure 45 #### **Serial Peripheral Interface (SPI)** Figure 43 SPI response after an error in transmission Figure 44 SPI response after coming out of Power-On reset at $V_{\rm DD}$ Figure 45 SPI response in case of voltage drop on battery A summary of all possible SPI commands is presented in **Table 32**, including the answer that BTS71220-4ESP will send back at the next transmission. # BTS71220-4ESP # **SPOC™ +2** # infineon ### **Serial Peripheral Interface (SPI)** Table 32 SPI Command Summary | Requested Operation | Frame sent to device (SI pin) | Frame received from device (SO pin) with the next command | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Write OUT register DCR.SWR = X <sub>B</sub> | 100xdddd <sub>B</sub> where: "xdddd <sub>B</sub> " = new OUT register content ("x <sub>B</sub> " = don't care) | 00dddddd <sub>B</sub> - STDDIAG or<br>01dddddd <sub>B</sub> - WRNDIAG<br>(Standard Diagnosis or Warning<br>Diagnosis will be sent alternating) | | Read <b>OUT</b> register | 0xxxaaaa <sub>B</sub> where: "aaaa <sub>B</sub> " = ADDR1 <sup>1)</sup> ("x <sub>B</sub> " = don't care) | 1000dddd <sub>B</sub><br>("dddd <sub>B</sub> " = <b>OUT</b> register content) | | Read RCS register | 0xxxaaaa <sub>B</sub> where: "aaaa <sub>B</sub> " = ADDR1 <sup>1)</sup> ("x <sub>B</sub> " = don't care) | 10000ddd <sub>B</sub><br>("ddd <sub>B</sub> " = <b>RCS</b> register content) | | Write Configuration registers | $11aadddd_B$ where: "aa <sub>B</sub> " = ADDR0 <sup>1)</sup> "dddd <sub>B</sub> " = new register content | 00dddddd <sub>B</sub> - STDDIAG<br>01dddddd <sub>B</sub> - WRNDIAG<br>(Standard Diagnosis or Warning<br>Diagnosis will be sent alternating) | | Read Configuration registers | 0xxxaaaa <sub>B</sub> where: "aaaa <sub>B</sub> " = ADDR1 <sup>1)</sup> ("x <sub>B</sub> " = don't care) | 11aadddd <sub>B</sub> where: "aa <sub>B</sub> " = ADDR0 <sup>1)</sup> "dddd <sub>B</sub> " = register content | | Read Warning Diagnosis | $0xxxx001_B$<br>("x <sub>B</sub> " = don't care) | 0100dddd <sub>B</sub> - WRNDIAG<br>(Warning Diagnosis) | | Read Standard Diagnosis | $0xxxx010_B$<br>("x <sub>B</sub> " = don't care) | 00dddddd <sub>B</sub> - STDDIAG<br>(Standard Diagnosis) | | Read Error Diagnosis | $0xxxx011_B$<br>("x <sub>B</sub> " = don't care) | 0100dddd <sub>B</sub> - ERRDIAG<br>(Error Diagnosis) | <sup>1)</sup> ADDRO and ADDR1 are defined according to Table 33. **Serial Peripheral Interface (SPI)** # 10.6 SPI Diagnosis Registers # 10.6.1 Diagnosis Registers - Read Commands | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|---|---|---|---| | WRNDIAG | 0 | х | х | х | 0 | 0 | 0 | 1 | | STDDIAG | 0 | х | х | х | 0 | 0 | 1 | 0 | | ERRDIAG | 0 | х | х | х | 0 | 0 | 1 | 1 | # 10.6.2 Diagnosis Registers - Responses | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Default | |---------|---|---|---------|---------|---------|---------|---------|---------|-----------------| | WRNDIAG | 0 | 1 | 0 | 0 | WRNDIAG | .WRNn | | | 40 <sub>H</sub> | | STDDIAG | 0 | 0 | STDDIAG | STDDIAG | STDDIAG | STDDIAG | STDDIAG | STDDIAG | 24 <sub>H</sub> | | | | | .TER | .csv | .LHI | .SLP | .SBM | .VSMON | | | ERRDIAG | 0 | 1 | 0 | 0 | ERRDIAG | . ERRn | | | 40 <sub>H</sub> | | Field | Bits | Туре | Description | | | | |---------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | STDDIAG.TER | 5 | r | Transmission Error 0 <sub>B</sub> Previous transmission was successful (modulo 8 clocks received) 1 <sub>B</sub> (default) Previous transmission failed or first transmission after Power-On reset or V <sub>S</sub> < V <sub>S(TP)</sub> if STDDIAG. VSMON = 1 <sub>B</sub> | | | | | STDDIAG.CSV | 4 | r | Checksum Verification <sup>1)</sup> 0 <sub>B</sub> (default) Checksum verification was pass or no checksum calculated 1 <sub>B</sub> Previous checksum verification was fail | | | | | STDDIAG.LHI | 3 | r | Limp Home monitor 0 <sub>B</sub> (default) "Low" level at pin LHI 1 <sub>B</sub> "High" level at pin LHI | | | | | STDDIAG.SLP | 2 | r | Sleep mode monitor 0 <sub>B</sub> Device out of Sleep mode 1 <sub>B</sub> (default) Device is in Sleep mode | | | | | STDDIAG.SBM | 1 | r | Switch Bypass Monitor <sup>2)</sup> $0_{\rm B} \qquad V_{\rm DS} < V_{\rm DS(SB)}$ $1_{\rm B} \qquad V_{\rm DS} > V_{\rm DS(SB)}$ | | | | | STDDIAG.VSMON | 0 | r | $V_{\rm S}$ monitor $0_{\rm B}$ (default) $V_{\rm S}$ always > $V_{\rm S(UV)}$ since last Standard Diagnosis readout $1_{\rm B}$ $V_{\rm S}$ < $V_{\rm S(UV)}$ at least once or $V_{\rm S}$ < $V_{\rm S(TP)}$ if STDDIAG. TER = $1_{\rm B}$ | | | | #### **SPOC™ +2** #### **Serial Peripheral Interface (SPI)** | Field | Bits | Туре | Description | |--------------|------|------|-----------------------------------------------------------------| | WRNDIAG.WRNn | 3:0 | r | Warning Diagnosis of Channel n | | n = 3 to 0 | | | 0 <sub>B</sub> (default) No failure | | | | | 1 <sub>B</sub> Overcurrent, Overtemperature or delta T detected | | ERRDIAG.ERRn | 3:0 | r | Error Diagnosis of Channel n | | n = 3 to 0 | | | O <sub>B</sub> (default) No failure | | | | | 1 <sub>B</sub> Channel latched OFF | <sup>1)</sup> See **Chapter 10.8** for details on checksum calculation. ## 10.7 SPI Configuration Registers The following table provides an overview on the registers available and the available address space. **Table 33** Register Overview | Name | SWR 1) | RB | ADDR0 | ADDR1 | Content | | | | |------|-------------------|----|-------|-------|----------------------------------------|--|--|--| | OUT | x/0 <sup>2)</sup> | 0 | (na) | 0000 | Output configuration | | | | | RCS | 1 | 0 | (na) | 1000 | Restart counter status (read-only) | | | | | SRC | 1 | 0 | (na) | 1001 | Slew Rate Control register (read-only) | | | | | OCR | 0 | 1 | 00 | 0100 | Overcurrent threshold configuration | | | | | RCD | 1 | 1 | 00 | 1100 | Restart counter disable | | | | | KRC | 0 | 1 | 01 | 0101 | KILIS range control | | | | | PCS | 1 | 1 | 01 | 1101 | Parallel channel and Slew Rate control | | | | | HWCR | 0 | 1 | 10 | 0110 | Hardware configuration | | | | | ICS | 1 | 1 | 10 | 1110 | Input status & checksum input | | | | | DCR | х | 1 | 11 | x111 | Diagnostic configuration and Swap bit | | | | <sup>1)</sup> DCR. SWR bit is only changed for write commands. For read commands it is used as part of the read address. Table 34 Configuration Registers - Write Commands RB-0 | Bit | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|---|----|---|---|----------|---|---|---| | Name | SWR | 7 | RB | 5 | 4 | 3 | 2 | 1 | 0 | | OUT | Х | 1 | 0 | 0 | х | OUT.OUTn | | | | Table 35 Configuration Registers - Write Commands RB-1 | Bit | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|---|----|----|-----|----------|---|----------|----------| | Name | SWR | 7 | RB | AD | DR0 | 3 | 2 | 1 | 0 | | OCR | 0 | 1 | 1 | 0 | 0 | OCR.OCTn | | | | | RCD | 1 | 1 | 1 | 0 | 0 | RCD.RCDn | | | | | KRC | 0 | 1 | 1 | 0 | 1 | KRC.KRCn | | | | | PCS | 1 | 1 | 1 | 0 | 1 | PCS.PCCn | | PCS.CLCS | PCS.SRCS | <sup>2)</sup> The switch bypass monitor compares the threshold $V_{DS(SB)}$ with the voltage $V_{DS}$ across the power transistor of that channel which is selected by the current sense multiplexer (DCR.MUX). <sup>2)</sup> For writing to OUT register DCR. SWR = x, for read address DCR. SWR = $0_B$ . # **SPOC™ +2** Table 35 **Configuration Registers - Write Commands RB-1** | Bit | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|---|----|----|-----|----------|----------|----------|----------| | Name | SWR | 7 | RB | AD | DR0 | 3 | 2 | 1 | 0 | | HWCR | 0 | 1 | 1 | 1 | 0 | 0 | HWCR.COL | HWCR.RST | HWCR.CLC | | ICS | 1 | 1 | 1 | 1 | 0 | ICS.CSRn | 1) | | | | DCR | Х | 1 | 1 | 1 | 1 | DCR.SWR | DCR.MUX | | | <sup>1)</sup> See **Chapter 10.8** for details on checksum calculation. **Configuration Registers - Read Commands** Table 36 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|----|-----|----| | Name | 7 | 6 | 5 | 4 | | AD | DR1 | -1 | | OUT | 0 | х | х | х | 0 | 0 | 0 | 0 | | RCS | 0 | х | х | х | 1 | 0 | 0 | 0 | | SRC | 0 | х | х | х | 1 | 0 | 0 | 1 | | OCR | 0 | х | х | х | 0 | 1 | 0 | 0 | | RCD | 0 | х | х | х | 1 | 1 | 0 | 0 | | KRC | 0 | х | х | х | 0 | 1 | 0 | 1 | | PCS | 0 | х | х | х | 1 | 1 | 0 | 1 | | HWCR | 0 | х | х | х | 0 | 1 | 1 | 0 | | ICS | 0 | х | х | х | 1 | 1 | 1 | 0 | | DCR | 0 | х | х | х | Х | 1 | 1 | 1 | # SPOC<sup>™</sup> +2 # infineon Table 37 Configuration Registers - Responses | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|---|---|---|---|----------|----------|----------|---|-----------------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Default | | OUT | 1 | 0 | 0 | х | OUT.OUTn | - | • | , | 80 <sub>H</sub> | | RCS | 1 | 0 | 0 | 0 | 0 | RCS.RCSn | | | 80 <sub>H</sub> | | SRC | 1 | 0 | 0 | 1 | SRC.SRCn | | | | 90 <sub>H</sub> | | OCR | 1 | 1 | 0 | 0 | OCR.OCTn | | | | C0 <sub>H</sub> | | RCD | 1 | 1 | 0 | 0 | RCD.RCDn | | | | CO <sub>H</sub> | | KRC | 1 | 1 | 0 | 1 | KRC.KRCn | | | | D0 <sub>H</sub> | | PCS | 1 | 1 | 0 | 1 | PCS.PCCn | | 0 | 0 | D0 <sub>H</sub> | | HWCR | 1 | 1 | 1 | 0 | 0 | HWCR.COL | HWCR.SLP | 0 | E2 <sub>H</sub> | | ICS | 1 | 1 | 1 | 0 | ICS.INST | n | | | E0 <sub>H</sub> | | DCR | 1 | 1 | 1 | 1 | DCR.SWR | DCR.MUX | | | F7 <sub>H</sub> | | Field | Bits | Туре | Description | |----------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RB | 6 | rw | Register Bank 0 <sub>B</sub> (default) Read/write to OUT/RCS register 1 <sub>B</sub> Read/write to other registers | | OUT.OUTn<br>n=3 to 0 | 3:0 | rw | Output Control Register of Channel n 0 <sub>B</sub> (default) channel is OFF 1 <sub>B</sub> Channel is ON | | RCS.RCSn<br>n=2 to 0 | 2:0 | r | Restart Counter Status of Channel selected via MUX 000 <sub>B</sub> (default) Restart counter value = 0 001 <sub>B</sub> Restart counter value = 1 010 <sub>B</sub> Restart counter value = 2 011 <sub>B</sub> Restart counter value = 3 100 <sub>B</sub> Restart counter value = 4 101 <sub>B</sub> Restart counter value = 5 110 <sub>B</sub> Restart counter value = 6 111 <sub>B</sub> Restart counter value = 7 | | SRC.SRCn<br>n=3to0 | 3:0 | r | Set Slew Rate control for Channel n (read only) 0 <sub>B</sub> (default) Normal Slew Rate 1 <sub>B</sub> Adjusted Slew Rate | | OCR.OCTn<br>n=3 to 0 | 3:0 | rw | Set Overcurrent Level for Channel n 0 <sub>B</sub> (default) High level of overcurrent threshold I <sub>L(OVL0)</sub> 1 <sub>B</sub> Low level of overcurrent threshold I <sub>L(OVL2)</sub> | | RCD.RCDn<br>n=3to0 | 3:0 | rw | Set Restart Strategy for Channel n 0 <sub>B</sub> (default) Automatic restart mode 1 <sub>B</sub> Latch mode | | KRC.KRCn<br>n=3 to 0 | 3:0 | rw | Set Current Sense Ratio Range for Channel n 0 <sub>B</sub> (default) High range of current sense ratio 1 <sub>B</sub> Low range of current sense ratio | # SPOC™+2 | Field | Bits | Туре | Description | | | |-----------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PCS.SRCS | 0 | W | Set Slew Rate control for Channel selected by DCR. MUX O <sub>B</sub> (default) Normal Slew Rate 1 <sub>B</sub> Adjusted Slew Rate | | | | PCS.CLCS | 1 | W | Clear Restart Counters and Latches for Channel selected by DCR. MUX OB (default) Restart counters and latches are untouched Restart counters and latches are reset | | | | PCS.PCCn<br>n=1to0 | 3:2 | rw | Parallel Channel Configuration 00 <sub>B</sub> (default) Channels are operating independent 01 <sub>B</sub> OUT0 + OUT3 are in parallel configuration 10 <sub>B</sub> OUT1 + OUT2 are in parallel configuration 11 <sub>B</sub> OUT0 + OUT3 and OUT1 + OUT2 are in parallel configuration | | | | HWCR.CLC | 0 | W | Clear Restart Counters and Latches 0 <sub>B</sub> (default) Restart counters and latches are untouched 1 <sub>B</sub> Restart counters and latches are reset for all channels | | | | HWCR.RST | 1 | W | Reset Command 0 <sub>B</sub> (default) Normal operation 1 <sub>B</sub> Execute reset command | | | | HWCR.SLP | 1 | r | Sleep Mode 0 <sub>B</sub> Device is awake 1 <sub>B</sub> (default) DCR.MUX = 111 <sub>B</sub> | | | | HWCR.COL | 2 | rw | Input Combinatorial Logic Configuration 0 <sub>B</sub> (default) Input signal OR-combined with according OUT register bit 1 <sub>B</sub> Input signal AND-combined with according OUT register bit | | | | ICS.CSRn<br>n=3to0 | 3:0 | w | Checksum Input Register 4 bit Checksum is written to this register | | | | ICS.INSTn<br>n=3 to 0 | 3:0 | r | Input Status Monitor Channel n 0 <sub>B</sub> (default) Input signal is "low" 1 <sub>B</sub> Input signal is "high" | | | # SPOC™+2 | Field | Bits | Туре | Description | |---------|------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | DCR.MUX | 2:0 | rw | Set Current Sense Multiplexer Configuration in OFF state | | | | | 000 <sub>B</sub> IS pin is "high impedance" | | | | | 001 <sub>B</sub> IS pin is "high impedance" | | | | | 010 <sub>B</sub> IS pin is "high impedance" | | | | | 011 <sub>B</sub> IS pin is "high impedance" | | | | | 100 <sub>B</sub> IS pin is "high impedance" | | | | | 101 <sub>B</sub> Current sense verification mode | | | | | 110 <sub>B</sub> IS pin is "high impedance" | | | | 111 <sub>B</sub> Sleep mode (IS pin is "high impedance") | | | | | | Set Multiplexer Configuration in ON state | | | | | 000 <sub>B</sub> Current sense of channel 0 is routed to IS pin | | | | | 001 <sub>B</sub> Current sense of channel 1 is routed to IS pin | | | | | 010 <sub>B</sub> Current sense of channel 2 is routed to IS pin | | | | | 011 <sub>B</sub> Current sense of channel 3 is routed to IS pin | | | | | 100 <sub>B</sub> IS pin is "high impedance" | | | | | 101 <sub>B</sub> Current sense verification mode | | | | | 110 <sub>B</sub> IS pin is "high impedance" | | | | | 111 <sub>B</sub> Sleep mode (IS pin is "high impedance") | | DCR.SWR | 3 | rw | Switch Register | | | | | 0 <sub>B</sub> (default) Registers <b>OUT</b> , <b>OCR</b> , <b>KRC</b> , <b>HWCR</b> and <b>DCR</b> can be written | | | | | 1 <sub>B</sub> Registers <b>OUT</b> , <b>RCD</b> , <b>PCS</b> , <b>ICS</b> and <b>DCR</b> can be written | <sup>1)</sup> In Limp Home mode (LHI pin set to "high") the combinatorial logic is switched to OR-mode. # infineon **Serial Peripheral Interface (SPI)** ### 10.8 SPI Checksum Verification BTS71220-4ESP offers a simple parity check to identify unexpected content or unintended changes of configuration registers. For the checksum calculation a subset of the configuration bits is used, which is expected not to be changed periodically. The checksum calculation is an easy column parity calculation. The configuration bits which are used for the calculation are shown in **Table 39**. The SPI master writes the result to **ICS**. **CSRn**. After the 4bit checksum is written to **ICS** register, the device is doing once the comparison and the result can be read within the next **STDDIAG** frame in the bit **STDDIAG**. **CSV**. The **STDDIAG**. **CSV** bit is cleared with the next **STDDIAG** readout. In case the **ICS** register is not written, the checksum comparison is disabled and the bit **STDDIAG**. **CSV** = 0<sub>B</sub>. If Limp Home mode is entered after **ICS**. **CSRn** is written but before **STDDIAG**. **CSV** is read, the checksum verification is not valid. Same applies in case **STDDIAG**. **TER** and **STDDIAG**. **VSMON** are set to 1<sub>B</sub>. In these cases checksum verification result shall be discarded. Table 38 Conventions for parity calculation | Number of '1' in a column | Result with EVEN-parity | Result with ODD-parity | |---------------------------|-------------------------|------------------------| | EVEN | 0 | 1 | | ODD | 1 | 0 | Table 39 Checksum calculation bit matrix | Name | 3 | 2 | 1 | 0 | |----------|------|------|------|------| | OCR | OCT3 | OCT2 | OCT1 | OCT0 | | RCD | RCD3 | RCD2 | RCD1 | RCD0 | | KRC | KRC3 | KRC2 | KRC1 | KRC0 | | SRC | SRC3 | SRC2 | SRC1 | SRC0 | | HWCR/PCS | 0 | COL | PCC | PCC0 | | Parity | even | odd | even | odd | | ICS | CSR3 | CSR2 | CSR1 | CSR0 | Table 40 Checksum calculation bit matrix example | Name | 3 | 2 | 1 | 0 | | |----------|------|-----|------|-----|--| | OCR | 0 | 1 | 0 | 0 | | | RCD | 1 | 0 | 0 | 0 | | | KRC | 0 | 1 | 1 | 0 | | | SRC | 0 | 0 | 1 | 0 | | | HWCR/PCS | 0 | 0 | 0 | 0 | | | Parity | even | odd | even | odd | | | ICS | 1 | 1 | 0 | 1 | | # infineon ## **Serial Peripheral Interface (SPI)** # 10.9 SPI command quick list A summary of the most used SPI commands (read and write operations) is shown in Table 154. Table 41 SPI command quick list | Name | "read" command 1) | "write" command 2) | SWR <sup>3)</sup> | |---------|-----------------------|-----------------------|-------------------| | OUT | 0xxx0000 <sub>B</sub> | 10dddddd <sub>B</sub> | х | | RCS | 0xxx1000 <sub>B</sub> | | | | SRC | 0xxx1001 <sub>B</sub> | | | | OCR | 0xxx0100 <sub>B</sub> | 1100dddd <sub>B</sub> | 0 | | RCD | 0xxx1100 <sub>B</sub> | 1100dddd <sub>B</sub> | 1 | | KRC | 0xxx0101 <sub>B</sub> | 1101dddd <sub>B</sub> | 0 | | PCS | 0xxx1101 <sub>B</sub> | 1101dddd <sub>B</sub> | 1 | | HWCR | 0xxx0110 <sub>B</sub> | 1110dddd <sub>B</sub> | 0 | | ICS | 0xxx1110 <sub>B</sub> | 1110dddd <sub>B</sub> | 1 | | DCR | 0xxxx111 <sub>B</sub> | 1111dddd <sub>B</sub> | х | | WRNDIAG | 0xxx0001 <sub>B</sub> | | | | STDDIAG | 0xxx0010 <sub>B</sub> | | | | ERRDIAG | 0xxx0011 <sub>B</sub> | | | <sup>1)</sup> x = don't care bits. <sup>2)</sup> d = data bits. <sup>3)</sup> DCR. SWR bit needs to be set for writing a register. For reading a register the DCR. SWR bit is part of the read address. ## **Application Information** # 11 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. # 11.1 Application setup Figure 46 Application Diagram Note: This is a very simplified example of an application circuit. The function must be verified in the real application. 79 ### \_\_\_\_ ## **Application Information** ## 11.2 External Components **Table 42** Suggested Component values | Reference | Value | Purpose | | | | |----------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | $R_{\text{VDD}}$ | 470 Ω | Device logic protection | | | | | R <sub>IN</sub> | 4.7 kΩ | Protection of the microcontroller during overvoltage, reverse polarity Guarantee BTS71220-4ESP output OFF during Loss of Ground | | | | | R <sub>IS_PROT</sub> | 4.7 kΩ | Protection resistor for overvoltage, reverse polarity and Loss of Ground Value to be tuned with $\mu C$ specification | | | | | R <sub>SENSE</sub> | 1.2 kΩ | Sense resistor | | | | | R <sub>ADC</sub> | 4.7 kΩ | μC-ADC voltage spikes filtering | | | | | $R_{CSN}$ | 1.2 kΩ | Protection of the $\mu\text{C}$ during overvoltage and reverse polarity | | | | | R <sub>SCLK</sub> | 1.2 kΩ | Protection of the $\mu\text{C}$ during overvoltage and reverse polarity | | | | | R <sub>SO</sub> | 1.2 kΩ | Protection of the $\mu\text{C}$ during overvoltage and reverse polarity | | | | | $R_{SI}$ | 1.2 kΩ | Protection of the $\mu\text{C}$ during overvoltage and reverse polarity | | | | | R <sub>LHI</sub> | 4.7 kΩ | Protection of the $\mu\text{C}$ during overvoltage and reverse polarity | | | | | $C_{ADC}$ | 220 pF | $\mu$ C-ADC voltage spikes filtering A time constant ( $R_{ADC}$ * $C_{ADC}$ ) longer than 1 $\mu$ s is recommended | | | | | $C_{\text{VDD}}$ | 470 nF | Digital supply voltage spikes filtering and for improved robustness against battery voltage transients | | | | | $C_{VS1}$ | 100 nF | Battery voltage spikes filtering | | | | | $C_{VS2}$ | - | Filtering / buffer capacitor located at VBAT connector | | | | | C <sub>VSGND</sub> | 22 nF | Battery voltage spikes filtering | | | | | C <sub>OUT</sub> | 10 nF | For improved electromagnetic compatibility (EMC) | | | | | $R_{GND}$ | 47 Ω | Ground voltage spikes filtering for improved robustness against battery voltage transients | | | | | $T_1$ | BC 807 | Switch the battery voltage for Open Load in OFF diagnosis | | | | | R <sub>PD</sub> | 47 kΩ | Output polarization (pull-down) Ensure polarization of BTS71220-4ESP output to distinguish between Open Load and Short to $V_{\rm S}$ in OFF diagnosis | | | | | R <sub>OL</sub> | 1.5 kΩ | Output polarization (pull-up) Ensure polarization of BTS71220-4ESP output during Open Load in OFF diagnosis | | | | Note: The suggested component values above are determined for typical applications with 5 V microcontrollers. Based on the application circuit and the used components connected to BTS71220-4ESP, it could be necessary to adjust the recommended values to stay below the maximum ratings for all components under all operating conditions (e.g. reverse battery, transients on battery, etc.). # BTS71220-4ESP SPOC™+2 # **Application Information** ### **Further Application Information** 11.3 - Please contact us for information regarding the Pin FMEA - For further information you may contact <a href="http://www.infineon.com/">http://www.infineon.com/</a> ## **Package Outlines** # 12 Package Outlines Figure 47 PG-TSDSO-24 (Thin (Slim) Dual Small Outline 24 pins) Package drawing # infineon ## **Package Outlines** Figure 48 PG-TSDSO-24 (Thin (Slim) Dual Small Outline 24 pins) Package pads and stencil ## **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). ## **Further information on packages** https://www.infineon.com/packages # **SPOC™ +2** # infineon **Revision History** # 13 Revision History Table 43 BTS71220-4ESP - List of changes | Revision | Changes | |--------------------------|----------------------| | <b>1.00</b> , 2022-04-05 | Data Sheet available | # **BTS71220-4ESP SPOC™+2** # infineon ## **Table of Contents** # **Table of Contents** | 1 | Overview | 1 | |--------------|------------------------------------------------------------|----| | 2 | Block Diagram and Terms | 4 | | 2.1 | Block Diagram | | | 2.2 | Terms | 5 | | 3 | Pin Configuration | c | | 3.1 | Pin Assignment | | | 3.2 | Pin Definitions and Functions | | | | | | | 4 | General Product Characteristics | | | 4.1 | Absolute Maximum Ratings - General | | | 4.2<br>4.2.1 | Absolute Maximum Ratings - Power Stages | | | 4.2.1 | Power Stages - 9.5 m $\Omega$ channels | | | 4.2.2<br>4.3 | Power Stages - 22.5 m $\Omega$ channels | | | 4.3<br>4.4 | Thermal Resistance | | | 4.4.1 | PCB Setup | | | 4.4.2 | Thermal Impedance | | | | · | | | 5 | Logic Pins | | | 5.1 | Input Pins (INn) | | | 5.2 | Advanced Features Pins | | | 5.2.1 | SPI Pins | | | 5.2.2 | Limp Home Input (LHI) Pin | | | 5.3 | Electrical Characteristics Logic Pins | | | 5.4 | Electrical Characteristics Logic Pins - Advanced Features | | | 6 | Power Supply | | | 6.1 | Operation Modes | | | 6.1.1 | Unsupplied | | | 6.1.2 | Power-up | | | 6.1.3 | Sleep mode | | | 6.1.4 | Stand-by mode | | | 6.1.5 | Ready mode | | | 6.1.6 | Active mode | | | 6.1.7 | Limp Home mode | | | 6.1.8 | Limp Home Active mode | | | 6.1.9 | Definition of Operation modes transition times | | | 6.2 | Undervoltage on $V_S$ | | | 6.3<br>6.4 | Reset Condition Electrical Characteristics Power Supply | | | 6.4.1 | | | | | Electrical Characteristics Power Supply | | | 6.5<br>6.5.1 | Electrical Characteristics Power Supply - Product Specific | | | 6.5.1 | BTS71220-4ESP | | | 7 | Power Stages | | | 7.1 | Output ON-State Resistance | | | 7.2 | Switching loads | | | 7.2.1 | Switching Resistive Loads | 31 | # SPOC™+2 ## **Table of Contents** | 7.2.2 | Switching Inductive Loads | . 32 | |----------------|-------------------------------------------------------------|------| | 7.2.3 | Output Voltage Limitation | . 33 | | 7.2.4 | Switching Capacitive Loads | . 33 | | 7.3 | Advanced Switching Characteristics | | | 7.3.1 | Inverse Current behavior | . 34 | | 7.3.2 | Switching Channels in Parallel | . 35 | | 7.3.3 | Cross Current robustness with H-Bridge configuration | | | 7.4 | Electrical Characteristics Power Stages | | | 7.4.1 | Electrical Characteristics Power Stages | | | 7.5 | Electrical Characteristics - Power Output Stages | | | 7.5.1 | Power Output Stage - 9.5 mΩ | | | 7.5.2 | Power Output Stage - 22.5 m $\Omega$ | | | 2 | Protection | | | 3.1 | Overtemperature Protection | | | 3.2 | Overload Protection | | | 3.3 | Protection and Diagnosis in case of Fault | | | 3.3.1 | Restart Strategy | | | 3.4 | Additional protections | | | 3.4.1 | Reverse Polarity Protection | | | 3.4.2 | Overvoltage Protection | | | 3.4.2<br>3.5 | Protection against loss of connection | | | 3.5.1 | Loss of Battery and Loss of Load | | | 3.5.2 | Loss of Ground | | | | Electrical Characteristics Protection | | | 3.6<br>3.6.1 | | | | | Electrical Characteristics Protection | | | 3.7<br>3.7.1 | Electrical Characteristics Protection - Power Output Stages | | | 3.7.1<br>3.7.2 | Protection Power Output Stage - 9.5 mΩ | | | 5.1.2 | Protection Power Output Stage - 22.5 m $\Omega$ | | | ) | Diagnosis | | | 9.1 | Overview | | | 9.2 | Diagnosis Word at SPI | | | 9.3 | Diagnosis in ON state | | | 9.3.1 | Current Sense (k <sub>ILIS</sub> ) | | | 9.3.2 | Current Sense Multiplexer | | | 9.4 | Diagnosis in OFF state | | | 9.4.1 | Switch Bypass Monitor | | | 9.5 | SENSE Timings | | | 9.6 | Electrical Characteristics Diagnosis | | | 9.6.1 | Electrical Characteristics Diagnosis | | | 9.7 | Electrical Characteristics Diagnosis - Power Output Stages | | | 9.7.1 | Diagnosis Power Output Stage - 9.5 m $\Omega$ | | | 9.7.2 | Diagnosis Power Output Stage - 22.5 m $\Omega$ | . 62 | | LO | Serial Peripheral Interface (SPI) | . 64 | | L0.1 | SPI Signal Description | | | L0.2 | Daisy Chain Capability | | | 10.3 | Timing Diagrams | . 66 | # SPOC™+2 ## **Table of Contents** | | Table of Contents | 95 | |--------|-------------------------------------|----| | 13 | Revision History | 84 | | 12 | Package Outlines | 82 | | 11.3 | Further Application Information | 81 | | 11.2 | External Components | | | 11.1 | Application setup | 79 | | 11 | Application Information | 79 | | 10.9 | SPI command quick list | 78 | | 10.8 | SPI Checksum Verification | | | 10.7 | SPI Configuration Registers | 72 | | 10.6.2 | Diagnosis Registers - Responses | 71 | | 10.6.1 | Diagnosis Registers - Read Commands | | | 10.6 | SPI Diagnosis Registers | 71 | | 10.5 | SPI Protocol | 68 | | 10.4 | Electrical Characteristics | 67 | | | | | ### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2022-04-05 Published by Infineon Technologies AG 81726 Munich, Germany © 2022 Infineon Technologies AG. All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com Document reference Z8F80289457 ### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). ### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.