# Static Drive, 1/2-Duty Drive General-Purpose LCD Driver

#### Overview

The LC75841PE is static drive or 1/2-duty drive, microcontroller-controlled general-purpose LCD driver that can be used in applications such as frequency display in products with electronic tuning. In addition to being capable to drive up to 54 segments directly, it can control up to 4 general-purpose output ports.

#### Features

• Serial data control of switching between static drive mode and 1/2 duty drive mode.

When 1/1-duty: Capable of driving up to 27 segments

When 1/2-duty: Capable of driving up to 54 segments

- Serial data input supports CCB\* format communication with the system controller.
- Serial data control of the power-saving mode based backup function and the all segments forced off function.
- Serial data control of switching between the segment output port and general-purpose output port functions

(up to 4 general-purpose output ports).

- Serial data control of the frame frequency of the common and segment output waveforms.
- Either RC oscillator operating or external clock operating mode can be selected with the serial control data.
- High generality, since display data is displayed directly without the intervention of a decoder circuit.
- The  $\overline{\text{INH}}$  pin allows the display to be forced to the off state.
- Allows compatible operation with the LC75842 (842 mode transfer function).



### **ON Semiconductor®**

www.onsemi.com



LQFP36 7x7 / QFP36

\* Computer Control Bus (CCB) is an ON Semiconductor's original bus format and the bus addresses are controlled by ON Semiconductor.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 19 of this data sheet.

### Specifications Absolute Maximum Ratings at Ta = 25°C, V<sub>SS</sub> = 0 V

| Deverseter                  | Currential          | Conditions                           | Detinge                      | Linit |
|-----------------------------|---------------------|--------------------------------------|------------------------------|-------|
| Parameter                   | Symbol              | Conditions                           | Ratings                      | Unit  |
| Maximum supply voltage      | V <sub>DD</sub> max | V <sub>DD</sub>                      | –0.3 to +7.0                 | V     |
| Input voltage               | V <sub>IN</sub> 1   | CE, CL, DI, INH                      | –0.3 to +7.0                 | V     |
|                             | V <sub>IN</sub> 2   | OSC                                  | –0.3 to V <sub>DD</sub> +0.3 | v     |
| Output voltage              | VOUT                | S1 to S27, COM1, COM2, P1 to P4, OSC | –0.3 to V <sub>DD</sub> +0.3 | V     |
| Output current              | IOUT1               | S1 to S27                            | 300                          | μA    |
|                             | IOUT <sup>2</sup>   | COM1, COM2                           | 3                            |       |
|                             | IOUT3               | P1 to P4                             | 5                            | mA    |
| Allowable power dissipation | Pd max              | Ta = 105°C                           | 50                           | mW    |
| Operating temperature       | Topr                |                                      | –40 to +105                  | °C    |
| Storage temperature         | Tstg                |                                      | –55 to +125                  | °C    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### Allowable Operating Ranges at Ta = -40 to +105°C, V<sub>SS</sub> = 0 V

| Parameter                                               | Cumbol            | Conditions -                                    |                              |                     | Ratings |                    | unit |
|---------------------------------------------------------|-------------------|-------------------------------------------------|------------------------------|---------------------|---------|--------------------|------|
| Parameter                                               | Symbol            |                                                 |                              | min                 | typ     | max                | unit |
| Supply voltage                                          | V <sub>DD</sub>   | V <sub>DD</sub>                                 |                              | 4.0                 |         | 6.0                | V    |
| Input high-level voltage                                | V <sub>IH</sub> 1 | CE, CL, DI, INH                                 |                              | 0.45V <sub>DD</sub> |         | 6.0                | V    |
|                                                         | V <sub>IH</sub> 2 | OSC External cl                                 | ock operating mode           | 0.45V <sub>DD</sub> |         | V <sub>DD</sub>    | v    |
| Input low-level voltage                                 | VIL1              | CE, CL, DI, INH                                 |                              | 0                   |         | 0.2V <sub>DD</sub> | V    |
|                                                         | V <sub>IL</sub> 2 | OSC External cl                                 | ock operating mode           | 0                   |         | 0.2V <sub>DD</sub> | V    |
| Recommended external<br>resistor<br>for RC oscillation  | Rosc              | OSC RC oscillator operating mode                |                              |                     | 39      |                    | kΩ   |
| Recommended external<br>capacitor<br>for RC oscillation | Cosc              | OSC RC oscillator operating mode                |                              |                     | 1000    |                    | pF   |
| Guaranteed range of RC oscillation                      | fosc              | OSC RC oscillat                                 | tor operating mode           | 19                  | 38      | 76                 | kHz  |
| External clock operating<br>frequency                   | fCK               | OSC External clock operating mode<br>[Figure 3] |                              | 19                  | 38      | 76                 | kHz  |
| External clock duty cycle                               | РСК               | OSC External clock operating mode<br>[Figure 3] |                              | 30                  | 50      | 70                 | %    |
| Data setup time                                         | tds               | CL, DI                                          | [Figure 1], [Figure 2]       | 160                 |         |                    | ns   |
| Data hold time                                          | tdh               | CL, DI                                          | [Figure 1], [Figure 2]       | 160                 |         |                    | ns   |
| CE wait time                                            | tcp               | CE, CL                                          | [Figure 1], [Figure 2]       | 160                 |         |                    | ns   |
| CE setup time                                           | tcs               | CE, CL                                          | [Figure 1], [Figure 2]       | 160                 |         |                    | ns   |
| CE hold time                                            | tch               | CE, CL                                          | [Figure 1], [Figure 2]       | 160                 |         |                    | ns   |
| High-level clock pulse width                            | tφH               | CL                                              | [Figure 1], [Figure 2]       | 160                 |         |                    | ns   |
| Low-level clock pulse width                             | tφL               | CL                                              | [Figure 1], [Figure 2]       | 160                 |         |                    | ns   |
| Rise time                                               | tr                | CE, CL, DI                                      | [Figure 1], [Figure 2]       |                     | 160     |                    | ns   |
| Fall time                                               | tf                | CE, CL, DI                                      | [Figure 1], [Figure 2]       |                     | 160     |                    | ns   |
| INH switching time                                      | tc                | INH, CE [Figure                                 | e 4], [Figure 5], [Figure 6] | 10                  |         |                    | μS   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

| Parameter                   | Symbol                       | Pin             | Conditions                                                                                                                                                                                                        |                            | Ratings             |                            | unit |
|-----------------------------|------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|----------------------------|------|
| T diameter                  | Cymbol                       |                 | Conditions                                                                                                                                                                                                        | min                        | typ                 | max                        | unit |
| Hysteresis                  | VH                           | CE, CL, DI, INH |                                                                                                                                                                                                                   |                            | 0.03V <sub>DD</sub> |                            | V    |
| Input high-level            | I <sub>IH</sub> 1            | CE, CL, DI, INH | V <sub>I</sub> = 6.0 V                                                                                                                                                                                            |                            |                     | 5.0                        |      |
| current                     | I <sub>IH</sub> 2            | OSC             | V <sub>I</sub> = V <sub>DD</sub> External clock<br>operating mode                                                                                                                                                 |                            |                     | 5.0                        | μA   |
| Input low-level             | l <sub>IL</sub> 1            | CE, CL, DI, INH | V <sub>I</sub> = 0 V                                                                                                                                                                                              | -5.0                       |                     |                            |      |
| current                     | IIL2                         | OSC             | V <sub>I</sub> = 0 V External clock<br>operating mode                                                                                                                                                             | -5.0                       |                     |                            | μA   |
| Output high-level           | V <sub>OH</sub> 1            | S1 to S27       | I <sub>O</sub> = -20 μA                                                                                                                                                                                           | V <sub>DD</sub> -0.9       |                     |                            |      |
| voltage                     | V <sub>OH</sub> 2            | COM1, COM2      | I <sub>O</sub> = -100 μA                                                                                                                                                                                          | V <sub>DD</sub> -0.9       |                     |                            | V    |
|                             | V <sub>OH</sub> 3            | P1 to P4        | I <sub>O</sub> = -1 mA                                                                                                                                                                                            | V <sub>DD</sub> -0.9       |                     |                            |      |
| Output low-level            | V <sub>OL</sub> 1            | S1 to S27       | I <sub>O</sub> = 20 μA                                                                                                                                                                                            |                            |                     | 0.9                        |      |
| voltage                     | V <sub>OL</sub> 2 COM1, COM2 |                 | I <sub>O</sub> = 100 μA                                                                                                                                                                                           |                            |                     | 0.9                        | V    |
|                             | V <sub>OL</sub> 3            | P1 to P4        | I <sub>O</sub> = 1 mA                                                                                                                                                                                             |                            |                     | 0.9                        |      |
| Output middle-level voltage | V <sub>MID</sub>             | COM1, COM2      | 1/2 bias I <sub>O</sub> = $\pm 100 \ \mu A$                                                                                                                                                                       | 1/2V <sub>DD</sub><br>-0.9 |                     | 1/2V <sub>DD</sub><br>+0.9 | V    |
| Oscillator frequency        | fosc                         | OSC             | RC oscillator operating mode,<br>Rosc = $39 k\Omega$ , Cosc = $1000 pF$                                                                                                                                           | 30.4                       | 38                  | 45.6                       | kHz  |
| Current drain               | IDD1                         | V <sub>DD</sub> | Power-saving mode                                                                                                                                                                                                 |                            |                     | 15                         |      |
|                             | I <sub>DD</sub> 2            | V <sub>DD</sub> | V <sub>DD</sub> = 6.0 V, Output open,<br>RC oscillator operating mode,<br>fosc = 38 kHz, Static                                                                                                                   |                            | 350                 | 700                        |      |
|                             | I <sub>DD</sub> 3            | V <sub>DD</sub> | V <sub>DD</sub> = 6.0 V, Output open,<br>RC oscillator operating mode,<br>fosc = 38 kHz, 1/2 duty                                                                                                                 |                            | 1500                | 3000                       |      |
|                             | I <sub>DD</sub> 4            | V <sub>DD</sub> | $V_{DD} = 6.0 \text{ V}, \text{ Output open,}$<br>External clock operating mode,<br>f <sub>CK</sub> = 38 kHz,<br>V <sub>IH</sub> 2 = 0.5V <sub>DD</sub> ,<br>V <sub>IL</sub> 2 = 0.1V <sub>DD</sub> ,<br>Static   |                            | 450                 | 900                        | μA   |
|                             | I <sub>DD</sub> 5            | V <sub>DD</sub> | $V_{DD} = 6.0 \text{ V}, \text{ Output open},$<br>External clock operating mode,<br>f <sub>CK</sub> = 38 kHz,<br>V <sub>IH</sub> 2 = 0.5V <sub>DD</sub> ,<br>V <sub>IL</sub> 2 = 0.1V <sub>DD</sub> ,<br>1/2 duty |                            | 1600                | 3200                       |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### 1. When CL is stopped at the low level



[Figure 1]

2. When CL is stopped at the high level





3. OSC pin clock timing in external clock operating mode



[Figure 3]

#### **Package Dimensions**

unit : mm

#### LQFP36 7x7 / QFP36 CASE 561AV ISSUE A



NOTE: The measurements are not to guarantee but for reference only.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **Pin Assignment**



### **Block Diagram**



#### **Pin Functions**

| Symbol                      | Pin No.           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Active | I/O       | Handling<br>when<br>unused |
|-----------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|----------------------------|
| S1/P1 to S4/P4<br>S5 to S27 | 1 to 4<br>5 to 27 | Segment outputs for displaying the display data transferred by serial data input.<br>The S1/P1 to S4/P4 pins can be used as general-purpose output ports when so set<br>up by the control data.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 0         | OPEN                       |
| COM1<br>COM2                | 36<br>35          | Common driver outputs. The frame frequency is fo [Hz].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -      | 0         | OPEN                       |
| OSC                         | 28                | Oscillator connection. An oscillator circuit is formed by connecting an external resistor and capacitor to this pin. This pin can be used as the external clock input pin if external clock operating mode is selected with the control data.                                                                                                                                                                                                                                                                                                                                                                                                    | -      | I/O       | V <sub>DD</sub>            |
| CE<br>CL<br>DI              | 32<br>33<br>34    | Serial data transfer inputs. Must be connected to the controller.<br>CE: Chip enable<br>CL: Synchronization clock<br>DI: Transfer data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        | <br> <br> | GND                        |
| ĪNH                         | 30                | Display off control input   • INH = low (V <sub>SS</sub> )Display forced off   S1/P1 to S4/P4 = low (V <sub>SS</sub> )   (These pins are forcibly set to the segment output port function and held at the V <sub>SS</sub> level.)   S5 to S27 = low (V <sub>SS</sub> )   COM1, COM2 = low (V <sub>SS</sub> )   OSC = Z (high impedance)   RC oscillation stopped   Inhibits external clock input.   • INH = high (V <sub>DD</sub> )Display on   RC oscillation enabled (RC oscillator operating mode)   Enables external clock input (external clock operating mode)   However, serial data transfer is possible when the display is forced off. | L      | I         | GND                        |
| V <sub>DD</sub>             | 29                | Power supply. Provide a voltage in the range 4.0 to 6.0 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -      | -         | -                          |
| V <sub>SS</sub>             | 31                | Ground pin. Must be connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -      | -         | -                          |

#### **Serial Data Transfer Formats**

(1) Static drive mode

1. When CL is stopped at the low level



Note: DD is the direction data.

- CCB address ...... "44H"
- D1 to D27 ..... Display data
- P0 to P2 ...... Segment output port/general-purpose output port switching control data
- DT ..... Static drive or 1/2 duty drive switching control data
- FC0 to FC2 ...... Common/segment output waveform frame frequency control data
- OC ..... RC oscillator operating mode/external clock operating mode switching control data
- SC ...... Segments on/off control data
- BU ...... Normal mode/power-saving mode control data

(2) 1/2 duty drive mode1. When CL is stopped at the low level



Note: DD is the direction data.

- CCB address ...... "44H"
- D1 to D54 ..... Display data
- P0 to P2 ...... Segment output port/general-purpose output port switching control data
- DT ..... Static drive or 1/2 duty drive switching control data
- FC0 to FC2 ...... Common/segment output waveform frame frequency control data
- OC ..... RC oscillator operating mode/external clock operating mode switching control data
- SC ..... Segments on/off control data
- BU ...... Normal mode/power-saving mode control data

#### Serial Data Transfer Formats (When in 842 mode data transfer)

- (1) 1/2 duty drive mode (When in 842 mode data transfer)
- 1. When CL is stopped at the low level



2. When CL is stopped at the high level



Note: DD is the direction data.

- CCB address ...... "44H"
- D1 to D54 ..... Display data
- BU ..... Normal mode/power-saving mode control data
- SC ..... Segments on/off control data

### Serial Data Transfer Examples

(1) Static drive mode

The serial data shown in the figure below must be sent.



### Serial Data Transfer Examples (When in 842 mode data transfer)

- (1) 1/2 duty drive mode (When in 842 mode data transfer)
- When 29 or more segments are used 80 bits of serial data (including CCB address bits) must be sent.

| 8 bits                                       | 32 bits                                                           |
|----------------------------------------------|-------------------------------------------------------------------|
| ← 0 0 1 0 0 0 1 0<br>B0 B1 B2 B3 A0 A1 A2 A3 |                                                                   |
| 0 0 1 0 0 1 0<br>B0 B1 B2 B3 A0 A1 A2 A3     | D29 D30 D43 D44 D45 D46 D47 D48 D49 D50 D51 D52 D53 D54 0 0 0 0 1 |

• When fewer than 29 segments are used The serial data shown in the figure below (the D1 to D28 display data, and the control data) must be sent.

| 8 bits                                 | 32 bit | 3                                     |
|----------------------------------------|--------|---------------------------------------|
|                                        |        |                                       |
| $\leftarrow 0 \ 0 \ 1 \ 0 \ 0 \ 1 \ 0$ |        | D22 D23 D24 D25 D26 D27 D28 BU SC 0 0 |
| B0 B1 B2 B3 A0 A1 A2 A3                |        |                                       |

#### **Control Data Functions**

1. P0 to P2: Segment output port/general-purpose output port switching control data

These control data bits switch the segment output port/general-purpose output port functions of the S1/P1 to S4/P4 output pins.

However, segment output port is forcibly selected when in 842 mode data transfer.

| Control data |    |    | Output pin state |       |       |       |
|--------------|----|----|------------------|-------|-------|-------|
| P0           | P1 | P2 | S1/P1            | S2/P2 | S3/P3 | S4/P4 |
| 0            | 0  | 0  | S1               | S2    | S3    | S4    |
| 0            | 0  | 1  | P1               | S2    | S3    | S4    |
| 0            | 1  | 0  | P1               | P2    | S3    | S4    |
| 0            | 1  | 1  | P1               | P2    | P3    | S4    |
| 1            | 0  | 0  | P1               | P2    | P3    | P4    |

Note: Sn (n = 1 to 4): Segment output ports

Pn (n = 1 to 4): General-purpose output ports

Note that when the general-purpose output port function is selected, the correspondence between the output pins and the display data will be that shown in the table.

| Output pip | Corresponding display data |                     |  |
|------------|----------------------------|---------------------|--|
| Output pin | Static drive mode          | 1/2 duty drive mode |  |
| S1/P1      | D1                         | D1                  |  |
| S2/P2      | D2                         | D3                  |  |
| S3/P3      | D3                         | D5                  |  |
| S4/P4      | D4                         | D7                  |  |

For example, if the general-purpose output port function is selected for the S4/P4 output pin in 1/2 duty drive mode, it will output a high level (V<sub>DD</sub>) when display data D7 is 1, and a low level (V<sub>SS</sub>) when D7 is 0.

2. DT: Static drive mode or 1/2 duty drive mode switching control data

This control data bit selects either static drive mode or 1/2 duty drive mode.

However, 1/2 duty drive mode is forcibly selected when in 842 mode data transfer.

| DT | Duty drive mode Output pin state (COM2 |                       |  |
|----|----------------------------------------|-----------------------|--|
| 0  | Static drive mode                      | V <sub>SS</sub> level |  |
| 1  | 1/2 duty drive mode                    | COM2                  |  |

Note: COM2...Common output

3. FC0 to FC2: Common/segment output waveform frame frequency control data These control data bits set the frame frequency of the common and segment output waveforms.

However, fo=fosc/384 is forcibly selected when in 842 mode data transfer.

|                                | Control data |     |     |  |  |
|--------------------------------|--------------|-----|-----|--|--|
| Frame frequency fo [Hz]        | FC2          | FC1 | FC0 |  |  |
| fosc/768, f <sub>CK</sub> /768 | 0            | 1   | 1   |  |  |
| fosc/576, f <sub>CK</sub> /576 | 1            | 1   | 1   |  |  |
| fosc/384, f <sub>CK</sub> /384 | 0            | 0   | 0   |  |  |
| fosc/288, f <sub>CK</sub> /288 | 1            | 0   | 0   |  |  |
| fosc/192, f <sub>CK</sub> /192 | 0            | 1   | 0   |  |  |

#### 4. OC: RC oscillator operating mode/external clock operating mode switching control data This control data bit switches the OSC pin function

(either RC oscillator operating mode or external clock operating mode).

However RC oscillator operating mode is forcibly selected when in 842 mode data transfer.

| OC | OSC pin function              |
|----|-------------------------------|
| 0  | RC oscillator operating mode  |
| 1  | External clock operating mode |

Note: An external resistor, Rosc, and an external capacitor, Cosc, must be connected to the OSC pin if RC oscillator operating mode is selected.

5. SC: Segment on/off control data

This control data bit controls the on/off state of the segments.

| SC | Display state |  |
|----|---------------|--|
| 0  | On            |  |
| 1  | Off           |  |

Note that when the segments are turned off by setting SC to 1, the segments are turned off by outputting segment off waveforms from the segment output pins.

#### 6. BU: Normal mode/power-saving mode control data

This control data bit selects either normal mode or power-saving mode.

| BU | Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0  | Normal mode                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1  | Power-saving mode.<br>$\left(\begin{array}{c} In RC oscillator operating mode (OC = 0), the OSC pin oscillator is stopped, and in external clock operating mode (OC = 1), acceptance of the external clock is stopped. In this mode the common and segment output pins go to the VSS levels. However, S1/P1 to S4/P4 output pins that are set to be general-purpose output ports by the control data P0 to P2 can be used as general-purpose output ports.$ |

#### **Display Data and Output Pin Correspondence**

(1) Static drive mode

| Output pin | COM1 |  |
|------------|------|--|
| S1/P1      | D1   |  |
| S2/P2      | D2   |  |
| S3/P3      | D3   |  |
| S4/P4      | D4   |  |
| S5         | D5   |  |
| S6         | D6   |  |
| S7         | D7   |  |
| S8         | D8   |  |
| S9         | D9   |  |
| S10        | D10  |  |
|            |      |  |

| Output pin | COM1 |
|------------|------|
| S11        | D11  |
| S12        | D12  |
| S13        | D13  |
| S14        | D14  |
| S15        | D15  |
| S16        | D16  |
| S17        | D17  |
| S18        | D18  |
| S19        | D19  |
| S20        | D20  |

| Output pin | COM1 |
|------------|------|
| S21        | D21  |
| S22        | D22  |
| S23        | D23  |
| S24        | D24  |
| S25        | D25  |
| S26        | D26  |
| S27        | D27  |
|            |      |

Notes: This applies to the case where the S1/P1 to S4/P4 output pins are set to be segment output ports. The static drive mode cannot be selected when in 842 mode data transfer.

For example, the table below lists the output states for the S11 output pin.

| Display data | Output pin (S11) state                       |  |
|--------------|----------------------------------------------|--|
| D11          |                                              |  |
| 0            | The LCD segment corresponding to COM1 is off |  |
| 1            | The LCD segment corresponding to COM1 is on  |  |

### (2) 1/2 duty drive mode

| Output pin | COM1 | COM2 |
|------------|------|------|
| S1/P1      | D1   | D2   |
| S2/P2      | D3   | D4   |
| S3/P3      | D5   | D6   |
| S4/P4      | D7   | D8   |
| S5         | D9   | D10  |
| S6         | D11  | D12  |
| S7         | D13  | D14  |
| S8         | D15  | D16  |
| S9         | D17  | D18  |
| S10        | D19  | D20  |

|   | Output pin | COM1 | COM2 |
|---|------------|------|------|
|   | S11        | D21  | D22  |
|   | S12        | D23  | D24  |
|   | S13        | D25  | D26  |
|   | S14        | D27  | D28  |
|   | S15        | D29  | D30  |
|   | S16        | D31  | D32  |
|   | S17        | D33  | D34  |
|   | S18        | D35  | D36  |
|   | S19        | D37  | D38  |
|   | S20        | D39  | D40  |
| 0 |            | 4    | 1    |

| Output pin | COM1 | COM2 |
|------------|------|------|
| S21        | D41  | D42  |
| S22        | D43  | D44  |
| S23        | D45  | D46  |
| S24        | D47  | D48  |
| S25        | D49  | D50  |
| S26        | D51  | D52  |
| S27        | D53  | D54  |

Note: This applies to the case where the S1/P1 to S4/P4 output pins are set to be segment output ports.

For example, the table below lists the output states for the S11 output pin.

| Displa | ay data |                                                          |  |
|--------|---------|----------------------------------------------------------|--|
| D21    | D22     | Output pin (S11) state                                   |  |
| 0      | 0       | The LCD segments corresponding to COM1 and COM2 are off. |  |
| 0      | 1       | The LCD segment corresponding to COM2 is on.             |  |
| 1      | 0       | The LCD segment corresponding to COM1 is on.             |  |
| 1      | 1       | The LCD segments corresponding to COM1 and COM2 are on.  |  |

#### **Output Waveforms (Static drive mode)**



### Output Waveforms (1/2 duty, 1/2 bias drive mode)



| Control data |     |     |                                |  |
|--------------|-----|-----|--------------------------------|--|
| FC0          | FC1 | FC2 | Frame frequency fo [Hz]        |  |
| 1            | 1   | 0   | fosc/768, f <sub>CK</sub> /768 |  |
| 1            | 1   | 1   | fosc/576, f <sub>CK</sub> /576 |  |
| 0            | 0   | 0   | fosc/384, f <sub>CK</sub> /384 |  |
| 0            | 0   | 1   | fosc/288, f <sub>CK</sub> /288 |  |
| 0            | 1   | 0   | fosc/192, f <sub>CK</sub> /192 |  |

### Display Control and the INH Pin

Since the IC's internal data (the display data D1 to D27 and the control data when in static drive mode, and the display data D1 to D54 and the control data when in 1/2 duty drive mode) is undefined when power is first applied, applications should set the  $\overline{INH}$  pin low at the same time as power is applied to turn off the display (setting S1/P1 to S4/P4 and S5 to S27, COM1, and COM2 to the V<sub>SS</sub> level) and during this period send serial data from the controller. The controller should then set the  $\overline{INH}$  pin high after the data transfer has completed. This procedure prevents unnecessary display at power on. (See figure 4, figure 5 and figure 6)



#### Notes on Controller Transfer of Display Data

Since the LC75841PE transfer the display data (D1 to D54) in two separate transfer operations in 1/2 duty drive mode, we recommend that applications make a point of completing all of the display data transfer within a period of less than 30 ms to prevent observable degradation of display quality.

#### **OSC Pin Peripheral Circuit**

(1) RC oscillator operating mode (control data OC = 0)

An external resistor, Rosc, and an external capacitor, Cosc, must be connected between the OSC pin and GND if RC oscillator operating mode is selected.



(2) External clock operating mode (control data OC = 1)

When the external clock operating mode is selected, insert a current protection resistor Rg (4.7 to 47 k $\Omega$ ) between the OSC pin and external clock output pin (external oscillator). Determine the value of the resistance according to the allowable current value at the external clock output pin. Also make sure that the waveform of the external clock is not heavily distorted.



Note: Allowable current value at external clock output pin >  $\frac{V_{DD}}{Rg}$ 



- \*2: In RC oscillator operating mode, an external resistor, Rosc, and an external capacitor, Cosc, must be connected between the OSC pin and ground. If external clock operating mode is selected, a current protection resistor, Rg (4.7 to 47 k $\Omega$ ), must be inserted between the external clock output pin (on the external oscillator) and the OSC pin. (See the "OSC Pin Peripheral Circuit" section.)
- \*3: When a capacitor except the recommended external capacitance (Cosc = 1000 pF) is connected to the OSC pin, it should be in the range 220 to 2200 pF.
- \*4: The pins to be connected to the controller (CE, CL, DI, INH) can handle 3.3 V or 5.0 V.

#### **Sample Application Circuit 2**

(P1) General-purpose 1/2 duty drive mode (P2) Output ports Used for functions (P<u>3)</u>→ such as backlight (P4) control OSC  $+5 \text{ OV} \longrightarrow$ VDD COM1 \*2 COM2 Vss P1/S1 -CD panel (up to 54 segments) P2/S2 P3/S3 P4/S4 S5 ĪNH CE S25 From the controller CL S26 DI S27

- \*2: In RC oscillator operating mode, an external resistor, Rosc, and an external capacitor, Cosc, must be connected between the OSC pin and ground. If external clock operating mode is selected, a current protection resistor, Rg (4.7 to 47 k $\Omega$ ), must be inserted between the external clock output pin (on the external oscillator) and the OSC pin. (See the "OSC Pin Peripheral Circuit" section.)
- \*3: When a capacitor except the recommended external capacitance (Cosc = 1000 pF) is connected to the OSC pin, it should be in the range 220 to 2200 pF.
- \*4: The pins to be connected to the controller (CE, CL, DI, INH) can handle 3.3 V or 5.0 V.

#### **ORDERING INFORMATION**

| Device       | Package                                                      | Shipping (Qty / Packing) |
|--------------|--------------------------------------------------------------|--------------------------|
| LC75841PE-H  | LQFP36 7x7 / QFP36 1250 / Tray JEDE (Pb-Free / Halogen Free) |                          |
| LC75841PES-H | LQFP36 7x7 / QFP36<br>(Pb-Free / Halogen Free)               | 1250 / Tray JEDEC        |

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or the rights of others. ON Semiconductor products are not designed, intended, or authorized for unauthorized application, Buyer shall evices or medical devices with a same or similar classification in a foreign jurisdiction or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the suitability. Affirmative Action Employer. This literature is subject to all applicabile copyright have and is not for reseale in any m