Datasheet # Power Over Ethernet 802.3af/at PD Controller The PD70101 and PD70201 are integrated Powered Device Interface and PWM controllers for a DC-DC converter used in IEEE802.3af and IEEE802.3at applications. The PD70101 can be used for IEEE802.3af or IEEE802.3at Type 1 applications, while the PD70201 can also be used in IEEE802.3at Type 2 applications. A single PD70201 can be used in 4-pair applications which consumes up to 47.7W. These devices have a number of features designed to improve efficiency and reliability: **Detection and Classification**: The front end interface includes detection and classification circuitry. The detection signature resistor is disconnected upon completion of the detection phase. The system then begins the classification phase. Classification can be configured for Classes 0 to 4 via an external resistor. The PD70201 includes a two-events classification identification circuit which generates a flag to inform the PD application whether the Power Source Equipment (PSE) is Type 1 or Type 2. **Capacitor**: A current limited internal MOSFET switch charges the input capacitor of the DC-DC converter. This capacitor is discharged in a timely manner when the input power is removed. **Gate drivers**: The PWM DC-DC controller has two built-in gate drivers designed to swing between VCC and GND. These 2 out-of-phase driver stages can be configured for synchronous rectification or active clamp. **Peak current mode control**: The DC-DC converter employs peak current mode control for better line and load step response. The switching frequency can be set from 100kHz to 500kHz, enabling a size and efficiency trade off. **Maximum duty cycle** is limited to 50% to reduce the power MOSFET switch voltage to two times the input voltage; a 150V rated MOSFET can be used for the primary side switch. The secondary synchronous MOSFET voltage rating depends on the output voltage and can be higher or lower than the primary side MOSFET switch. **Soft-start circuit**: The devices include a soft-start circuit to control the output voltage rise time (user settable) at start up, and to limit the inrush current. An integrated startup bias circuit powers the DC-DC controller, until the device starts up by the voltage generated by the bootstrap circuit. Low Voltage Protection Warning and Monitoring: Dual Under Voltage Lock Out (UVLO), which monitors both the PoE Port Input Voltage and VCC, ensures reliable operation during any system disturbances. The PoE port UVLO has a programmable threshold and hysteresis to enable tailoring to the desired turn on and turn off voltage. An internal current sense amplifier with a Kelvin connection allows the use of an extremely low resistor to measure the current sense threshold voltage (200 mV) which optimizes efficiency. Low Power Mode operation is provided to improve efficiency under light loads such as when the PD is in standby. The user can define at what power level the unit enters low power mode by means of a single resistor value. Rev.2.0, 17-Jan-2017 #### **Features** - IEEE802.3af and IEEE802.3at Compliant - Support for 4-pair Applications of up to 47.7W With a Single IC - Two-events Classification Identification With a Level Signal Indicating Type 1 or Type 2 PSE - Less Than 10 µA (typical) Offset Current During Detection - Signature Resistor is Disconnected upon Detection - Programmable Classification Setting With a Single Resistor - Integrated 0.6 Ohm Isolating MOSFET Switch With Inrush Current Limit - Power Off DC-DC Input Capacitor Discharge - 100 kHz to 500 kHz Adjustable DC-DC Switching Frequency - DC-DC Frequency Can Be Synchronized to External Clock - Supports Low Power Mode Operation for Higher Efficiency 50% Maximum Duty Cycle - Soft-start Circuit to Control The Output Voltage Rise Time - Two out-of-phase driver stages for efficient synchronous rectification or active clamp - PoE Port Input UVLO with Programmable Threshold and Hysteresis - Internal Differential Amplifier Simplifying Non-isolated Step Down Converter - Over Load and Short Circuit Protection - RoHS Compliant & Pb-Free ## **Applications** - IEEE802.3at and IEEE802.3af powered devices such as IP phones, WLAN Access Points and Network Cameras. - 48V Input Telcom/Networks Hot Swappable Power Supply. # Pin Configuration Figure 1 - Pinout QFN Package(Top View) YYWWX = Year /Week / lot code # **Ordering Information** | Ambient Temperature | Туре | Package | Part Number | Packaging Type | |---------------------|-----------------------------------------------|------------------------|-----------------------------|----------------| | | | | PD70101ILQ (IEEE802.3af) | Bulk / Tube | | 4000 1- 0500 | RoHS2 compliant, Pb-free Matte Tin Pin Finish | QFN 5x5 Plastic 32 pin | PD70101ILQ-TR (IEEE802.3af) | Tape and Reel | | -40°C to 85°C | | | PD70201ILQ (IEEE802.3at) | Bulk / Tube | | | | | PD70201ILQ-TR (IEEE802.3at) | Tape and Reel | # Pin Description | Pin<br>Number | PD70101<br>Pin Name | PD70201<br>Pin Name | Description | |---------------|---------------------|---------------------|---------------------------------------------------------------------------------------------------------| | 1 | RDET | RDET | Valid Detection Resistor: Connect a 24.9k $\Omega$ , 1% resistor from this pin to VPP. | | 2 | PGOOD | PGOOD | Open Drain Output (active low): This flag is generated to indicate the power rails (VPN_OUT) are ready. | | 3 | RREF | RREF | Bias current resistor for the PD Interface. Connect a 240k 1% resistor between this pin and VPN_IN. | | 4 | RCLASS | RCLASS | Power Classification Setting: Connect external class resistor between this pin and VPN_IN. | | Pin<br>Number | PD70101<br>Pin Name | PD70201<br>Pin Name | Description | |---------------|---------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | VPN_IN | VPN_IN | VPort Negative Input: Connected to the isolating switch input N-channel MOSFET source. | | 6 | N/C | N/C | Not Used. | | 7 | N/C | AT_FLAG | Open Drain Output (active low): This flag indicates if the chip detects an IEEE 802.3at compliant PSE. | | 8 | VPN_OUT | VPN_OUT | VPort Negative Output: Connected to the isolating switch output. N-channel MOSFET Drain. | | 9 | N/C | N/C | Not Used. | | 10 | ENABLE | ENABLE | Logic level Enable input for DC-DC controller. Pulling this pin to VL turns on the DC-DC controller. This allows the DC-DC controller to be turned on without power to the PD interface. | | 11 | VINS | VINS | VPP input voltage sensing for UVLO comparator. Connect to an external resistor divider from VPP to GND. Threshold is 1.2V reference. | | 12 | HYST | HYST | Output of the VINS/UVLO comparator. This pin is used for VPP UVLO hysteresis programming. | | 13 | SYNC | SYNC | External Clock synchronization for the DC-DC controller. Connect an external clock as defined in the EC table to this pin to synchronize the DC-DC converter switching frequency to this clock. PG rising edge is synchronized with the clock rising edge. | | 14 | RFREQ | RFREQ | DC-DC Switching Frequency Setting. Connect a resistor from this pin to GND to set the switching frequency. | | 15 | SS | SS | Soft-start: Connect a capacitor from this pin to GND to set the soft-start time of the DC-DC converter. This capacitor is charged with an internal current source to 1.2V. | | 16 | RCLP | RCLP | Low Power Mode Clamp. Connect a resistor from this pin to GND to program the LPM clampimg voltage or connect this pin to GND to disable LPM. | | 17 | VSN | VSN | Differential Amplifier's negative input. Connect this to the junction of a resistor divider from Vo- to GND for the Direct Buck converter application. | | 18 | VSP | VSP | Differential Amplifier's positive input. Connect this to the junction of a resistor divider from Vo+ to GND for the Direct Buck converter application. | | 19 | COMP | COMP | Error Amplifier Output. Short to FB pin when driven directly with an optoisolator for Isolated DC-DC Converter. Connect to FB via RC compensation networks for Non-Isolated Direct Buck Converter. | | 20 | DAO | DAO | Differential Amplifier Output. Connect to FB (externally) for Non-Isolated Direct Buck Converter. | | 21 | FB | FB | Inverting Input of the Error Amplifier. Connect to opto-coupler for Isolated DC-DC. Connect to RC compensation networks for Non-isolated DC-DC | | 22 | GND | GND | This is Analog GND. Connect to a local AGND plane. Soft-start capacitor and the frequency setting resistor return to this local GND plane. | | Pin<br>Number | PD70101<br>Pin Name | PD70201<br>Pin Name | Description | |---------------|---------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | VL | VL | 5V (GND reference) internal LDO Output. Connect a 1μF or higher ceramic cap from VL to GND. | | 24 | SG | SG | Secondary Gate Driver. Output is the compliment of PG output. Leave open (NC) if not used. SG is low when in Low Power Skip Mode. | | 25 | PGND | PGND | This is the Power Ground. Connect to a local PGND plane. Input, VCC decoupling capacitors, PG and SG drivers. Primary current sense resistor return to this PGND. | | 26 | CSN | CSN | Negative Input of the Current Sense Amplifier. Kelvin connect to the PGND side of the primary current sense resistor. | | 27 | CSP | CSP | Possitive Input of the Current Sense Amplifier. Kelvin connect to the Non-PGND side of the primary current sense resistor. | | 28 | PG | PG | Primary Gate Driver. Connect to the gate of the primary side Power MOSFET, directly or via a resistor. | | 29 | VH | VH | 5V High side ( VCC reference) internal LDO Output. Connect a 0.1μF or higher ceramic cap from VH to VCC. | | 30 | VCC | VCC | Input Supply to the DC-DC Controller. Connect a 4.7µF or higher ceramic capacitor from this pin to PGND. Alternately an parallel combination of 1µF ceramic and an greater than 10µF electrolytic capacitor can be used. | | 31 | VAUX | VAUX | Auxiliary voltage reference to VPN_OUT; this voltage can be used for DC-DC startup when operated with a bootstrapped voltage source. For applications with POE power only connect directly to VCC; for applications using multiple power sources (such as a wall adaptor), connect to VCC pin through a small, low current, 30V rated schottky diode. | | 32 | VPP | VPP | This is the positive terminal of the POE input port. Connect to the positive terminal of the input bridges at the CDET positive side. | | EP | Exposed Pad | Exposed Pad | Thermal Pad; electrically connected to VPN_IN. For proper thermal management should be tied to a large copper fill or plane that is electrically connected to VPN_IN. | Datasheet # **Absolute Maximum Ratings** | Parameter | Value | Units | | | |----------------------------------------------------------------------------|-------------------|----------|--|--| | VPP, RDET, VPN_OUT (with respect to VPN_IN) | -0.3V to 74 | $V_{DC}$ | | | | RREF, RCLASS (with respect to VPN_IN) | -0.3V to 6 | V | | | | PGOOD, AT_FLAG, VAUX (with respect to VPN_OUT) | -0.3V to 74 | W | | | | VCC (with respect to PGND) | -0.3V to 40 | $V_{DC}$ | | | | PG, SG (with respect to PGND) | -0.3V to 20 | $V_{DC}$ | | | | VL, VSN, VSP (with respect to PGND) | -0.3V to 6 | V | | | | VH (with respect to VCC) | -0.3V to VCC - 6 | $V_{DC}$ | | | | All Other Pins (with respect to GND) | -0.3V to VL + 0.3 | $V_{DC}$ | | | | ESD (HBM) Protection at all I/O pins* | ± 1 | kV | | | | Maximum Junction Temperature (T <sub>JMAX</sub> ) | +150 | °C | | | | Operational Ambient Temperature | -40 to +85 | °C | | | | Storage Temperature Range | -65 to +150 | °C | | | | Peak Package Solder Reflow Temperature (40 seconds maximum exposure), MSL3 | 260 | °C | | | Exceeding these ratings could cause damage to the device. All voltages are with respect to VPNIN. Currents are positive into, negative out of specified terminal. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" are not implied. Exposure to "Absolute Maximum Ratings" for extended periods may affect device reliability. \*All pins except pin 2 (PGOOD) and pin 31 (VAUX). Pin 2 & 31 ESD Protection ±150V HBM. # **Thermal Properties** | Thermal Resistance | Тур | Units | |-------------------------------------|-----|-------| | $\theta_{JC}$ Junction to Case | 5 | | | θ <sub>JP</sub> Junction to Pad | 4 | °C/W | | θ <sub>JA</sub> Junction to Ambient | 23 | | Note: The $\theta$ Jx numbers assume no forced airflow. Junction Temperature is calculated using $T_J = T_A + (PD \times \theta J_A)$ . In particular, $\theta J_A$ is a function of the PCB construction. The stated number above is for a four-layer board in accordance with JESD-51 (JEDEC) with thermal vias. ### **Electrical Characteristics** | Symbol | Doromotor | Test Conditions / Comment | PD7 | PD70101 & PD70201 | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------|-----|-------------------|-----|-------|--|--| | | Parameter | rest Conditions / Comment | Min | Тур | Max | Units | | | | Unless otherwise specified, the following specifications apply over the operating ambient temperature of $-40^{\circ}\text{C} \le T_A \le 85^{\circ}\text{C}$ except where otherwise noted with the following test conditions: $V_{PP}=48V$ ; $V_{EN}=HIGH$ , $f_s=250$ kHz. Production tests performed at 25°C. Unless otherwise specified $V_{PP}$ is with respect to $V_{PN}IN$ , $V_{CC}$ is with respect to $P_{CN}IN$ . | | | | | | | | | | Power Su | ıpply | | | | | | | | | V <sub>PP</sub> | Input Voltage | | 0 | 55 | 57 | V | | | | Comple - I | Parameter | Took Conditions / Comment | PD70101 & PD70201 | | | 11-11- | |--------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|------|-------|--------| | Symbol | | Test Conditions / Comment | Min | Тур | Max | Units | | noted with the | | pply over the operating ambient temperature of HIGH, $f_s = 250$ kHz. Production tests performs | | | | | | Detection Mo | ode | | | | | | | DET <sub>RANGE</sub> | Detection Voltage Range. | Measured between V <sub>PP</sub> and VPN <sub>IN</sub> | 1.3 | | 10.1 | V | | RDET <sub>-ON</sub> | Detection Switch ON Resistance | $2.5V \le (\Delta V_{PP} \text{ to } VPN_{IN)} \le 10.1V$<br>Measured between<br>$R_{DET}$ and $VPN_{IN}$ | | | 50 | Ω | | R <sub>DET-OFF</sub> | Detection is Disconnected | Measured between V <sub>PP</sub> and VPN <sub>IN</sub> | 10.1 | | 12.8 | V | | RDET <sub>-OFF</sub> | Detection switch OFF resistance | 12.8V ≤ $(\Delta V_{PP}$ to $VPN_{IN})$ ≤ 57.0V<br>Measured between $R_{DET}$ and $VPN_{IN}$ | 2.0 | | | МΩ | | I <sub>OFFSET</sub> | | $2.5V \le V_{PP} \le 10.1V$<br>- $40^{\circ}C \le T_{J} \le 85^{\circ}C$ | | | 16 | μA | | I <sub>OFFSET</sub> | Input offset current | $2.5V \le V_{PP} \le 10.1V$<br>- $40^{\circ}C \le T_{J} \le 55^{\circ}C$ | | | 10 | μΑ | | V <sub>RDET-ON</sub> | RDET reconnection level | Measured between V <sub>PP</sub> and VPN <sub>IN</sub> | 1.95 | 3.0 | 4.85 | V | | Classificatio | n Mode | | | l . | | | | V <sub>TH</sub> -LOW-ON | Classification Current Source,<br>Turn ON Threshold Range<br>Measured at VPP | Turn on for any I <sub>CLASS</sub> while V <sub>PP</sub> increases | 11.4 | | 13.7 | V | | V <sub>HST</sub> | Classification Disconnection Minimum Hysteresis Voltage. | Hysteresis between V <sub>TH</sub> -low-off | | 1 | | V | | V <sub>TH-HIGH-OFF</sub> | Classification Current Source,<br>Turn OFF Threshold Range<br>Measured at V <sub>PP</sub> | Turn off while V <sub>PP</sub> increases | 20.9 | | 23.9 | V | | I <sub>CLASS-LIM</sub> | Current limit threshold | | 50.0 | 68 | 80.0 | mA | | I <sub>CLASS-DIS</sub> | Input current I <sub>PP</sub> when classification function is disabled | Class 0<br>RCLASS = Open | | | 3.0 | mA | | | | Class 1<br>RCLASS = $133\Omega \pm 1\%$ | 9.50 | 10.5 | 11.5 | mA | | I <sub>CLASS</sub> -EN | Input current IPP when | Class 2;<br>RCLASS = 69.8 $\Omega$ ±1% | 17.5 | 18.5 | 19.5 | mA | | ICLASS-LIN | classification function is enabled | Class 3<br>RCLASS = $45.3 \Omega \pm 1\%$ | 26.5 | 28.0 | 29.5 | mA | | | | Class 4<br>RCLASS = $30.9 \Omega \pm 1\%$ | 38.0 | 40.0 | 42.0 | mA | | | RCLASS Voltage | | 1.142 | | 1.278 | V | | Mark | | | | , | 1 | т | | V <sub>MARK</sub> | Mark, working range | VPP failing edge | 4.9 | | 10.1 | V | | I <sub>MARK</sub> | Mark Current | | 0.25 | | 4 | mA | | Isolation Sw | | | | ı | 1 | | | V <sub>SW-START</sub> | Isolation Switch MOSFET switcher from off to I <sub>LIM-LOW</sub> | S | 36 | | 42 | V | | Symbol | Parameter | Test Conditions / Comment | PD70101 & PD70201 | | | Unito | |----------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|------|------|-------| | Symbol | | Test Conditions / Comment | Min | Тур | Max | Units | | noted with the f | | ply over the operating ambient temperature of $_{\rm HGH}$ , $_{\rm fs}$ = 250 kHz. Production tests performed | | | | | | V <sub>SW-OFF</sub> | Isolation Switch MOSFET switched off | | 30.5 | | 34.5 | V | | I <sub>LIM-LOW</sub> | Startup current limit, ILIM-LOW | | 130 | 240 | 330 | mA | | $V_{DIFF}$ | VPN_IN to VPN_OUT Threshold voltage for I <sub>LIM-LOW</sub> to I <sub>LIM-HIGH</sub> switchover | When VPNIN to VPNOUT ≤ VDIFF, Isolating switch switches over from I <sub>LIM-LOW</sub> to I <sub>LIM-HIGH</sub> . | | | 0.7 | V | | ОСР | Over current protection limit current | | 1500 | 1800 | 2000 | mA | | I <sub>LOAD</sub> | Continuous operation load | Isolating switch at I <sub>LIM-HIGH</sub> PD70101 | | | 450 | mA | | | | PD70201 | | | 1123 | | | SW-RDS <sub>ON</sub> | Isolated Switch On resistance @ ILIM-HIGH | Total resistance between VPNIN and VPNOUT Isolating switch at I <sub>LIM-HIGH</sub> | | | 0.6 | Ω | | DC/DC Capa | citor Discharger | | | | | | | C <sub>IN</sub> | DC/DC input capacitance | For reference only Guaranteed by design (not tested in production) | | 220 | 264 | μF | | | Discharge current | 7.0V ≤ VPP to VPNOUT ≤ 30V | 22.8 | 32 | 50 | mA | | AT_FLAG | | | I. | l . | | I. | | | Output low voltage | $I_{OL} = 0.75$ mA | | | 0.4 | V | | | | I <sub>OL</sub> = 5mA | | | 2.5 | V | | | Leakage current | V <sub>AT_FLAG</sub> = 57V | | | 1.7 | μΑ | | PGOOD | • | | | | | | | | Output low voltage | $I_{OL} = 0.75 \text{mA}$ | | | 0.4 | V | | | | $I_{OL\ MAX} = 5mA$ | | | 2.5 | V | | | Leakage current | $V_{PGOOD} = 57V$ | | | 1.7 | μΑ | | PD Interface | Thermal Shutdown | L | | | | | | | Thermal Shutdown Temperature <sup>1</sup> | | 180 | 200 | 220 | °C | | VAUX (respe | ct to VPN_OUT) | | l . | I. | l . | I. | | VAUX <sub>-OFF</sub> | VAUX Output Voltage Off (leakage current) | PGOOD = High impedance Load = $1M\Omega$ | | | 1 | V | | VAUX <sub>-ON</sub> | VAUX Output Voltage On | Isolating switch at I <sub>LIM-HIGH</sub> and PGOOD = Low | 9.8 | 10.5 | 11.8 | V | | I <sub>VAUXP</sub> | Output Current Peak | Capacitor = $30\mu$ F<br>When $T_{LOAD} \le 5m$ S<br>Isolating switch at $I_{LIM\text{-HIGH}}$<br>and PGOOD = Low | 0 | | 10 | mA | | I <sub>VAUXC</sub> | Output Continuous Current | When T <sub>LOAD</sub> ≤10mS<br>Isolating switch at I <sub>LIM-HIGH</sub><br>and PGOOD = Low | 0 | | 2 | mA | | 0 | Baramatar | T | PD70101 & PD70201 | | | l luita | |------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------|-------|-------|---------| | Symbol | Parameter | Test Conditions / Comment | Min | Тур | Max | Units | | noted with the fo | | pply over the operating ambient temperature of HIGH, $f_s = 250$ kHz. Production tests performed | | | | | | I <sub>VAUX</sub> | VAUX Output Current Limit | Isolating switch at I <sub>LIM-HIGH</sub> and PGOOD = Low | 10 | | 32 | mA | | | | DC-DC Controller | | | | | | VCC | | | | | | | | VCC | Maximum Input Operating Voltage | | | | 20 | V | | | | VCC< VCC_UVLO or ENABLE = Low. See Note 5 | | 250 | 2000 | μA | | Ivec | Input Current | V <sub>ENABLE</sub> and VINS = High; V <sub>VCC</sub> < VCC_UVLO_UP; -40°C ≤ Temp ≤ +55°C. See Note 5 | | | 4.5 | mA | | | | VCC >VCC_UVLO & ENABLE = High,<br>No Load on PG, SG, VL, and FSW =<br>500kHz. | | | 3 | mA | | VCC_UVLO | VCC UVLO Rising Threshold | VCC raising edge | 8.85 | 9.15 | 9.5 | V | | VCC_UVLO | VCC UVLO Falling Threshold | VCC falling edge | 7 | 7.3 | 7.6 | V | | POE Port Inp | ut UVLO | | | | | | | VINS | UVLO Threshold | | 1.171 | 1.200 | 1.229 | V | | | VINS Input Current | | -0.1 | | +0.1 | μA | | HYST-V <sub>OH</sub> | HYST Output High Voltage | I <sub>SOURCE</sub> = 1mA | 2.8 | | | V | | HYST-V <sub>OL</sub> | HYST Output Low Voltage | I <sub>SINK</sub> = 3mA | | | 0.4 | V | | Internal LDO | 's | | | • | | • | | VL | +5V LDO | I <sub>L</sub> < 5mA | 4.75 | 5 | 5.25 | V | | VH | -5V LDO | Reference to VCC | | -5 | | V | | Soft-Start | • | | | | | | | I <sub>SS_CHG</sub> | Soft-start Charging Current <sup>2</sup> | $R_{FREQ} = 33.2k\Omega; V_{SOFTSTART} = 0.5V$ | 32 | 36 | 40 | μΑ | | I <sub>SS_DIS</sub> | Soft-start Discharging Current | V <sub>SOFTSTART</sub> = 0.5V; % of I <sub>SS_CHG</sub> | | 10 | | % | | V <sub>SS_CH</sub> | Soft-start Completion Threshold <sup>1</sup> | % of 1.2V | 90 | | 95 | % | | V <sub>SS_DISCH</sub> | Soft-start Discharge Completion<br>Threshold <sup>1</sup> | | | 50 | | mV | | R <sub>SS_DISCH</sub> | Soft-start Discharge FET On Resistance | | | 50 | | Ω | | t <sub>DISCH</sub> | Soft-start Discharge FET On Time <sup>1</sup> | 1 cyc = 1/F <sub>FREQ</sub> | | 32 | | сус | | Switching Fre | equency and Synchronization | | | | | | | F <sub>FREQ</sub> | Switching Frequency Range | | 100 | | 500 | kHz | | F <sub>FREQ</sub> | Switching Frequency Accuracy <sup>3</sup> | R <sub>FREQ</sub> = 33.2k | 285 | 315 | 345 | kHz | | F <sub>SYNC</sub> | Synchronization Frequency Range | F <sub>SYNC</sub> > 2x F <sub>FREQ</sub> | 200 | | 1000 | kHz | | V <sub>SYNC-HIGH</sub> | Synchronization Voltage High Threshold | | 2.4 | | 5 | V | | V <sub>SYNC-LOW</sub> | Synchronization Voltage Low Threshold | | | | 0.8 | V | | Cumbal | Parameter | Toot Conditions / Comment | PD7 | PD70101 & PD70201 | | | |------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|-------|-------------------|-------|-------| | Symbol | | Test Conditions / Comment | Min | Тур | Max | Units | | noted with the f | | pply over the operating ambient temperatu<br>HIGH, $f_s = 250$ kHz. Production tests perfo | | | | | | PW <sub>SYNC_MIN</sub> | Synchronization Minimum Pulse Width | | 100 | | | ns | | PW <sub>SYNC_MAX</sub> | Synchronization Maximum PWM Duty | | | | 90 | % | | I <sub>SYNC</sub> | Synchronization Input Current | | -1.3 | | +1.3 | μΑ | | Error Amplifi | er | | | | | | | Gain <sub>DC_OPL</sub> | DC Open Loop Gain <sup>1</sup> | R <sub>LOAD</sub> = 100k | 70 | 100 | | dB | | AV <sub>UGBW</sub> | Unity Gain Bandwidth <sup>1</sup> | C <sub>LOAD</sub> = 10pF | 2 | 5 | | MHz | | I <sub>COMP_OUT</sub> | Output Sourcing Current | 0.2V ≤ V <sub>COMP</sub> ≤ 1.3V | 110 | | 620 | μA | | I <sub>COMP_IN</sub> | Output Sink Current | 0.2V ≤ V <sub>COMP</sub> ≤ 1.3V | 145 | | 495 | μA | | V <sub>EA_CMR</sub> | Input Common Mode Range | | 0 | | 2 | V | | $V_{FB}$ | Feedback Voltage | COMP shorted to FB | 1.171 | 1.200 | 1.229 | V | | I <sub>FB</sub> | FB Pin Input Current | | -50 | | 50 | nA | | V <sub>COMP</sub> | Output Clamp Voltage | | 1.8 | 2.1 | 2.6 | V | | PWM Compa | rator | | | | | | | V <sub>RCLP</sub> | RCLP Voltage Range | | 0 | | 1 | V | | Low Power N | Mode (Skip Pulse Mode) | | • | 1. | · II | | | | Low Power Skip Mode | V <sub>COMP</sub> Rising (% of V <sub>RCLP</sub> ) | | 95 | | % | | | Low Power Skip Mode<br>Threshold <sup>1,4</sup> | V <sub>COMP</sub> Falling (% of V <sub>RCLP</sub> ) | | 90 | | % | | Current Sens | se Amplifier and Current Limit | | • | 1. | · II | | | Gain <sub>CSA</sub> | Gain | Measure at DC | 4.75 | 5.0 | 5.25 | V/V | | V <sub>CSA_CMR</sub> | Input Common Mode Range | | 0 | | 2.0 | V | | | Output Rise/Fall time <sup>1</sup> | 10% to 90% | | | 75 | ns | | t <sub>BLANK</sub> | Blanking Time <sup>1</sup> | | 50 | | 100 | ns | | $V_{ILIM\_TH}$ | Current Limit Threshold | | 1.1 | 1.2 | 1.3 | V | | V <sub>IMAX_TH</sub> | Current Max Threshold | | 1.7 | 1.8 | 1.9 | V | | Differential A | Amplifier | | | | | | | Gain <sub>DA</sub> | Gain | Measured at DC | 6.86 | 7.0 | 7.14 | V/V | | AV <sub>UGBW_DA</sub> | Unity Gain Bandwidth <sup>1</sup> | | | 5 | | MHz | | V <sub>DA_CMR</sub> | Common Mode Range | | 0 | | 3.5 | V | | <del></del> | Input Offset Voltage | | -7 | | +7 | mV | | | Input Bias Current | | -1 | | +1 | μΑ | | Output Drive | <u> </u> | | 1 | | | | | PG Rds <sub>ONH</sub> | Primary Gate (PG) High On Resistance | | | 10 | | Ω | | PG Rds <sub>ONL</sub> | Primary Gate (PG) Low On<br>Resistance | | | 5 | | Ω | | SG Rds <sub>ONH</sub> | Secondary Gate (SG) High On Resistance | | | 10 | | Ω | | SG Rds <sub>ONL</sub> | Secondary Gate (SG) Low On Resistance | | | 10 | | Ω | Datasheet | 0 | Parameter | Table Caradidaya / Caramaya | PD70101 & PD70201 | | | Heite | |--------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------|-----|-----|-------| | Symbol | | Test Conditions / Comment | Min | Тур | Max | Units | | noted with the fol | | ply over the operating ambient temperature of IIGH, $f_s$ = 250 kHz. Production tests performed | | | | | | T <sub>DEAD</sub> | Dead Time – PG low to SG high or SG low to PG high | C <sub>LOAD</sub> on PG and SG = 1000pF | | 110 | | ns | | | PG Minimum On Time | | | | 120 | ns | | | PG Maximum Duty Cycle | | 44.5 | | 50 | % | | Logic (ENABL | E Pin) | | | | | | | V <sub>HI</sub> | Logic High Threshold | | 2.0 | | | V | | $V_{LO}$ | Logic Low Threshold | | | | 0.8 | V | | | Input Current | | -1 | | 1 | μΑ | | PWM Controll | er Thermal Shutdown | | | | | | | T <sub>SD</sub> | Thermal Shutdown Threshold <sup>1</sup> | | | 157 | | | | T <sub>HYST</sub> | Threshold Hysteresis <sup>1</sup> | | | 15 | 30 | °C | #### Notes: - 1) Guaranteed by design - 2) Soft Start Charge Current Equation: I<sub>ss\_chg</sub> = 1.2V/R<sub>FREQ</sub> - 3) Switching Frequency Equation: $$\mathit{Freq} = \frac{1}{(90pF \times R_{\mathit{FREQ}}) + 150ns}$$ where Freq is [Hz] - 4) Low Power Mode Clamp Equation: $V_{CLAMP} = 0.3 * (R_{RCLP}/R_{FREQ})$ - 5) Min and Maximum current are guaranteed by design. # Functional Block Diagram Figure 2 - PD70101/PD70201 Functional Block Diagram (PD70201 shown) # **Typical Applications** Figure 3 - 12V2A Output Isolated Fly-back with Secondary Synchronous Rectification # **Typical Applications** Figure 4 - 12V2.1A Output Non-Isolated Direct Buck Application # Microsemi. ## PD70101 / PD70201 Datasheet ## Theory of Operation #### **General Description** PD70101/PD70201 IC integrates IEEE 802.3af/at compliant PD Front-End functions including Detection, Physical Layer Classification, Two-Events Classification (PD70201 only), Power Good, Soft Start Current Limiting, Over-Current Protection, and Bulk Capacitor Discharge with a PWM controller. The integrated PWM controller function provides a PWM controller solution with a minimum requirement of external components. #### Detection IEEE 802.3af/at compliant detection is provided by means of a 24.9K $\Omega$ resistor connected between VPP and RDET pin. RDET pin is connected to VPN\_IN via an open drain MOSFET with a maximum specified RDSON of 50 $\Omega$ . Internal logic monitors VPP to VPN\_IN and connects the RDET pin to VPN\_IN when the rising VPP to VPN\_IN voltage is between 1.1V and 10.1V. When rising VPP to VPN\_IN voltages exceed 10.1V, the MOSFET is switched off. Once above 10.1V, falling VPP to VPN\_IN voltage between 2.45V and 4.85V will reconnect RDET pin to VPN\_IN. #### **Physical Layer Classification** Physical Layer (hardware) Classification per IEEE 802.3af/at is generated via a regulated reference voltage of 1.2V, switched onto the RCLASS pin. Internal logic monitors the VPP to VPN\_IN voltage and connects the 1.2V reference to RCLASS pin at a rising VPP to VPN\_IN voltage threshold between 11.4V and 13.7V. Once VPP to VPN\_IN has exceeded the rising threshold, there is a 1V typical hysteresis between the VPP rising (turn-on) threshold and the VPP falling (turn-off) threshold. The 1.2V reference stays connected to the RCLASS pin until the VPP to VPN\_IN rising voltage exceeds the upper turn-off threshold of 20.9V to 23.9V. The 1.2V reference voltage is disconnected from the RCLASS pin at VPP to VPN\_IN voltages above the upper threshold. Classification current signature is provided via a resistor connected between RCLASS pin and VPN\_IN. The classification current is therefore the current drawn by the PD70101/PD70201 IC during the classification phase, and is simply the 1.2V reference voltage divided by the RCLASS resistor value. The maximum current available at the RCLASS pin is current limited to 68mA (typical). #### **Two-Events Detection and AT Flag** The PD70201 IC provides IEEE 802.3at Type 2 compliant detection of the "Two Events Classification Signature", and generation of the AT flag. This feature is available on the PD70201 IC only. Simply put, the "Two Events Classification Signature" is a mean by which an IEEE 802.3at Type 2 Power Source can inform a compliant Power Device (PD) that it is AT Type 2 compliant, and as such is capable of providing AT Type 2 power levels. The Power Source communicates the Type 2 compliant signature by toggling the VPP to VPN\_IN voltage twice (2 "events") during the Physical Layer Classification phase. The VPP to VPN\_IN voltage is toggled from the Physical Layer Classification's voltage level (13.5V to 20.9V) down to a voltage "Mark" level. Voltage "Mark" level is specified as a VPP to VPN\_IN voltage of 4.9V to 10.1V. PD70201 IC recognizes a VPP to VPN\_IN falling edge from Classification level to Mark level as being one event of the Two-Events Signature. If two such falling edges are detected, PD70201 will assert AT flag by means of an open drain MOSFET connected between AT\_FLAG pin and VPN\_OUT. AT\_FLAG pin is active low; a low impedance state between AT\_FLAG and VPN\_OUT indicates a valid Two-Events Classification Signature was received, and the Power Source is AT Type 2 compliant. AT FLAG MOSFET is capable of 5mA of current and can be pulled up to VPP. #### Soft Start and Inrush Current Protection PD70101/PD70201 IC contains an internal isolation switch that provides ground isolation between Power Source and PD application during Detection and Classification phases. The isolation switch is a N-channel MOSFET, wired in a # Misrosomi ### PD70101 / PD70201 Datasheet common source configuration where the MOSFET's Source is connected to Power Source ground at VPN\_IN, and the MOSFET's Drain is connected to application's primary ground at VPN\_OUT Internal logic monitors VPP to VPN\_IN voltage and keeps the MOSFET in a high impedance state until VPP to VPN\_IN voltage reaches turn-on threshold of 36V to 42V. Once VPP to VPN\_IN voltage exceeds this threshold, the MOSFET is switched into one of two modes. Mode into which the MOSFET is switched is determined by the voltage developed across the MOSFET, or put another way, the VPN\_OUT to VPN\_IN differential voltage. Two modes are defined below: | Isolation Switch Modes | | | | | | |------------------------|-----------------------|-------------------------------------------|--|--|--| | VPN_OUT to VPN_IN | Mode | Description | | | | | ≥ 0.7V | Soft Start Mode | Limits VPN_OUT current to 240mA (typical) | | | | | ≤ 0.7V | Normal Operating Mode | Limits VPN_OUT current to 1.8A (typical) | | | | By controlling the MOSFET current based on VPN\_OUT to VPN\_IN voltage, inrush currents generated by fully discharged bulk capacitors can be limited. This method limits current to a maximum of 350mA, compliant with IEEE 802.3af/at specification. Soft Start current limiting is required to reduce occurrences of voltage sag at the PD input during device power-up. A comparison is shown in Figure 3. Figure 5 - Comparison of input voltages without Soft-start (hard startup), and Soft-start (soft startup) Once bulk capacitance has charged up to a point where VPN\_OUT to VPN\_IN differential voltage is less than 0.7V, the isolation MOSFET is switched into normal operating mode with MOSFET current limit set at 1.8A (typical), to provide overcurrent protection. PD70101 and PD70201 ICs are different in their respective isolation MOSFET's continuous current handling capability: PD70101: 450mA (max.) PD70201: 1123mA (max.) An adequate heatsink for the PD70101/PD70201 IC's exposed pad must be provided to achieve these current levels without damaging the IC. A large, heavy copper fill area and/or a heavy ground plane with Thermal Vias are recommended. Internal logic monitoring VPP to VPN\_IN will place the isolation switch MOSFET in a high impedance state if voltage between VPP and VPN\_IN drops below 31V to 34V. One Enterprise Aliso Viejo, CA 92656 USA # Microsemi. ### PD70101 / PD70201 Datasheet #### **Over- Current Protection** An over-current protection is provided on the PD70101/PD70201 IC using the Isolation Switch MOSFET, which limits the VPN\_OUT current to 1.8A during normal operation. See previous description of Soft-start. #### **Power Good** During Soft Start mode, the PD70101/PD70201 IC monitors VPN\_OUT to VPN\_IN differential voltage. When this voltage is less than 0.7V (max.), the IC enters normal operation mode and the isolation switch current limit is increased to 1.8A (typical). At this same 0.7V (max.) threshold the Power Good signal is asserted by means of an open drain MOSFET between PGOOD and VPN\_OUT. PGOOD pin is active low; a low impedance state between PGOOD and VPN\_OUT indicates the Soft Start mode has finished and the isolation switch has transitioned into normal operating mode. PGOOD MOSFET can handle current of 5mA and can be pulled up to VPP. The application load should begin after no less than 80msec after PGOOD is activated. #### **Start-up Supply** PD70101/PD70201 IC provides a 10.5V (typical) regulated output used as a start-up supply for the integrated DC/DC controller when VCC is provided via a bootstrap winding. This regulated supply is available at VAUX pin, and is referenced to VPN\_OUT pin. The VAUX start-up supply is current-limited at 10mA (min.). For stability, the start-up regulator requires a minimum of $4.7\mu F$ ceramic capacitor connected directly between VAUX and PGND pins (most applications will connect PGND to VPN\_OUT). For applications where power to the DC-DC controller is provided by POE only, the VAUX pin is connected directly to VCC. For applications which have alternate power sources (such as a wall adaptor), the VAUX pin output is connected to the VCC pin through a series diode. This diode is typically a low current diode with a 30V rating. #### **PD Interface Thermal Protection** Both PD70101 and PD70201 IC contain temperature sensors which individually monitor both the isolation MOSFET and the Classification Current Source for over temperature conditions. In case of an over temperature condition, the sensor will activate protection circuitry which will disconnect its respective monitored function. #### **Bulk Capacitor Discharge** The bulk capacitor discharge circuitry eliminates the need to place a diode in series with the VPP line to prevent an application's bulk capacitance from discharging through the detection resistor and the isolation switch MOSFET's body diode. Discharge current through the detection resistor can cause failure of the detection signature in cases where a PD is connected and the bulk capacitance is not fully discharged. During normal operation, PD70101/PD70201 IC continuously monitors voltage at VPP to VPN\_IN. Should VPP to VPN\_IN voltage fall below isolation switch turn-off threshold (31V to 34V), isolation switch MOSFET is immediately placed in a high-impedance state. At this point the internal logic monitors the voltage at VPP to VPN\_OUT. If VPP to VPN\_OUT voltage is between 1.5V to 32V, a 23mA (min.) constant current source is connected across the VPP and VPN\_OUT pins. This constant current source provides bulk capacitor discharge. A 220µF bulk capacitance can be discharged from 32V to 1.5V in a maximum period of 292ms. #### **DC-DC Start-up** The DC-DC controller starts up when it receives the PGOOD high signal from the Front End, or ENABLE goes high provided that VCC UVLO have passed. When the PGOOD signal or ENABLE goes high, the start-up sequence begins with ramping up the SS pin from GND to 1.2V. For isolated applications the output voltage may reach the maximum level before the SS reaches 1.2V, depending on the output loading condition. In applications with lighter loads, the output reaches regulation level sooner than in heavy loads, as in this mode the SS voltage directly controls the peak inductor current; hence the energy is delivered to the load. The external secondary error amplifier regulates the output voltage and controls the peak inductor current via the opto-coupler across the isolation barrier. Datasheet For non-isolated applications, because the internal error amplifier is used to close the regulation loop, the output reaches the regulation level when SS reaches 1.2V. An additional internal offset is added to the FB to ensure that COMP does not reach its upper limit because of amplifier input offset. This offset is removed (slowly to avoid overshoot) when the SS ramp is complete. Low Power Mode is not supported during SS ramp as it is not necessary. #### **Current Limit and Short Circuit Protection** The DC-DC converter is a peak current mode controller; an internal current sense amplifier with a gain of 5 monitors the voltage across an external current sense resistor and regulates the output based on the current through the resistor. If the output of the internal current sense amplifier reaches 1.2V, the converter will truncated the PWM output, and thus limit the output current. If the output of the internal current sense amplifier reaches 1.8V, the controller enters hiccup mode by discharging the SS capacitor with a constant current that equals 10% of the charging current during ramp up. This discharge continues until VSS = 50 mV where an internal $\sim 50\Omega$ MOSFET connected to SS turns on for 25 clock cycles to ensure the SS capacitor fully discharges to GND before ramping back up and restart. The converter will exit the hiccup mode when the over current condition is removed. #### **Low Power Mode Operation** The devices offer a pulse skipping operation for light load condition, referred as Low Power Mode (LPM), to improve the efficiency of light load operation by reducing the power dissipation especially in high frequency switching. Using an external resistor from RCLP pin to GND, the user can program the output power when the unit enters pulse skipping. Pulse skipping mode is disabled until SS ramp is completed, regardless of the LPM status. #### Input (VPP & VCC) Under Voltage Lock Out The PD interface circuit offers an internal PGOOD signal that can be used to start the DC-DC converter; however the threshold of the PGOOD is fixed at VPN\_OUT-VPN\_IN ≤ 0.7V. This may not fit all possible applications. Therefore the device offers an option to have a programmable UVLO which is tied to level of VPP-VPN\_OUT, plus a programmable hysteresis. The voltage developed across a simple resistor divider is sensed at VINS, and will enable/disable the PWM controller at a nominal 1.2V threshold. A third resistor connected between VINS and HYST pins allows programmable hysteresis. This feature enables the end user to tailor to any desired systems application's requirement for turn on and turn off time. In addition to the VPP sensing for UVLO, the devices also have VCC UVLO to ensure that the PWM controller is always properly powered during operation. These features provide robust solutions under various systems disturbances. #### **External Enable** The PD interface circuit provides an internal PGOOD signal that is used to enable the DC-DC converter when powered by the POE input; however for applications that require input power from a wall adaptor, the internal PGOOD signal is not functional. For these applications an external enable input is provided, allowing a non-POE power source (such as a wall adaptor) the ability to start the DC-DC converter. The Enable pin is active high, and is driven by a 5V maximum signal referenced to GND. When the DC-DC converter is powered by the PD interface (POE power), the Enable pin will not disable the controller. It may be tied to ground or left floating when not used. # Package Outline Dimensions The package is halogen free and meets RoHS2 and REACH standards. | Dim | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | | MIN | MAX | MIN | MAX | | Α | 0.80 | 1.00 | 0.031 | 0.039 | | A1 | 0 | 0.05 | 0 | 0.002 | | А3 | 0.20 REF | | 0.008 REF | | | b | 0.18 | 0.30 | 0.007 | 0.012 | | D | 5.00 BSC | | 0.197 BSC | | | D2 | 3.30 | 3.60 | 0.130 | 0.142 | | Е | 5.00 BSC | | 0.197 BSC | | | E2 | 3.30 | 3.60 | 0.130 | 0.142 | | е | 0.50 BSC | | 0.02 BSC | | | L | 0.30 | 0.50 | 0.012 | 0.020 | #### Note: - Dimensions do not include protrusions; these shall not exceed 0.155mm (.006") on any side. Lead dimension shall not include solder coverage. - 2. Dimensions are in mm, inches are for reference only. # Microsemi. ## PD70101 / PD70201 Datasheet The information contained in the document (unless it is publicly available on the Web without access restrictions) is PROPRIETARY AND CONFIDENTIAL information of Microsemi and cannot be copied, published, uploaded, posted, transmitted, distributed or disclosed or used without the express duly signed written consent of Microsemi. If the recipient of this document has entered into a disclosure agreement with Microsemi, then the terms of such Agreement will also apply. This document and the information contained herein may not be modified, by any person other than authorized personnel of Microsemi. No license under any patent, copyright, trade secret or other intellectual property right is granted to or conferred upon you by disclosure or delivery of the information, either expressly, by implication, inducement, estoppels or otherwise. Any license under such intellectual property rights must be approved by Microsemi in writing signed by an officer of Microsemi. Microsemi reserves the right to change the configuration, functionality and performance of its products at anytime without any notice. This product has been subject to limited testing and should not be used in conjunction with life-support or other mission-critical equipment or applications. Microsemi assumes no liability whatsoever, and Microsemi disclaims any express or implied warranty, relating to sale and/or use of Microsemi products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Any performance specifications believed to be reliable but are not verified and customer or user must conduct and complete all performance and other testing of this product as well as any user or customers final application. User or customer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the customer's and user's responsibility to independently determine suitability of any Microsemi product and to test and verify the same. The information contained herein is provided "AS IS, WHERE IS" and with all faults, and the entire risk associated with such information is entirely with the User. Microsemi specifically disclaims any liability of any kind including for consequential, incidental and punitive damages as well as lost profit. The product is subject to other terms and conditions which can be located on the web at http://www.microsemi.com/company/terms-and-conditions #### Revision History | Revision Level / Date | Para. Affected | Description | | |-----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------|--| | 1.0 Sep 25 2011 | | Production Data Sheet release | | | 1.1 Feb 2012 | | Updated Document Formatting and Updated Address Footer | | | 1.2 Jun 25 2012 | | Update Switching Frequency Accuracy spec limits and equation in note 3. | | | 1.3 Nov 21 2013 | | Update IVcc disable, add note 5 and remove A from 70101A from the package pin out. | | | 1.4 Feb 13 2014 | | General update | | | 1.5 Feb 20 2014 | | TYPOs Fixes | | | 1.6 Mar 20 2014 | | Update diff amp gain at Figure 2 | | | 1.7 Nov 13 2014 | | Update continuous operation load current parameter on page 6 Update Pin 3 description on page 2 | | | 1.8 May 18 2015 | | Update diff amp and GND connection at Figure 2 and 3. Add the diff amp input (VSN, VSP) to Absolute Maximum Ratings table | | | 1.9 November 2015 | | Added maximum value for Vsw-start | | | 2.0 January 2017 | | Changed MSL from 1 to 3, updated formatting and disclaimer | | © 2015 Microsemi Corp. All rights reserved. For support contact: PoEsupport@microsemi.com Visit our web site at: www.microsemi.com Catalog Number: DS\_PD70101\_PD70201 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at www.microsemi.com. © 2015 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.