# 8-Mbit (512K Words × 16-Bit) Static RAM with Error-Correcting Code (ECC) #### **Features** - AEC-Q100 Qualified - Ultra-low standby power - Typical standby current: 5.5 μA - Maximum standby current: 16 μA - High speed: 45 ns - Embedded error-correcting code (ECC) for single-bit error correction - Temperature Ranges: - □ Automotive-A: -40 °C to +85 °C - Operating voltage range: 2.2 V to 3.6 V - 1.0 V data retention - TTL-compatible inputs and outputs - Available in Pb-free 48-ball VFBGA package ### **Functional Description** CY62157H30-45BVXA is high-performance CMOS low-power (MoBL) SRAM device with embedded ECC. This device is offered in dual chip-enable. Devices with dual chip-enable are accessed by asserting both chip-enable inputs – $\overline{CE}_1$ as LOW and $CE_2$ as HIGH. Data writes are performed by asserting the Write Enable input (WE) LOW, and providing the data and address on device data $(I/O_0$ through $I/O_{15})$ and address $(A_0$ through $A_{19})$ pins respectively. The Byte High/Low Enable (BHE, BLE) inputs control byte writes, and write data on the corresponding I/O lines to the memory location specified. BHE controls I/O<sub>8</sub> through $I/O_{15}$ ; BLE controls $I/O_0$ through $I/O_7$ . Data reads are performed by asserting the Output Enable (OE) input and providing the required address on the address lines. Read data is accessible on I/O lines (I/O<sub>0</sub> through I/O<sub>15</sub>). Byte accesses can be performed by asserting the required byte enable signal (BHE, BLE) to read either the upper byte or the lower byte of data from the specified address location. All I/Os (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a HI-Z state when the device is deselected (CE<sub>1</sub> HIGH / CE<sub>2</sub> LOW for dual chip-enable device), or control signals are de-asserted ( $\overline{OE}$ , $\overline{BLE}$ , and $\overline{BHE}$ ). These devices also have a unique "Byte Power down" feature where if both the Byte Enables (BHE and BLE) are disabled, the devices seamlessly switches to standby mode irrespective of the state of the chip enable(s), thereby saving power. The logic block diagram is on page 2. Refer to Pin Configurations on page 4 and the associated footnotes for details. ### **Product Portfolio** | | | | | Power Dissipation | | | | |-------------------|--------------|---------------------------|---------------|------------------------------------------|------|--------------------------------|------| | Product | Range | V <sub>CC</sub> Range (V) | Speed<br>(ns) | Operating $I_{CC}$ , (mA), $f = f_{max}$ | | Standby, I <sub>SB2</sub> (µA) | | | | | | | <b>Typ</b> [2] | Max | <b>Typ</b> [2] | Max | | CY62157H30-45BVXA | Automotive-A | 2.2 V-3.6 V | 45 | 29.0 | 36.0 | 5.5 | 16.0 | 1. This device does not support automatic write-back on error detection. 2. Indicates the value for the center of Distribution at 3.0 V, 25 °C and not 100% tested. # Logic Block Diagram - CY62157H30-45BVXA # CY62157H30-45BVXA Automotive ### **Contents** | Pin Configurations | 4 | |---------------------------------|----| | Maximum Ratings | 5 | | Operating Range | 5 | | DC Electrical Characteristics | 5 | | Capacitance | 6 | | Thermal Resistance | 6 | | AC Test Loads and Waveforms | 6 | | Data Retention Characteristics | 7 | | Data Retention Waveform | 7 | | Switching Characteristics | 8 | | Switching Waveforms | | | Truth Table - CY62157H30-45BVXA | | | Ordering Information | 14 | | Ordering Code Definitions | | | Package Diagram | 15 | |-----------------------------------------|----| | Acronyms | 16 | | Document Conventions | 16 | | Units of Measure | 16 | | Document History Page | 17 | | Sales, Solutions, and Legal Information | 18 | | Worldwide Sales and Design Support | 18 | | Products | 18 | | PSoC® Solutions | 18 | | Cypress Developer Community | 18 | | Technical Support | 18 | # **Pin Configurations** Figure 1. 48-ball VFBGA pinout [3] CY62157H30-45BVXA #### Note Document Number: 002-19620 Rev. \*A Page 4 of 18 NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration. ### **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with power applied ...... -55 °C to + 125 °C Supply voltage to ground potential [4] ......-0.5 V to V<sub>CC</sub> + 0.5 V | DC input voltage [4] | –0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------------------------|-----------------------------------| | Output current into outputs (LOW) | 20 mA | | Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | >140 mA | ### **Operating Range** | Grade | Ambient Temperature | V <sub>CC</sub> | | |--------------|---------------------|-----------------|--| | Automotive-A | –40 °C to +85 °C | 2.2 V to 3.6 V | | ### **DC Electrical Characteristics** Over the Operating Range | | Description | | T 1 O 1111 | | 45 n | s (Automoti | ve-A) | 11!4 | |---------------------------------|----------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|--------------------|-----------------------|------| | Parameter | | | Test Conditions | | Min | Typ <sup>[5]</sup> | Max | Unit | | V <sub>OH</sub> | Output HIGH | 2.2 V to 2.7 V | $V_{CC}$ = Min, $I_{OH}$ = $-0.1$ m | $V_{CC}$ = Min, $I_{OH}$ = -0.1 mA | | _ | _ | V | | | voltage | 2.7 V to 3.6 V | $V_{\rm CC}$ = Min, $I_{\rm OH}$ = -1.0 m | Α | 2.4 | _ | _ | | | V <sub>OL</sub> | Output LOW | 2.2 V to 2.7 V | $V_{CC}$ = Min, $I_{OL}$ = 0.1 mA | 1 | _ | _ | 0.4 | V | | | voltage | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2.1 mA | 1 | - | _ | 0.4 | | | V <sub>IH</sub> | Input HIGH | 2.2 V to 2.7 V | _ | | 2.0 | _ | V <sub>CC</sub> + 0.3 | V | | | voltage <sup>[4]</sup> | 2.7 V to 3.6 V | _ | | 2.0 | _ | V <sub>CC</sub> + 0.3 | | | V <sub>IL</sub> | Input LOW | 2.2 V to 2.7 V | _ | | -0.3 | _ | 0.6 | V | | | voltage <sup>[4]</sup> 2.7 V to 3.6 V | | - | | -0.3 | _ | 0.8 | | | I <sub>IX</sub> | Input leakage current | | $GND \le V_{IN} \le V_{CC}$ | | -1.0 | _ | +1.0 | μΑ | | I <sub>OZ</sub> | Output leakage current | | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> , Out | put disabled | -1.0 | _ | +1.0 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating s | supply current | V <sub>CC</sub> = Max, | $f = f_{MAX}$ | - | 29.0 | 36.0 | mA | | | | | I <sub>OUT</sub> = 0 mA,<br>CMOS levels | f = 1 MHz | _ | 7.0 | 9.0 | mA | | I <sub>SB1</sub> <sup>[6]</sup> | Automatic power down current – CMOS inputs; V <sub>CC</sub> = 2.2 to 3.6 V | | $\label{eq:control_control_control} \begin{split} \overline{\text{CE}}_1 \ge & \text{V}_{\text{CC}} - 0.2 \text{ V or CE} \\ (\overline{\text{BHE}} \text{ and BLE}) \ge & \text{V}_{\text{CC}} - \\ & \text{V}_{\text{IN}} \ge & \text{V}_{\text{CC}} - 0.2 \text{ V, V}_{\text{IN}} \le \\ & \text{f} = \text{f}_{\text{max}} \text{ (address and daffer and ME), V}_{\text{CC}} \end{split}$ | 0.2 V,<br>0.2 V,<br>ta only), | - | 5.5 | 16.0 | μА | | I <sub>SB2</sub> <sup>[6]</sup> | Automatic power CMOS inputs; V <sub>CC</sub> = 2.2 to 3.6 | er down current –<br>3 V | $\label{eq:control_control_control} \begin{split} \overline{\underline{CE}_1} \ge V_{CC} - 0.2 \text{V or CE} \\ (\text{BHE and BLE}) \ge V_{CC} - \\ V_{\text{IN}} \ge V_{CC} - 0.2 \text{ V or V}_{\text{IN}} \\ \text{f = 0, V}_{CC} = V_{CC(\text{max})} \end{split}$ | 0.2 V, | - | 5.5 | 16.0 | μА | #### Notes - 4. V<sub>II.(min)</sub> = -2.0 V and V<sub>IH.(max)</sub> = V<sub>CC</sub> + 2 V for pulse durations of less than 2 ns. 5. Indicates the v<u>alue</u> for the center <u>of Distribut</u>ion at 3.0 V, 25 °C and not 100% tested. 6. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) and BHE, BLE must be tied to CMOS levels to meet the I<sub>SB1</sub>/I<sub>SB2</sub>/I<sub>CCDR</sub> spec. Other inputs can be left floating. Document Number: 002-19620 Rev. \*A # Capacitance | Parameter [7] | Description | Test Conditions | Max | Unit | |------------------|--------------------|---------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [7] | Description | Test Conditions | 48-ball VFBGA | Unit | |-------------------|---------------------------------------|-------------------------------------------------------------------------|---------------|------| | $\Theta_{\sf JA}$ | | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 31.50 | °C/W | | 30 | Thermal resistance (junction to case) | | 15.75 | °C/W | ### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms | Parameters | 3.0 V | Unit | |------------|-------|------| | R1 | 317 | Ω | | R2 | 351 | Ω | | $V_{HIGH}$ | 3.0 | V | #### Note <sup>7.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **Data Retention Characteristics** Over the Operating Range | Doromotor | Description | Conditions | 45 ns | l lmi4 | | | |----------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|------|------| | Parameter | Description | Conditions | Min | <b>Typ</b> [8] | Max | Unit | | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1 | - | - | V | | I <sub>CCDR</sub> <sup>[9]</sup> | Data-retention current | $ \begin{array}{l} 2.2 \text{ V} < \text{V}_{\text{CC}} \leq 3.6 \text{ V} \\ \hline \text{CE}_1 \geq \text{V}_{\text{CC}} - 0.2 \text{ V} \text{ or } \text{CE}_2 \leq 0.2 \text{ V} \text{ or} \\ \hline \text{(BHE and BLE)} \geq \text{V}_{\text{CC}} - 0.2 \text{ V}, \\ \hline \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2 \text{ V} \text{ or } \text{V}_{\text{IN}} \leq 0.2 \text{ V} \end{array} $ | Т | 5.5 | 16.0 | μА | | t <sub>CDR</sub> <sup>[10]</sup> | Chip deselect to data-retention time | | 0 | _ | _ | - | | t <sub>R</sub> <sup>[11]</sup> | Operation-recovery time | | 45 | - | _ | ns | ### **Data Retention Waveform** Figure 3. Data-Retention Waveform [12] - Notes 8. Indicates the v<u>alue</u> for the center of distribution at 3.0 V, 25°C and not 100% tested. 9. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be tied to CMOS levels to meet the I<sub>SB1</sub>/I<sub>SB2</sub>/I<sub>CCDR</sub> spec. Other inputs can be left floating. 10. Tested initially and after any design or process changes that may affect these parameters. 11. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 12. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling both BHE and BLE. # **Switching Characteristics** | Parameter [13] | Decembrish | 45 ns (Aut | omotive-A) | l lmi4 | |-------------------|---------------------------------------------------------------------|------------|------------|--------| | Parameter [19] | Description | Min | Max | Unit | | Read Cycle | | • | • | | | t <sub>RC</sub> | Read cycle time | 45 | _ | ns | | t <sub>AA</sub> | Address to data valid | - | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | - | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid / CE LOW | - | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid / OE LOW | - | 22 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z [14] | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [14, 15] | | 18 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z [14] | 10 | _ | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z [14, 15] | _ | 18 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up | 0 | _ | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down | _ | 45 | ns | | t <sub>DBE</sub> | BLE / BHE LOW to data valid | | 45 | ns | | t <sub>LZBE</sub> | BLE / BHE LOW to Low Z [14] | 5 | _ | ns | | t <sub>HZBE</sub> | BLE / BHE HIGH to High Z [14, 15] | | 18 | ns | | Write Cycle [16 | ,17] | | • | | | t <sub>WC</sub> | Write cycle time | 45 | _ | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end | 35 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | ns | | t <sub>BW</sub> | BLE / BHE LOW to write end | 35 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z [14, 15] | _ | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [14] | 10 | _ | ns | Document Number: 002-19620 Rev. \*A <sup>13.</sup> Test conditions assume signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for V<sub>CC</sub> ≥ 3 V) and 0 to V<sub>CC</sub> (for V<sub>CC</sub> < 3 V). Test conditions for the read cycle use output loading shown in AC Test Loads and Waveforms section, unless specified otherwise. <sup>14.</sup> At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 15. t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state. <sup>16.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, EE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write. Any of these signals can terminate a write by going INAC<u>TIVE</u>. The data input setup and hold timing must refer to the edge of the signal that terminates the write 17. The minimum write cycle pulse width for the Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to the sum of t<sub>SD</sub> and t<sub>HZWE</sub>. ## **Switching Waveforms** Figure 4. Read Cycle No. 1 of CY62157H30-45BVXA (Address Transition Controlled) [18, 19] Figure 5. Read Cycle No. 2 (OE Controlled) [19, 20, 21] #### Notes - 18. The device is continuously selected. $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ or $\overline{BLE}$ or both $= V_{IL}$ . - 19. WE is HIGH for read cycle. - 20. For all dual chip enable devices, $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $CE_2$ . When $\overline{CE}_1$ is LOW and $CE_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $CE_2$ is LOW, $\overline{CE}$ is HIGH. 21. Address valid prior to or coincident with $\overline{\text{CE}}$ LOW transition. Document Number: 002-19620 Rev. \*A ### Switching Waveforms (continued) Figure 6. Write Cycle No. 1 ( $\overline{\text{WE}}$ Controlled) [22, 23, 24] <sup>22.</sup> $\underline{\text{For}}$ all dual chip enable devices, $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\text{CE}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\text{CE}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\text{CE}_2$ is LOW, CE is HIGH. <sup>23.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. <sup>24.</sup> Data I/O is in HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . ### Switching Waveforms (continued) Figure 7. Write Cycle No. 2 (CE Controlled) [25, 26, 27] <sup>25.</sup> Eq. all dual chip enable devices, $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW, $\overline{\text{CE}}_1$ is HIGH. <sup>26.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. <sup>27.</sup> Data I/O is in high impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . ### Switching Waveforms (continued) Figure 8. Write Cycle No. 3 (BHE/BLE controlled, OE LOW) [28, 29, 30] <sup>28.</sup> For all dual chip enable devices, $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ . When $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, $\overline{CE}$ is HIGH. <sup>29.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. <sup>30.</sup> Data I/O is in high impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . ### Truth Table - CY62157H30-45BVXA | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-------------------|-------------------|----|----|-----|-----|------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | X <sup>[31]</sup> | Х | Х | Х | Х | HI-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | X <sup>[31]</sup> | L | Х | Х | Х | Х | HI-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | X <sup>[31]</sup> | X <sup>[31]</sup> | Χ | Х | Н | Н | HI-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | L | L | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Η | L | Н | L | Data Out (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>HI-Z (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | Н | HI-Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Х | Х | HI-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | L | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>HI-Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | HI-Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | 31. The 'X' (Don't care) state for the chip enables refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. Document Number: 002-19620 Rev. \*A Page 13 of 18 ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|-------------------|--------------------|---------------------------------------------------------------|--------------------| | 45 | CY62157H30-45BVXA | | 48-ball VFBGA (6 × 8 × 1 mm) (Pb-free),<br>Package Code: BZ48 | Automotive-A | ### **Ordering Code Definitions** ## **Package Diagram** Figure 9. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150 NOTE: 51-85150 \*H # **Acronyms** | Acronym | Description | | | | | |------------------|-----------------------------------------|--|--|--|--| | BHE | byte high enable | | | | | | BLE | byte low enable | | | | | | CE | chip enable | | | | | | CMOS | complementary metal oxide semiconductor | | | | | | I/O input/output | | | | | | | OE | output enable | | | | | | SRAM | static random access memory | | | | | | VFBGA | very fine-pitch ball grid array | | | | | | WE | write enable | | | | | ### **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microamperes | | | | | μs | microseconds | | | | | mA | milliamperes | | | | | mm | millimeters | | | | | ns | nanoseconds | | | | | Ω | ohms | | | | | % | percent | | | | | pF | picofarads | | | | | V | volts | | | | | W | watts | | | | # **Document History Page** | Document Title: CY62157H30-45BVXA Automotive, 8-Mbit (512K Words × 16-Bit) Static RAM with Error-Correcting Code (ECC) Document Number: 002-19620 | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 5732772 | NILE | 05/10/2017 | New data sheet. | | | *A | 5749424 | NILE | 05/25/2017 | Updated DC Electrical Characteristics: Changed minimum value of $V_{OH}$ parameter from 2.2 V to 2.4 V corresponding to Operating Range "2.7 V to 3.6 V" and Test Condition " $V_{CC}$ = Min, $I_{OH}$ = -1.0 mA". | | Document Number: 002-19620 Rev. \*A Page 17 of 18 ### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things Memory ARM® Cortex® Microcontrollers cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory cypress.com/mcu PSoC cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the aliquer of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 002-19620 Rev. \*A Revised May 25, 2017 Page 18 of 18