# **OMAP-L138 SOM-M1 Hardware Specification** ## Hardware Documentation Logic PD // Products Published: August 2009 Last revised: November 2010 This document contains valuable proprietary and confidential information and the attached file contains source code, ideas, and techniques that are owned by Logic Product Development Company (collectively "Logic PD's Proprietary Information"). Logic PD's Proprietary Information may not be used by or disclosed to any third party except under written license from Logic Product Development Company. Logic Product Development Company makes no representation or warranties of any nature or kind regarding Logic PD's Proprietary Information or any products offered by Logic Product Development Company. Logic PD's Proprietary Information is disclosed herein pursuant and subject to the terms and conditions of a duly executed license or agreement to purchase or lease equipment. The only warranties made by Logic Product Development Company, if any, with respect to any products described in this document are set forth in such license or agreement. Logic Product Development Company shall have no liability of any kind, express or implied, arising out of the use of the Information in this document, including direct, indirect, special or consequential damages. Logic Product Development Company may have patents, patent applications, trademarks, copyrights, trade secrets, or other intellectual property rights pertaining to Logic PD's Proprietary Information and products described in this document (collectively "Logic PD's Intellectual Property"). Except as expressly provided in any written license or agreement from Logic Product Development Company, this document and the information contained therein does not create any license to Logic PD's Intellectual Property. The Information contained herein is subject to change without notice. Revisions may be issued regarding changes and/or additions. © Copyright 2010, Logic Product Development Company. All Rights Reserved. # **Revision History** | REV | EDITOR | REVISION DESCRIPTION | Schematic<br>PN & REV | APPROVAL | DATE | |-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------|----------| | 1 | RS & JCA | Internal release | _ | _ | 07/24/09 | | 2 | RS & JCA | Initial Beta release | 1013536 Rev 3<br>1013253 Rev 3 | JCA | 08/21/09 | | 3 | RS | -Section 3.2: Added typical active current numbers to table | 1013536 Rev 3<br>1013253 Rev 3 | RS | 10/05/09 | | 4 | JCA | -Added Section 2.3.4 and referenced drawings in Appendix B -Appendix A: corrected J2 and J3 connector locations on drawing | 1013536 Rev 3<br>1013253 Rev 3 | JCA | 11/03/09 | | 5 | JCA | -Section 2.3.1: Corrected height of SOM;<br>-Section 2.4: Added Industrial temperature range; Added Caution<br>about system temperatures when enabling SATA;<br>-Updated mechanical drawings in Appendices | 1014647 Rev A<br>1014576 Rev A | KTL | 11/05/10 | Please check <u>www.logicpd.com</u> for the latest revision of this document, product change notifications, and additional documentation. # **Table of Contents** | 1 | | oduction | | |---|------|------------------------------------------|------| | | | Product Overview | | | | | Abbreviations, Acronyms, & Definitions | | | | 1.3 | Nomenclature | 2 | | | 1.4 | Scope of Document | 2 | | | 1.5 | Additional Documentation Resources | . 2 | | 2 | Fun | nctional Specification | . 4 | | | | Processor | | | | 2.1. | | | | | 2.1. | | | | | | SOM Interface | | | | 2.2. | | 6 | | | | | | | | 2.3. | · | 6 | | | 2.3. | | | | | 2.3. | | | | | 2.3. | | | | | | Temperature Specifications | | | 3 | | ctrical Specification | | | J | | Absolute Power Maximum Ratings | | | | | Recommended Power Operating Conditions | | | 4 | | ripheral Specification | | | | | • | | | | | Clocks | | | | | J | | | | | .1 Mobile DDR | | | | | .2 SPI Flash | | | | 4.3 | 10/100 Ethernet PHY | | | | | Display Interface | | | | | Serial Interfaces | | | | 4.5. | | | | | 4.5. | | | | | 4.5. | | | | | 4.5. | | | | | 4.5. | | | | | | USB Interface1 | | | | | ADC/Touch Interface | | | | 4.8 | General Purpose I/O (GPIO)1 | | | | 4.9 | Expansion/Feature Options | | | 5 | Sys | stem Integration1 | | | | 5.1 | Custom Configuration | 13 | | | 5.2 | Resets | | | | 5.2. | .1 Master Reset (MSTR_nRST)—Reset Input1 | 13 | | | 5.2. | .2 SOM Reset (RESETOUTn)—Reset output1 | 13 | | | 5.3 | Interrupts | 14 | | | | JTAG Debugger Interface | | | | 5.5 | Power Management | 14 | | | 5.5. | | | | | | .5.1.1 5V | | | | | .5.1.2 USB0_VBUS1 | | | | | .5.1.3 MAIN BATT IN | | | | | .5.1.4 VRTC IN | | | | 5.5. | | | | | 5.5. | | | | | 5.5. | S System i Strot management | ٠. ٠ | ## OMAP-L138 SOM-M1 Hardware Specification | 5.5.4 Microcontroller | | |--------------------------------------------------------|----| | 5.6 ESD Considerations | | | 6 Memory & I/O Mapping | | | 7 Pin Descriptions & Functions | | | 7.1 J1 Connector 100-Pin Descriptions | | | 7.2 J2 Connector 100-Pin Descriptions | | | 7.3 J3 Connector 100-Pin Descriptions | 28 | | Appendix A: OMAP-L138 SOM-M1 Mechanical Drawing | | | Appendix B: Example OMAP-L138 SOM-M1 Retention Methods | | # **Table of Figures** | Figure 2.1: OMAP-L138 Processor Block Diagram | 5 | |-----------------------------------------------|---| | Figure 2.2: OMAP-L138 SOM-M1 Block Diagram | 6 | ## 1 Introduction #### 1.1 Product Overview The OMAP-L138 System on Module (SOM) is a compact, product-ready hardware and software solution that fast forwards embedded designs while reducing risk and controlling cost. Based on Texas Instruments' OMAP-L138 processor and designed in the SOM-M1 form factor, the OMAP-L138 module offers essential features for handheld and embedded networking applications. The OMAP-L138 SOM-M1 features the superset OMAP-L138 processor, but also supports the TMS320C6748 digital signal processor (DSP). The OMAP-L138 SOM-M1 brings the industry leading low power ARM926 core to a small, off-the-shelf solution. The standard SOM-M1 form factor allows developers to reuse existing baseboard designs when upgrading to new OMAP processors, which extends roadmap possibilities for their end-product. Two Zoom™ Development Kit options allow developers to choose the platform best suited to their application needs. By starting with the corresponding Zoom Development Kit, engineers can write application software on the same hardware that will be used in their final product. The compact size of the OMAP-L138 SOM-M1 is ideal for medical patient monitoring wearables and other portable instrumentation applications; the built-in Serial ATA (SATA) controller provides fast access to large capacity storage devices. For medical, industrial, audio, and communication products, the OMAP-L138 SOM-M1 allows for powerful versatility, long-life, and greener products. ## 1.2 Abbreviations, Acronyms, & Definitions | ADC | Analog to Digital Converter | |-----|-----------------------------| | ADU | Analog to Digital Convener | BOM Bill of Materials BSP Board Support Package BTB Board-to-Board DAC Digital to Analog Converter DMA Direct Memory Access DSP Digital Signal Processor EDMA Enhanced Direct Memory Access EMIFA External Memory Interface ESD Electrostatic Discharge FIFO First In First Out HPI Host Port Interface GPIO General Purpose Input Output GPMC General Purpose Memory Controller Hi-Z High Impedance I2C Inter-Integrated Circuit I2S Inter-Integrated Circuit Sound IC Integrated Circuit Input/Output I/O Interrupt Request IRQ Liquid Crystal Display LCD Low Dropout (Regulator) LDO Multi-channel Audio Serial Port McASP Multi-channel Buffered Serial Port McBSP **mDDR** Mobile Double Data Rate (RAM) MDIO Management Data Input/Output MMU Memory Management Unit MPU Memory Protection Unit (ARM processor core) OTG On-the-Go (USB) PCB Printed Circuit Board PCMCIA Personal Computer Memory Card International Association (PC Cards) PHY Physical Layer PLL Phase Lock Loop PWM Pulse Width Modulation RTC Real Time Clock SATA Serial ATA SDRAM Synchronous Dynamic Random Access Memory SOM System on Module SOM-M1 SOM form factor type used for the OMAP-L138 and TMS320C6748 modules SPI Standard Programming Interface STN Super-Twisted Nematic (LCD) TFT Thin Film Transistor (LCD) TI Texas Instruments TSC Touch Screen Controller UART Universal Asynchronous Receive Transmit uPP Universal Parallel Port USB Universal Serial Bus VLIW Very Long Instruction Word VPIF Video Port Interface #### 1.3 Nomenclature - The terms "SOM" and "SOM-M1" are used interchangeably throughout this document and can be assumed to mean the same thing within this text. The SOM-M1 is a specific form factor type of Logic's SOM. - TMS320C6748, C6748, and C674x can be assumed to all represent the TMS320C6748 DSP core. ### 1.4 Scope of Document - This Hardware Specification is unique to the design and use of the OMAP-L138 SOM-M1 as designed by Logic and does not intend to include information outside of that scope. Detailed information about the Texas Instruments (TI) OMAP-L138 processor or any other device component on the SOM can be found in their respective manuals and specification documents; please see Section 1.5 for additional resources. - This Hardware Specification applies to both the OMAP-L138 SOM-M1 and TMS320C6748 SOM-M1. The OMAP-L138 processor and TMS320C6758 DSP are identical, with the exception that the OMAP-L138 is a dual-core processor with an ARM9 core and a C674x core. Both processors—and therefore both SOMs—have the same peripheral set and the same pin functions. ### 1.5 Additional Documentation Resources The following documents or documentation resources are referenced within this Hardware Specification. ■ Tl's OMAP-L138 Low-Power Applications Processor Datasheet, User Guides, Application Notes, White Papers, and Errata <a href="http://www.ti.com/omap-l138-prprod1">http://www.ti.com/omap-l138-prprod1</a> - TI's TPS65070 Datasheet http://focus.ti.com/docs/prod/folders/print/tps65070.html - USB 2.0 Specification, available from USB.org http://www.usb.org/developers/docs/ - U-Boot documentation http://www.denx.de/wiki/U-Boot/WebHome - Logic OMAP-L138 Baseboard BOM, Schematic, and Layout http://support.logicpd.com/downloads/1216/ - Logic OMAP-L138 SOM-M1 BOM, Schematic, and Layout (128 MB mDDR configuration included with the EVM Development Kit) http://support.logicpd.com/downloads/1215/ - Logic OMAP-L138 SOM-M1 BOM, Schematic, and Layout (64 MB mDDR configuration included with the eXperimenter Kit) http://support.logicpd.com/downloads/1227/ - Logic TMS320C6748 SOM-M1 BOM, Schematic, and Layout (included with the EVM Development Kit) http://support.logicpd.com/downloads/1228/ ## 2 Functional Specification #### 2.1 Processor ### 2.1.1 OMAP-L138 Processor The OMAP-L138 SOM-M1 uses TI's high-performance OMAP-L138 processor. This device contains two cores: an ARM926EJ-S MPU core and a C674x VLIW DSP core. The OMAP-L138 provides many integrated on-chip peripherals, including: - ARM® ARM926EJ-S™ RISC core - C674x VLIW DSP core - Integrated LCD Controller - □ Up to 1024 x 1024 x 16 bit color - Three UARTs - I2S codec interface - Universal Serial Bus (USB) - One high-speed USB 2.0 On-the-Go (OTG) interface - One full-speed USB 1.1 host interface - Serial ATA Controller - □ SATA I (1.5Gb/s) or SATA II (3Gb/s) - Many general purpose I/O (GPIO) signals - Programmable timers - Real time clock (RTC) - Low power modes **IMPORTANT NOTE:** The OMAP-L138 processor is heavily multiplexed; using one peripheral may preclude the use of another. Users should carefully review the processor pinout, SOM pinout, and OMAP-L138 multiplexing table. See TI's *OMAP-L138 Low-Power Applications Processor Datasheet*, User Guides, and Application Notes for additional information. **IMPORTANT NOTE:** Please visit TI's website for errata on the OMAP-L138. #### ARM Subsystem JTAG Interface **DSP Subsystem** System Control ARM926EJ-S CPU C674×™ With MMU DSP CPU PLL/Clock Input Generator Clock(s) w/OSC 4KB ETB AFT General-16KB 16KB 32KB 32KB Purpose Timer (x3) L1 Pgm Power/Sleep Controller 8KB RAM 256KB L2 RAM (Vector Table) Multiplexing 1024KB L2 ROM 64KB ROM ( ) Switched Central Resource (SCR) **()**; ( ) () ¢ ( ) Peripherals Display DMA Audio Ports Serial Interfaces Video Parallel Port Internal Memory EDMA3 McASP McBSP I2C UART LCD 128KB VPIF uPP (x2) w/FIFO (x2)(x2)(x3)RAM (x2)**Control Timers** Connectivity **External Memory Interfaces** MMC/SD EMIFA(8b/16B) USB2.0 USB1.1 **EMAC** ePWM eCAP DDR2/MDDR ## 2.1.2 OMAP-L138 Processor Block Diagram OTG Ctlr PHY OHCI Ctir PHY Figure 2.1: OMAP-L138 Processor Block Diagram HPI (8b) SATA NAND/Flash Controller 10/100 MII/RMII) MDIO **Note:** The block diagram pictured above comes from TI's *OMAP-L138 Low-Power Applications* Processor Data Sheet (document number SPRS586–June 2009). Available from Ti's website: http://www.ti.com/lit/gpn/omap-I138. #### 2.2 **SOM Interface** (x2) (x3) Logic's common SOM interface allows for easy migration to new processors and technology. Logic is constantly researching and developing new technologies to improve performance, lower cost, and increase feature capabilities. By using the common SOM footprint, it is possible to take advantage of Logic's work without having to re-spin the old design in certain cases dependent upon peripheral usage. Contact Logic sales for more information (product.sales@logicpd.com). In fact, encapsulating a significant amount of your design onto the SOM reduces any long-term risk of obsolescence. If a component on the SOM design becomes obsolete, Logic will simply design for an alternative part that is transparent to your product. Furthermore, Logic tests all SOMs prior to delivery, decreasing time-to-market and ensuring a simpler and less costly manufacturing process. ## 2.2.1 OMAP-L138 SOM-M1 Block Diagram Figure 2.2: OMAP-L138 SOM-M1 Block Diagram ## 2.3 Mechanical Specifications #### 2.3.1 Mechanical Characteristics of SOM | Parameter | Min | Typical | Max | Unit | Notes | |-----------------------------|-----|---------------|-----|--------|-------| | Dimensions | _ | 30 x 40 x 4.1 | _ | mm | 1 | | Weight | _ | 7 | _ | Grams | 2 | | Connector Insertion/Removal | _ | 30 | _ | Cycles | _ | #### Notes: - 1. The OMAP-L138 SOM-M1 in the Zoom OMAP-L138 EVM Development Kit includes power measurement circuitry along one edge of the SOM. This additional circuitry increases the PCB size to 33.7 x 40 x 4.1 mm. All other OMAP-L138 SOM-M1 modules, including those available in production volumes, are the typical size listed above. - 2. May vary depending on SOM configuration. ### 2.3.2 Interface Connectors The OMAP-L138 SOM-M1 connects to a PCB baseboard through three 100-pin board-to-board (BTB) socket connectors. | Ref Designator | Manufacturer | SOM Connector P/N | Mating Connector P/N | |----------------|--------------|----------------------|----------------------| | J1, J2, J3 | Hirose | DF40C-100DP-0.4V(51) | DF40C-100DS-0.4V(51) | ### 2.3.3 OMAP-L138 SOM-M1 Mechanical Drawings Please see Appendix A for mechanical drawings of the OMAP-L138 SOM-M1 and recommended baseboard footprint layout. ## 2.3.4 Example OMAP-L138 SOM-M1 Retention Methods Please see Appendix B for mechanical drawings demonstrating three possible retention methods for the OMAP-L138 SOM-M1. These drawings are only meant to serve as possible solutions and should not be considered final designs for retention. ## 2.4 Temperature Specifications | Parameter | Min | Typical | Max | Unit | Notes | |----------------------------------|-----|---------|-----|------|-------| | Commercial Operating Temperature | 0 | 25 | 70 | °C | _ | | Industrial Operating Temperature | -40 | 25 | 85 | °C | _ | | Storage Temperature | -40 | 25 | 85 | °C | _ | **CAUTION:** Systems using the SATA interface on the OMAP-L138 SOM-M1 may require additional heat dissipation techniques in order to comply with the high end of the system temperature limitation. It is the responsibility of the engineer to ensure the OMAP-L138 SOM-M1 maintains a safe operating temperature within the system. ## 3 Electrical Specification ## 3.1 Absolute Power Maximum Ratings | Parameter | Symbol | Rating | Unit | |-------------------------------|--------------|------------|------| | DC 5 V Supply Voltage | 5V | 0.0 to 7.0 | V | | DC Main Battery Input Voltage | MAIN_BATT_IN | 0.0 to 7.0 | V | | RTC Backup Battery Voltage | BACKUP_BATT | 0.0 to 7.0 | ٧ | **NOTE:** These stress ratings are only for transient conditions. Operation at, or beyond, absolute maximum rating conditions may affect reliability and cause permanent damage to the SOM and its components. ## 3.2 Recommended Power Operating Conditions | Parameter | Min | Typical | Max | Unit | Notes | |-------------------------------|------------------|---------|------------------|------|-------| | DC Main Battery Input Voltage | 3.3 | 3.6 | 4.2 | V | 4 | | DC 5V Voltage | 3.6 | 5.0 | 5.8 | V | 3 | | DC 5V Active Current | _ | 220 | _ | mA | 5 | | DC 5V Active Current, no SATA | _ | 130 | _ | mA | 6 | | DC RTC Backup Battery Voltage | 1.8 | 3.3 | 3.6 | V | | | | 0.65*VREF (1.8V) | | | | | | Input Signal High Voltage | 2 (3.3V) | ]_ | VREF | V | 2 | | | | | 0.35*VREF (1.8V) | | | | Input Signal Low Voltage | GND | _ | 0.8 (3.3V) | V | 2 | | | 2.40 (3.3V) | | | | | | Output Signal High Voltage | VREF-0.45 (1.8V) | ]— | VREF | V | 2 | | | | | 0.40 (3.3V) | | | | Output Signal Low Voltage | GND | _ | 0.45 (1.8V) | V | 2 | #### Notes: - 1. General note: CPU power rails are sequenced on the module. - 2. VREF represents the peripheral I/O supply reference for the specific CPU voltage rail. For $V_{I/OH}$ and $V_{I/OL}$ , different values are provided for VREF = 1.8V and 3.3V. - 3. Please see Section 5.5.1.1 for detailed information about 5V usage on the OMAP-L138 SOM-M1. - 4. Please see Section 5.5.1.3 for detailed information about MAIN\_BATT\_IN usage on the OMAP-L138 SOM-M1. - 5. Measurement was taken with a system consisting of SOM, baseboard, and UI board. The SOM was running the standard U-Boot software image. This power measurement represents current consumption on the SOM only (baseboard and UI board were excluded). - 6. Same setup as Note 5 with the exception that the SATA clock generator was disabled by populating R146. ## 4 Peripheral Specification #### 4.1 Clocks The OMAP-L138 SOM-M1 contains two crystals. One crystal is used to generate clocks for the processor core(s) and peripherals. The second crystal is dedicated to the RTC module. The OMAP-L138 processor includes on-chip Phase Locked Loops (PLLs) and signal dividers which generate all core/peripheral clocks from a single external 24.000 MHz crystal. The maximum core processor operating frequency is 300 MHz. Optionally, on-chip module PLL0 provides an output: | SOM Pin# SOM Net Name | | OMAP-L138 Processor Pin | | | |-----------------------|-----------|----------------------------|--|--| | J3.18 | uP_OBSCLK | CLKOUT/ UHPI_HDS2/ GP6[14] | | | **IMPORTANT NOTE:** Please see TI's *OMAP-L138 Low-Power Applications Processor Datasheet* and User Guides for additional information about processor clocking. The OMAP-L138 processor also contains an on-chip Real Time Clock (RTC) module which is driven by an external 32.768 kHz crystal. The highly configurable RTC module provides a time reference to applications running on the OMAP-L138. The SOM contains a dedicated power input pin (J2.64, "VRTC\_IN") and low dropout (LDO) which supplies the processor's dedicated RTC power rail (RTC\_CVDD) **IMPORTANT NOTE:** For more information on RTC power, see Section 5.5.1.4. For more information about software configuration of the RTC, see TI's *OMAP-L138 Low-Power Applications Processor Datasheet* and User Guides. ## 4.2 Memory ### 4.2.1 Mobile DDR The OMAP-L138 SOM-M1 provides volatile memory via a single mDDR chip. Please refer to the *OMAP-L138 SOM-M1 Bill of Materials (BOM)* for the memory density of your specific SOM. Other memory densities may be available for SOMs in production volumes. Please contact Logic Sales about custom configurations if your design requires different memory densities from Logic's standard SOM configurations: <a href="mailto:product.sales@logicpd.com">product.sales@logicpd.com</a>. #### 4.2.2 SPI Flash The OMAP-L138 SOM-M1 provides non-volatile memory via an 8 MB SPI flash chip. This is also the default boot device. Other memory densities may be available for SOMs in production volumes. Please contact Logic Sales about custom configurations if your design requires different memory densities from Logic's standard SOM configurations: <a href="mailto:product.sales@logicpd.com">product.sales@logicpd.com</a>. #### 4.3 10/100 Ethernet PHY The OMAP-L138 SOM-M1 uses an SMSC LAN8710 Ethernet PHY to provide an easy-to-use networking interface. The four analog PHY interface signals (transmit/receive) each require an external impedance matching circuit to operate properly. Logic provides an example circuit schematic in the *OMAP-L138 Baseboard Schematics*. Please note the TX+/- and RX+/- pairs must be routed as differential pairs on the baseboard PCB. ## 4.4 Display Interface The OMAP-L138 has a built-in LCD controller supporting both synchronous (raster-type) and asynchronous (memory-mapped) panels. The synchronous (raster) module supports STN, color STN, and TFT panels at a resolution of up to 1024 x 1024 x 16-bit color. The asynchronous (memory-mapped) module supports a broad range of displays from monochrome character displays to TFT smart LCD panels. Displays driven by this module must contain their own memory and timing circuitry. The signals from the OMAP-L138 LCD controller can be interfaced through the expansion connectors. See Tl's *OMAP-L138 Low-Power Applications Processor Datasheet* for further information on the integrated LCD controller. Logic has written drivers for panels of different types and sizes. Please contact Logic before selecting a panel for your application. **IMPORTANT NOTE:** Using the internal graphics controller will affect processor performance. Selecting display resolutions and color bits per pixel will vary processor busload. #### 4.5 Serial Interfaces The OMAP-L138 SOM-M1 comes with the following serial channels: UART0-2, SPI0/1, I2C0/1, McBSP0/1, and McASP. If additional serial channels are required, please contact Logic for reference designs. Please see TI's OMAP-L138 User Guides for further information regarding serial communications. ### 4.5.1 UART0-2 The OMAP-L138 SOM-M1 provides three UART ports. UART0, UART1, and UART2 are asynchronous 16C550-compatible UARTs. These UARTs are high-speed serial interfaces that use 16-byte TX and RX FIFO registers; they are capable of sending and receiving serial data simultaneously. The signals from the SOM are not RS232 level signals. The end-product design must provide an external transceiver for RS232 applications. Logic has provided an example reference design with the Zoom OMAP-L138 Development Kits. When choosing an RS232 transceiver, the designer should keep in mind cost, availability, ESD protection, and data rates. UART2 has been configured as the main SOM serial port. The UART2 baud rate is set to a default 115.2 Kbits/sec, though it supports most common serial baud rates. #### 4.5.2 SPI0/1 The OMAP-L138 SOM-M1 provides two SPI ports with multiple chip selects. SPI1 is the default boot source for the OMAP-L138 SOM-M1. A serial flash chip is attached to SPI1 CS0. ### 4.5.3 I2C0/1 The OMAP-L138 SOM-M1 provides two I2C ports. The clock and data signals for both ports have 4.7K pull-up resistors to their respective power rails on the SOM. Please see TI's OMAP-L138 User Guides for further information. I2C0 has been configured as the main SOM I2C port. I2C0 is used to control/configure many ICs on the SOM as well as the OMAP-L138 Development Kits. #### 4.5.4 McBSP0/1 The OMAP-L138 SOM-M1 supports two Multi-channel Buffered Serial Port (McBSP) interfaces. These interfaces are primarily designed to support AC97 and IIS modes, but they can also be configured for other serial formats. However, The McBSPs are not intended to be used as high-speed interfaces. ### 4.5.5 McASP The OMAP-L138 SOM-M1 supports one Multi-channel Audio Serial Port (McASP). The McASP interface supports TDM streams, I2S protocols, and DIT. Logic has provided an example reference design with the Zoom OMAP-L138 Development Kits; this reference design interfaces the OMAP-L138 McASP to a TLV320AIC3106 audio codec. ### 4.6 USB Interface The OMAP-L138 SOM-M1 supports one USB 1.1 full-speed host port and one USB 2.0 OTG port, which can function as a host or device/client. The USB 2.0 port can operate at up to 480 Mbit/sec, and the USB 1.1 port can operate at up to 12 Mbit/sec. Both the USB 1.1 and USB 2.0 controllers are internal to the OMAP-L138 processor. For more information on using both the USB host and OTG interfaces, please see TI's OMAP-L138 User Guides. **IMPORTANT NOTE:** In order to correctly implement USB on the SOM, additional impedance matching circuitry may be required on the USBx\_D+ and USBx\_D- signals before they can be used. USB 2.0 requirements specify the signals must be routed as differential pairs with a 90 ohm differential impedance. Refer to the *USB* 2.0 *Specification* for detailed information. #### 4.7 ADC/Touch Interface The touch screen controller (TSC) on the OMAP-L138 SOM-M1 is an integrated feature of the TPS65070 PMIC. This TSC is used to support standard 4-wire resistive touch panels. The TPS65070 is connected to the OMAP-L138 by the I2C0 interface. Please see TI's *TPS65070 Datasheet* for more information. ### 4.8 General Purpose I/O (GPIO) Logic designed the OMAP-L138 SOM-M1 to be flexible and provide multiple options for analog and digital GPIO. There are numerous digital GPIO pins on the SOM that interface to the OMAP-L138. See Section 7 of this document for more information. If certain peripherals are not desired, such as the LCD controller, chip selects, IRQs, or UARTs, then more GPIO pins become available. ## 4.9 Expansion/Feature Options The OMAP-L138 SOM-M1 was designed for expansion and a variable feature set, providing all the necessary control signals and bus signals to expand the user's design. Some of these signals are buffered before reaching the expansion connectors. See TI's *OMAP-L138 Low-Power Applications Processor Datasheet* and User Guides and Logic's *OMAP-L138 SOM-M1 Schematics* for more details. Logic has experience implementing additional options, including: audio codecs, Ethernet ICs, co-processors, and components on SOMs. Please contact Logic for potential reference designs before selecting your peripherals. ## 5 System Integration ## 5.1 Custom Configuration The OMAP-L138 SOM-M1 was designed to meet multiple applications for users with specific design and budget requirements. As a result, this SOM supports a variety of embedded operating systems, flexible mDDR and SPI flash memory footprints, and other hardware configurations. If your application needs require unique hardware or software configurations, please contact Logic Sales about custom SOMs available in production volumes: product.sales@logicpd.com. #### 5.2 Resets The OMAP-L138 SOM-M1 has a reset input (MSTR\_nRST) and a reset output (RESETOUTn). External devices use MSTR\_nRST to assert reset to the product. The OMAP-L138 SOM-M1 uses RESETOUTn to indicate to other devices that the SOM is in reset. ## 5.2.1 Master Reset (MSTR\_nRST)—Reset Input Logic suggests that custom designs implementing the OMAP-L138 SOM-M1 use the MSTR\_nRST signal as the "pin-hole" reset used in commercial embedded systems. The MSTR\_nRST triggers a power-on-reset event to the OMAP-L138 processor and resets the entire CPU. **IMPORTANT NOTE:** Any custom reset circuit design should guard the assertion of the reset lines during a low power state so as to prevent power-up in a low or bad power condition. (Powering up in a low or bad power condition will cause data corruption and, possibly, temporary system lockup). See the "Power Management" section of this document for further details. A low pulse on the MSTR\_nRST signal will cause a system-wide reset. ### Low Pulse on MSTR\_nRST Signal: A low pulse on the MSTR\_nRST signal, asserted by an external source (for example, the reset button on the custom design application) will bring MSTR\_nRST low until the assertion source is de-asserted. There is no delay beyond the de-assertion of the external MSTR\_nRST signal source, so the custom design must ensure that the assertion time is sufficient for all related peripherals. Logic suggests that for any external assertion source that triggers the MSTR\_nRST signal, analog or digital, de-bouncing should be used to generate a clean, one-shot reset signal. ## 5.2.2 SOM Reset (RESETOUTn)—Reset output All hardware peripherals should connect their hardware-reset pin to the RESETOUTn signal on the expansion connector. Internally, all OMAP-L138 SOM-M1 peripheral hardware reset pins are connected to the RESET\_nOUT net. If the output of the onboard voltage-monitoring circuit is asserted (active low), the user can expect to lose information stored in RAM. The data loss occurs because the CPU is reset to its reset defaults. ## 5.3 Interrupts The OMAP-L138 interrupt controller allows either the ARM or DSP core to enable, disable, trigger, or service all interrupts. Most external GPIO signals can also be configured as interrupt inputs by configuring their pin control registers. Logic BSPs setup and process all onboard system and external SOM interrupt sources. Refer to TI's *OMAP-L138 Low-Power Applications Processor Datasheet* and User Guides for further information on using interrupts. ## 5.4 JTAG Debugger Interface The JTAG connection on the OMAP-L138 allows recovery of corrupted flash memory, real-time application debug, and DSP development. There are several third-party JTAG debuggers available for TI microcontrollers. The following signals make up the JTAG interface to the OMAP-L138 processor: TDI, TMS, TCK, TDO, nTRST, RTCK, EMU0, EMU1, and MSTR\_nRST (MSTR\_nRST is only required for some JTAG tools; see the JTAG tool documentation for exact pinout). These signals should interface directly to a 14 or 20-pin 0.1" through-hole connector, as shown on Logic's *OMAP-L138 Baseboard Schematic*. **IMPORTANT NOTE:** When laying out the JTAG connector, realize that it may not be numbered as a standard 14 or 20-pin 0.1" insulation displacement connector (IDC) through-hole connector. See the *OMAP-L138 Baseboard Schematic* for further details. Each JTAG tool vendor may define the IDC connector pin-out differently. ### 5.5 Power Management ## 5.5.1 System Power Supplies In order to ensure a flexible design, the OMAP-L138 SOM-M1 has the following power areas: MAIN\_BATT\_IN, 5V, RTC\_BATT. All power areas are inputs to the SOM. The module also provides output reference voltage 3.3V\_or\_1.8V. 3.3V\_or\_1.8V is an output from the SOM, and should only be used as a reference voltage input to level shifting devices on baseboard designs. **IMPORTANT NOTE:** If USB0\_VBUS is powered externally it will power the SOM, even if MAIN\_BATT\_IN and 5V are disconnected. Additionally, USB0\_VBUS can charge MAIN\_BATT\_IN. Please refer to the *TPS65070 Datasheet* for more information. ### 5.5.1.1 5V The 5V input is the main source of power for the OMAP-L138 SOM-M1. If power is present at the 5V input, the TPS65070 PMIC will preferentially select this power source over all other sources. If appropriate voltage is applied to the 5V input, the TPS65070 PMIC and OMAP-L138 processor will immediately start up and run. 5V input is capable of charging MAIN\_BATT\_IN. For startup, acceptable 5V input range is: 3.6V < 5V input < 5.8V At runtime, 5V range is: UVLO < 5V input < 5.8V UVLO = UnderVoltage LockOut UVLO = 3.0V (default), 2.8V < UVLO < 3.25V (programmable) ### 5.5.1.2 USB0 VBUS USB0\_VBUS is an optional power source for the OMAP-L138 SOM-M1. If power is present at the USB0\_VBUS input, the TPS65070 PMIC will preferentially select this source over MAIN\_BATT\_IN. If appropriate voltage is applied to the USB0\_VBUS input, the TPS65070 PMIC and OMAP-L138 processor will immediately start up and run. The USB0\_VBUS input is capable of charging MAIN BATT IN. ### 5.5.1.3 **MAIN\_BATT\_IN** The MAIN\_BATT\_IN input is designed to be connected to a typical single lithium-ion battery. The TPS65070 PMIC will only power the SOM from MAIN\_BATT\_IN if power is not present at 5V or USB0\_VBUS inputs. If appropriate voltage is applied to the MAIN\_BATT\_IN input, the TPS65070 PMIC and OMAP-L138 processor will NOT immediately start up and run; a momentary low signal is also required on the PMIC\_PB\_IN pin. The TPS65070 PMIC is capable of charging MAIN\_BATT\_IN from either the 5V input or the USB0\_VBUS input. For startup, MAIN BATT IN range is: 3.6V < MAIN BATT IN < 4.2V At runtime, MAIN BATT IN range is: UVLO < MAIN BATT IN < 4.2V UVLO = UnderVoltage LockOut UVLO = 3.0V (default), 2.8V < UVLO < 3.25V (programmable) #### **IMPORTANT NOTES:** Though UVLO may be set as low as 2.8V, not all OMAP-L138 SOM-M1 circuits are capable of 2.8V operation. The SOM contains an internal 3.3V power rail, and devices connected to this rail may have dropout voltages much greater than UVLO. See Section 3.2 for the recommended range of input voltages. Before designing a system which powers the OMAP-L138 SOM-M1 from MAIN\_BATT\_IN, the user should first review the following documents: *TPS65070 Datasheet*, *OMAP-L138 SOM-M1 Schematic*, and *OMAP-L138 Baseboard Schematic*. ### 5.5.1.4 VRTC IN The VRTC\_IN power rail is used to power the onboard RTC module. Always power this rail to maintain the clock of the product. A lithium-ion coin cell typically supplies power to this rail. ## 5.5.2 Dual Voltage I/O The OMAP-L138 processor and OMAP-L138 SOM-M1 uniquely support dual-voltage I/O. The user may select an operating voltage of either 1.8V or 3.3V through "IO\_VOLTAGE\_SEL" J1.37. For 3.3V operation, J1.37 should be left unconnected. For 1.8V operation, J1.37 should be tied directly to GND. ## 5.5.3 System Power Management Good power management design is important in any system development and embedded system design is no exception. In embedded system design, power management is typically one of the most complicated areas due to the dramatic effect it has on product cost, performance, usability, and overall customer satisfaction. Many factors affect a power-efficient hardware design: power supply selection (efficiency), clocking design, IC and component selection, etc. The OMAP-L138 SOM-M1 was designed with these aspects in mind while also providing maximum flexibility in software and system integration. On the OMAP-L138 there are many different software configurations that drastically affect power consumption: microcontroller core clock frequency, bus clock frequency, peripheral clocks, bus modes, power management states; peripheral power states and modes; product user scenarios; interrupt handling; and display settings (resolution, backlight, refresh, bits per pixel, etc). These settings are typically initialized in the startup software routines and may be modified later in the operating system and application software. Information for these items can be found in the appropriate documents such as the *U-Boot User's Manual*, TI's *OMAP-L138 Low-Power Applications Processor Datasheet* and User Guides, *TPS65070 Datasheet*, and Logic's *OMAP-L138 SOM-M1 Schematic*. #### 5.5.4 Microcontroller The OMAP-L138 processor's power management scheme was designed for ultra-low power, so naturally the static and dynamic power consumption has very flexible controls allowing designers to configure the processor to minimize end-product power consumption. Most peripheral modules can be powered on/off individually, and the core(s) can enter various levels of standby/sleep. To implement a low-power system, users should review TI's *OMAP-L138 Low-Power Applications Processor Datasheet* and User Guides, *TPS65070 Datasheet*, and Logic's *OMAP-L138 SOM-M1 Schematic*. ### 5.6 ESD Considerations The OMAP-L138 SOM-M1 was designed to interface to a customer's peripheral board, while remaining low cost and adaptable to many different applications. The SOM does not provide any onboard ESD protection circuitry—this must be provided by the product it is used in. Logic has extensive experience in designing products with ESD requirements. Please contact Logic if you need any assistance in ESD design considerations. # 6 Memory & I/O Mapping OMAP-L138 chip select signals are described listed below: | Chip Select | Device/Feature | Notes | |---------------|------------------|---------------------------------------------------------------------------------| | SPI0_SCS[0:5] | Not Available | MDIO/MII comm. interfaces on SOM | | SPI1_SCS[0] | SPI Flash (boot) | LCD Backlight PWM on dev kit | | SPI1_SCS[1] | | LCD Backlight Power on dev kit | | SPI1_SCS[2:3] | | Available for use by an off-board external device | | SPI1_SCS[4] | | UART TXD on dev kit | | SPI1_SCS[5] | | UART RXD on dev kit | | SPI1_SCS[6] | Not Available | I2C0 is used extensively for configuration/control on both the SOM and dev. kit | | SPI1_SCS[7] | Not Available | I2C0 is used extensively for configuration/control on both the SOM and dev. kit | | EMA_CS[0] | | Available for use by an off-board external device | | EMA_CS[2:5] | | Available for use by an off-board external device | | UHPI_HCS | | Available for use by an off-board external device | ## 7 Pin Descriptions & Functions **SOM Net Name:** This is the name used in Logic's *OMAP-L138 SOM-M1 Schematics*. **Processor Name:** This is the name used TI's *OMAP-L138 Low-Power Applications Processor Datasheet.* **I/O:** This indicates the default pin configuration after booting U-Boot. Most pins can be reconfigured as either input or output. Consult Logic's *OMAP-L138 SOM-M1 Schematics* and TI's *OMAP-L138 Low-Power Applications Processor Datasheet* for more information. **Description:** If a pull-up or pull-down resistor is present on the OMAP-L138 SOM-M1, it will be noted here. Special usage tips and cautions will be noted here. Consult Logic's *OMAP-L138* SOM-M1 Schematics and TI's *OMAP-L138 Low-Power Applications Processor Datasheet* for more information. ## 7.1 J1 Connector 100-Pin Descriptions | J1 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|----------------|-------------------------------------------------------------|------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 1 | uP VPIF DOUT8 | VP_DOUT[8]/<br>LCD_D[8]/<br>UPP_XD[0]/<br>GP7[0]/ BOOT[0] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD G3 data bit when outputting RGB565 data to an RGB666 display. 4.7k pull-down on SOM. Used to latch boot mode at startup (see Note 2). | | 2 | uP_VPIF_DOUT0 | VP_DOUT[0]/<br>LCD_D[0]/<br>UPP_XD[8]/<br>GP7[8] | Hi-Z | | LCD B1 data bit when outputting RGB565 data to an RGB666 display. | | 3 | uP_VPIF_DOUT9 | VP_DOUT[9]/<br>LCD_D[9]/<br>UPP_XD[1]/<br>GP7[1]/ BOOT[1] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD_G4 data bit when outputting RGB565 data to an RGB666 display. 4.7k pull-down on SOM. Used to latch boot mode at startup (see Note 2). | | 4 | uP_VPIF_DOUT1 | VP_DOUT[1]/<br>LCD_D[1]/<br>UPP_XD[9]/<br>GP7[9] | Hi-Z | | LCD_B2 data bit when outputting RGB565 data to an RGB666 display. | | 5 | uP_VPIF_DOUT10 | VP_DOUT[10]/<br>LCD_D[10]/<br>UPP_XD[2]/<br>GP7[2]/ BOOT[2] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD_G5 data bit when outputting RGB565 data to an RGB666 display. 4.7k pull-up on SOM. Used to latch boot mode at startup (see Note 2). | | 6 | uP_VPIF_DOUT2 | VP_DOUT[2]/<br>LCD_D[2]/<br>UPP_XD[10]/<br>GP7[10] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD_B3 data bit when outputting RGB565 data to an RGB666 display. | | 7 | uP_VPIF_DOUT11 | VP_DOUT[11]/<br>LCD_D[11]/<br>UPP_XD[3]/<br>GP7[3]/ BOOT[3] | | 3.3V or 1.8V<br>(see Note 1) | LCD_R1 data bit when outputting RGB565 data to an RGB666 display. 4.7k pull-up on SOM. Used to latch boot mode at startup (see Note 2). | | 8 | uP_VPIF_DOUT3 | VP_DOUT[3]/<br>LCD_D[3]/<br>UPP_XD[11]/<br>GP7[11] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD_B4 data bit when outputting RGB565 data to an RGB666 display. | | J1 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|-----------------------|-------------------------------------------------------------|------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | uP_VPIF_DOUT12 | VP_DOUT[12]/<br>LCD_D[12]/<br>UPP_XD[4]/<br>GP7[4]/ BOOT[4] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD_R2 data bit when outputting RGB565 data to an RGB666 display. 4.7k pull-down on SOM. Used to latch boot mode at startup (see Note 2). | | 10 | uP_VPIF_DOUT4 | VP_DOUT[4]/<br>LCD_D[4]/<br>UPP_XD[12]/<br>GP7[12] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD_B5 data bit when outputting RGB565 data to an RGB666 display. Notice that LCD_B0 is omitted; LCD_B5 (Blue MSB) is also connected to LCD_B0 (Blue LSB) when driving an 18 bit display with 16 bits. | | 11 | uP_VPIF_DOUT13 | VP_DOUT[13]/<br>LCD_D[13]/<br>UPP_XD[5]/<br>GP7[5]/ BOOT[5] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD_R3 data bit when outputting RGB565 data to an RGB666 display. 4.7k pull-down on SOM. Used to latch boot mode at startup (see Note 2). | | 12 | uP_VPIF_DOUT5 | VP_DOUT[5]/<br>LCD_D[5]/<br>UPP_XD[13]/<br>GP7[13] | | 3.3V or 1.8V<br>(see Note 1) | LCD_G0 data bit when outputting RGB565 data to an RGB666 display. | | 13 | uP_VPIF_DOUT14 | VP_DOUT[14]/<br>LCD_D[14]/<br>UPP_XD[6]/<br>GP7[6]/ BOOT[6] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | LCD_R4 data bit when outputting RGB565 data to an RGB666 display. 4.7k pull-down on SOM. Used to latch boot mode at startup (see Note 2). | | 14 | uP_VPIF_DOUT6 | VP_DOUT[6]/<br>LCD_D[6]/<br>UPP_XD[14]/<br>GP7[14] | Hi-Z | 3.3V or 1.8V (see Note 1) | LCD_G1 data bit when outputting RGB565 data to an RGB666 display. | | 15 | uP VPIF DOUT15 | VP_DOUT[15]/<br>LCD_D[15]/<br>UPP_XD[7]/<br>GP7[7]/ BOOT[7] | | 3.3V or 1.8V (see Note 1) | LCD_R5 data bit when outputting RGB565 data to an RGB666 display. Notice that LCD_R0 is omitted; LCD_R5 (Red MSB) is also connected to LCD_R0 (Red LSB) when driving an 18 bit display with 16 bits. 4.7k pull-down on SOM. Used to latch boot mode at startup (see Note 2). | | 16 | uP_VPIF_DOUT7 | VP_DOUT[7]/<br>LCD_D[7]/<br>UPP_XD[15]/<br>GP7[15] | | 3.3V or 1.8V<br>(see Note 1) | LCD_G2 data bit when outputting RGB565 data to an RGB666 display. | | 17 | uP_LCD_HSYNC | MMCSD1_DAT[5]/<br>LCD_HSYNC/<br>GP8[9] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 18 | uP_LCD_PCLK | MMCSD1_DAT[7]/<br>LCD_PCLK/<br>GP8[11] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM. | | 19 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 20 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 21 | uP_LCD_VSYNC | MMCSD1_DAT[4]/<br>LCD_VSYNC/<br>GP8[8] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 22 | uP_LCD_MCLK | MMCSD1_DAT[6]/<br>LCD_MCLK/<br>GP8[10] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM. | | 23 | uP_LCD_AC_ENB_C<br>Sn | LCD_AC_ENB_C<br>S/ GP6[0] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | J1 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|-----------------|------------------------------------------------------|-------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | | | VP_CLKIN0/<br>UHPI HCS/ | | | | | | | GP6[7]/ | | 3.3V or 1.8V | | | 24 | uP_VPIF_CLKIN0 | UPP_2xTXCLK | Hi-Z | (see Note 1) | _ | | 25 | uP_USB0_DRVVBUS | USB0_DRVVBUS | 0 | | _ | | 00 | UD VIDIE DINAA | VP_DIN[14]_<br>HSYNC/<br>UHPI_HD[6]/ | 11: 7 | 3.3V or 1.8V | | | 26 | uP_VPIF_DIN14 | UPP_CHA_D[6] | HI-Z | (see Note 1) | _ | | 27 | uP_VPIF_CLKO3 | VP_CLKOUT3/<br>GP6[1] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM. | | 28 | uP_VPIF_DIN15 | VP_DIN[15]_<br>VSYNC/<br>UHPI_HD[7]/<br>UPP_CHA_D[7] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 29 | uP_RESETn | RESET | I | | 4.7k pull-up on SOM.<br>Also connected to PGOOD on TPS65070<br>PMIC. PGOOD is an open drain output. | | 30 | RFU | | NA | NA | Reserved for future use. Do not connect. | | 31 | uP_NMIn | NMI | ı | 3.3V or 1.8V<br>(see Note 1) | 4.7k pull-up on SOM.<br>Also connected to INTn on TPS65070<br>PMIC. INTn is an open drain output. | | 32 | uP_VPIF_DIN13 | VP_DIN[13]_<br>FIELD/<br>UHPI_HD[5]/<br>UPP_CHA_D[5] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | | | 33 | PMIC_PB_IN | _ | I/O | | Input to TPS65070 PMIC, not OMAP-L138. See Section 5.5.1.3. Buffered version of this input can be read on OMAP-L138 pin EMA_RAS / GPIO2[5] | | 34 | uP VPIF DIN12 | VP_DIN[12]/<br>UHPI_HD[4]/<br>UPP_CHA_D[4] | | 3.3V or 1.8V<br>(see Note 1) | | | 35 | RFU | | | NA | Reserved for future use. Do not connect. | | | uP VPIF DIN11 | VP_DIN[11]/<br>UHPI_HD[3]/<br>UPP_CHA_D[3] | | 3.3V or 1.8V (see Note 1) | | | 37 | IO VOLTAGE SEL | _ | I/O | _ | Input to TPS65070 PMIC, not OMAP-L138.<br>See Section 5.5.2 | | 38 | uP_VPIF_DIN10 | VP_DIN[10]/<br>UHPI_HD[2]/<br>UPP_CHA_D[2] | | 3.3V or 1.8V<br>(see Note 1) | _ | | 39 | uP_EPWM0_TZ[0] | AXR15/<br>EPWM0TZ[0]/<br>ECAP2_APWM2/<br>GP0[7] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 40 | uP VPIF DIN9 | VP_DIN[9]/UHPI_<br>HD[1]/UPP_CHA_<br>D[1] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | | | 41 | uP_EPWM1_TZ[0] | AXR7/<br>EPWM1TZ[0]/<br>GP1[15] | | 3.3V or 1.8V (see Note 1) | | | J1 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|----------------|------------------------------------------------------------------------------|------|------------------------------|----------------------------------------------------------------------------------------------------------------------------| | | | VP_DIN[8]/UHPI_ | | | | | 42 | uP_VPIF_DIN8 | HD[0]/UPP_CHA_<br>D[0]/GP6[5] | Hi-Z | 3.3V or 1.8V (see Note 1) | | | 43 | SATA RXP | SATA RXP | 1 | _ | | | 44 | uP_SPI0_SCSn4 | SPI0_SCS[4]/<br>UART0_TXD/<br>GP8[3]/<br>MII_RXD[2] | ı | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 4.7k pull-down on SOM. | | 45 | SATA_RXN | SATA_RXN | ı | _ | _ | | 46 | uP_SPI0_SCSn3 | SPI0_SCS[3]<br>UART0_CTS / /<br>GP8[2]/<br>MII_RXD[1]/<br>SATA_MP_SWITC<br>H | I | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 4.7k pull-up on SOM. | | 47 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 48 | uP_SPI0_SCSn2 | SPI0_SCS[2]/<br>UART0_RTS/<br>GP8[1]/<br>MII_RXD[0]/<br>SATA_CP_DET | ı | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 4.7k pull-up on SOM. | | 49 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 50 | uP_SPI0_SCSn5 | SPI0_SCS[5]/<br>UART0_RXD/<br>GP8[4]/<br>MII_RXD[3] | ı | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 4.7k pull-down on SOM. | | 51 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 52 | uP_UART2_RTSn | AMUTE/<br>UART2_RTS/<br>GP0[9] | 0 | 3.3V or 1.8V<br>(see Note 1) | _ | | 53 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 54 | uP_UART2_CTSn | RSVD/<br>RTC_ALARM/<br>UART2_CTS/<br>GP0[8]/<br>DEEPSLEEP | I | 3.3V or 1.8V<br>(see Note 1) | _ | | 55 | SATA_TXN | SATA_TXN | 0 | | _ | | 56 | uP_EMIFA_A15 | EMA_A[15]/<br>MMCSD0_DAT[6]/<br>GP5[15] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 57 | SATA_TXP | SATA_TXP | 0 | _ | _ | | 58 | uP_EMIFA_A14 | EMA_A[14]/<br>MMCSD0_DAT[7]/<br>GP5[14] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 59 | uP_EMIFA_A21 | EMA_A[21]/<br>MMCSD0_DAT[0]/<br>GP4[5] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 60 | uP_UPP_CH0_CLK | MMCSD1_DAT[0]/<br>UPP_CHB_CLK/<br>GP8[15] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM. | | 61 | uP_EMIFA_A20 | EMA_A[20]/<br>MMCSD0_DAT[1]/<br>GP4[4] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | J1 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|-----------------------|--------------------------------------------|------|------------------------------|---------------------------------------------------------------------------------------------------------------------------| | 62 | uP_VPIF_CLKIN3 | VP_CLKIN3/<br>MMCSD1_DAT[1]/<br>GP6[2] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | | | 63 | uP_EMIFA_A19 | EMA_A[19]/<br>MMCSD0_DAT[2]/<br>GP4[3] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 64 | uP_VPIF_CLKO2 | VP_CLKOUT2/<br>MMCSD1_DAT2/<br>GP6[3] | | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM. | | 65 | 3.3V_or_1.8V | _ | | 3.3V or 1.8V<br>(see Note 1) | I/O Voltage Output from SOM. Do not use this as a general purpose power source. Use this pin to power level shifters etc. | | 66 | uP_VPIF_CLKIN2 | VP_CLKIN2/<br>MMCSD1_DAT[3]/<br>GP6[4] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 67 | 3.3V_or_1.8V | _ | | 3.3V or 1.8V<br>(see Note 1) | I/O Voltage Output from SOM. Do not use this as a general purpose power source. Use this pin to power level shifters etc. | | 68 | TOUCH_X1 | _ | I/O | _ | Input to TPS65070 PMIC, not OMAP-L138.<br>Touch Right (X+)<br>Processor reads via I2C | | 69 | uP_EMIFA_A18 | EMA_A[18]/<br>MMCSD0_DAT[3]/<br>GP4[2] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 70 | TOUCH_X2 | _ | I/O | _ | Input to TPS65070 PMIC, not OMAP-L138.<br>Touch Left (X-)<br>Processor reads via I2C | | 71 | uP_EMIFA_A17 | EMA_A[17]/<br>MMCSD0_DAT[4]/<br>GP4[1] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 72 | TOUCH_Y1 | _ | I/O | _ | Input to TPS65070 PMIC, not OMAP-L138.<br>Touch Up (Y+)<br>Processor reads via I2C | | 73 | uP_EMIFA_A16 | EMA_A[16]/<br>MMCSD0_DAT[5]/<br>GP4[0] | | 3.3V or 1.8V<br>(see Note 1) | _ | | 74 | TOUCH_Y2 | _ | I/O | _ | Input to TPS65070 PMIC, not OMAP-L138.<br>Touch Down (Y-)<br>Processor reads via I2C | | 75 | uP_EMIFA_A22 | EMA_A[22]/<br>MMCSD0_CMD/<br>GP4[6] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 76 | uP_UPP_CH0_ENAB<br>LE | MMCSD1_CMD/<br>UPP_CHB_ENAB<br>LE/ GP8[13] | | 3.3V or 1.8V (see Note 1) | _ | | 77 | uP_EMIFA_A23 | EMA_A[23]/<br>MMCSD0_CLK/<br>GP4[7] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | | | 78 | uP_UPP_CH0_STAR<br>T | MMCSD1_CLK/<br>UPP_CHB_STAR<br>T/ GP8[14] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 79 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 80 | DGND | _ | I | GND | Ground. Connect to digital ground. | | J1 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|---------------|------------------------------------------------------|------|------------------------------|----------------------------------------------| | | | | | | 24.9 ohm series R on SOM. | | 81 | uP_USB1_DM | USB1_DM | I/O | (see Note 3) | 15k pull-down on SOM. | | 82 | uP_USB0_DM | USB0_DM | I/O | (see Note 3) | _ | | | | | | | 24.9 ohm series R on SOM. | | 83 | uP_USB1_DP | USB1_DP | I/O | (see Note 3) | 15k pull-down on SOM. | | 84 | uP_USB0_DP | USB0_DP | I/O | (see Note 3) | _ | | 85 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 86 | uP_USB0_ID | USB0_ID | I | +5V or GND | _ | | 87 | USB_VBUS | USB0_VBUS | ı | +5V or GND | Also connects to TPS65070 PMIC. (see Note 4) | | 88 | USB_VBUS | USB0_VBUS | ı | +5V or GND | _ | | 89 | uP_UART1_CTSn | AHCLKX/<br>USB_REFCLKIN/<br>UART1_CTS/<br>GP0[10] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM | | 90 | 5V IN | _ | ı | 5V | _ | | 91 | uP_UART1_RTSn | AHCLKR/<br>UART1_RTS/<br>GP0[11] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM | | 92 | 5V_IN | _ | I | 5V | _ | | 93 | uP_SPI1_SCSn2 | SPI1_SCS[2]/<br>UART1_TXD/<br>SATA_CP_POD/<br>GP1[0] | 0 | 3.3V or 1.8V<br>(see Note 1) | _ | | 94 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 95 | uP_SPI1_SCSn3 | SPI1_SCS[3]/<br>UART1_RXD/<br>SATA_LED/<br>GP1[1] | 0 | 3.3V or 1.8V (see Note 1) | _ | | 96 | 5V_IN | _ | I | 5V | _ | | 97 | uP_SPI1_SCSn4 | SPI1_SCS[4]/<br>UART2_TXD/<br>I2C1_SDA/ GP1[2] | 0 | 3.3V or 1.8V<br>(see Note 1) | 4.7k pull-up on SOM. | | 98 | 5V_IN | _ | I | 5V | _ | | 99 | uP_SPI1_SCSn5 | SPI1_SCS[5]/<br>UART2_RXD/<br>I2C1_SCL/ GP1[3] | I | 3.3V or 1.8V<br>(see Note 1) | 4.7k pull-up on SOM. | | 100 | DGND | _ | ı | GND | Ground. Connect to digital ground. | **Note 1:** Most OMAP-L138 SOM-M1 I/O pins are dual-voltage capable; that is, the SOM I/O pins may be configured to operate at 3.3V or 1.8V. The desired I/O voltage is set via J1.37. See Section 5.5.2 for more information. **Note 2:** At startup, the boot mode is determined by sampling BOOT[0:7] (i.e., LCD\_D[8:15]). Resistors on the SOM pull these pins to a default value. User boards may select alternate boot modes by pulling selected pins opposite their default value; to do this, the user's board must use resistors of much lower impedance than those used on the SOM. User boards must ensure that other circuits do not drive or load down these pins at startup. Driving/loading these pins at startup may cause the processor to latch an incorrect boot mode. For compatibility with the SOM-M1 form factor, BOOT[1:4] (LCD\_D[9,10,11,12] or J1.3,5,7,9) are connected to BOOTBIT[1:4] (J3.2,4,12,14) through zero ohm resistors. **Note 3:** USB voltage levels follow the USB specification and depend on the USB operating speed. Please see the USB specification for more information. **Note 4:** USB0\_VBUS can be used to power the SOM. Please see the *TPS65070 Datasheet* for more information. ## 7.2 J2 Connector 100-Pin Descriptions | J2 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|----------------|------------------------|------|------------------------------|------------------------------------------| | | | EMA_D[7]/ | | 3.3V or 1.8V | | | 1 | uP_EMIFA_D7 | GP4[15] | Hi-Z | (see Note 1) | _ | | 2 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | | D EMEA DO | ENA DIOI/ ODOIOI | | 3.3V or 1.8V | | | 3 | uP_EMIFA_D8 | EMA_D[8]/ GP3[0] | HI-Z | (see Note 1) | _ | | 4 | uP_EMIFA_WAIT1 | EMA_WAIT[1]/<br>GP2[1] | Hi-Z | 3.3V or 1.8V (see Note 1) | 4.7k pull-up on SOM | | 5 | uP_EMIFA_D9 | EMA_D[9]/ GP3[1] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 6 | uP_EMIFA_WAIT0 | EMA_WAIT[0]/<br>GP3[8] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 4.7k pull-up on SOM | | 7 | uP_EMIFA_D10 | EMA_D[10]/<br>GP3[2] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 8 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 9 | uP_EMIFA_D11 | EMA_D[11]/<br>GP3[3] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 10 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 11 | uP_EMIFA_D12 | EMA_D[12]/<br>GP3[4] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 12 | uP_EMIFA_WEn | EMA_WE/<br>GP3[11] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 13 | uP_EMIFA_D13 | EMA_D[13]/<br>GP3[5] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 14 | uP_EMIFA_OEn | EMA_OE/ GP3[10] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 15 | uP_EMIFA_D14 | EMA_D[14]/<br>GP3[6] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 16 | uP_EMIFA_RnW | EMA_A_RW /<br>GP3[9] | Hi-Z | 3.3V or 1.8V (see Note 1) | 4.7k pull-up on SOM. | | 17 | uP_EMIFA_D15 | EMA_D[15]/<br>GP3[7] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 18 | uP_EMIFA_CLK | EMA_CLK/ GP2[7] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 19 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 20 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 21 | uP_EMIFA_A0 | EMA_A[0]/ GP5[0] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 22 | uP_EMIFA_CSn5 | EMA_CS[5]/<br>GP3[12] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 23 | uP_EMIFA_A1 | EMA_A[1]/ GP5[1] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 24 | uP_EMIFA_CSn4 | EMA_CS[4]/<br>GP3[13] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | J2 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|---------------------|-----------------------|--------------|------------------------------|------------------------------------------| | | | | | 3.3V or 1.8V | | | 25 | uP_EMIFA_A2 | EMA_A[2]/ GP5[2] | Hi-Z | (see Note 1) | _ | | 26 | uP EMIFA CSn3 | EMA_CS[3]/<br>GP3[14] | ⊔i 7 | 3.3V or 1.8V (see Note 1) | | | 20 | UP_EMIFA_CSIIS | GF3[14] | ПІ-Д | 3.3V or 1.8V | | | 27 | uP_EMIFA_A3 | EMA_A[3]/ GP5[3] | Hi-Z | (see Note 1) | _ | | | | EMA_CS[2]/ | | 3.3V or 1.8V | | | 28 | uP_EMIFA_CSn2 | GP3[15] | Hi-Z | (see Note 1) | _ | | | | | | 3.3V or 1.8V | | | | uP_EMIFA_A4 | EMA_A[4]/ GP5[4] | | (see Note 1) | _ | | 30 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 0.4 | LID ENGLA A.E. | ENAN ALEIV ODELEI | 11: 7 | 3.3V or 1.8V | | | 31 | uP_EMIFA_A5 | EMA_A[5]/ GP5[5] | HI-Z | (see Note 1) | _ | | 32 | uP_EMIFA_CSn0 | EMA_CS[0]/<br>GP2[0] | Hi₋ <i>7</i> | 3.3V or 1.8V (see Note 1) | | | - | ui _Eiviii 71_00110 | 0. 2[0] | 1112 | 3.3V or 1.8V | | | 33 | uP_EMIFA_A6 | EMA_A[6]/ GP5[6] | Hi-Z | (see Note 1) | _ | | | | | | 3.3V or 1.8V | | | 34 | uP_EMIFA_D0 | EMA_D[0]/ GP4[8] | Hi-Z | (see Note 1) | _ | | | | | | 3.3V or 1.8V | | | 35 | uP_EMIFA_A7 | EMA_A7/ GP5[7] | Hi-Z | (see Note 1) | _ | | 36 | uP EMIFA D1 | EMA_D[1]/ GP4[9] | Hi-Z | 3.3V or 1.8V (see Note 1) | | | 30 | UF_EMIFA_D1 | EMA_D[1]/ GF4[9] | 1 II-Z | 3.3V or 1.8V | | | 37 | uP EMIFA A8 | EMA_A[8]/ GP5[8] | Hi-Z | (see Note 1) | _ | | - | | EMA_D[2]/ | | 3.3V or 1.8V | | | 38 | uP_EMIFA_D2 | GP4[10] | Hi-Z | (see Note 1) | _ | | | | | | 3.3V or 1.8V | | | 39 | uP_EMIFA_A9 | EMA_A[9]/ GP5[9] | Hi-Z | (see Note 1) | _ | | 40 | UD EMIEA DO | EMA_D[3]/ | 11: 7 | 3.3V or 1.8V | | | 40 | uP_EMIFA_D3 | GP4[11] | Hi-Z | (see Note 1)<br>3.3V or 1.8V | _ | | 41 | uP EMIFA A10 | EMA_A[10]/<br>GP5[10] | Hi- <i>7</i> | (see Note 1) | _ | | | | EMA D[4]/ | | 3.3V or 1.8V | | | 42 | uP_EMIFA_D4 | GP4[12] | Hi-Z | (see Note 1) | _ | | | | EMA_A[11]/ | | 3.3V or 1.8V | | | 43 | uP_EMIFA_A11 | GP5[11] | Hi-Z | (see Note 1) | _ | | 4.4 | D EMIEA DE | EMA_D[5]/ | 11: 7 | 3.3V or 1.8V | | | 44 | uP_EMIFA_D5 | GP4[13] | HI-Z | (see Note 1) | _ | | 45 | uP EMIFA A12 | EMA_A[12]/<br>GP5[12] | Hi-7 | 3.3V or 1.8V (see Note 1) | | | | GC.W / C_/ \12 | EMA D[6]/ | | 3.3V or 1.8V | | | 46 | uP_EMIFA_D6 | GP4[14] | Hi-Z | (see Note 1) | _ | | 47 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 48 | DGND | _ | ı | GND | Ground. Connect to digital ground. | | | | | | | Designed for a standard lithium battery. | | 49 | MAIN_BATT_IN | _ | I/O | _ | See Section 5.5.1.3 | | | | | | | Designed for a standard lithium battery. | | 50 | MAIN_BATT_IN | _ | I/O | _ | See Section 5.5.1.3 | | 51 | MAINI PATT INI | | 1/0 | | Designed for a standard lithium battery. | | 51 | MAIN_BATT_IN | | I/O | | See Section 5.5.1.3 | | J2 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|-------------------------|----------------------------------------------------------|------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | 52 | MAIN_BATT_IN | _ | I/O | _ | Designed for a standard lithium battery.<br>See Section 5.5.1.3 | | 53 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 54 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 55 | uP_EMIFA_A13 | EMA_A[13]/<br>GP5[13] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 56 | RFU | | NA | NA | Reserved for future use. Do not connect. | | 57 | ETHER_SPEED_LED | | 0 | _ | Connect cathode of Ethernet Speed LED | | 58 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 59 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 60 | uP_SPI1_SCSn6 | SPI1_SCS[6]/<br>I2C0_SDA/<br>TM64P3_OUT12/<br>GP1[4] | I/O | 3.3V or 1.8V<br>(see Note 1) | I2C0 bus is used for communication between the OMAP-L138 processor and the TPS65070 PMIC. 4.7k pull-up on SOM. | | 61 | RFU | _ | | NA | Reserved for future use. Do not connect. | | 62 | uP_SPI1_SCSn7 | SPI1_SCS[7]/<br>I2C0_SCL/<br>TM64P2_OUT12/<br>GP1[15] | 0 | 3.3V or 1.8V<br>(see Note 1) | I2C0 bus is used for communication between the OMAP-L138 processor and the TPS65070 PMIC. 4.7k pull-up on SOM. | | 63 | ETHER_LINK_ACT_L<br>EDn | _ | 0 | _ | Connect to cathode of Ethernet Act. LED 4.7k pull-up on SOM. | | 64 | VRTC_IN | _ | ı | _ | _ | | 65 | 3.3V_or_1.8V | _ | 0 | 3.3V or 1.8V (see Note 1) | _ | | 66 | uP_MCBSP0_CLKR | AXR6/ CLKR0/<br>GP1[14]/<br>MII_TXEN | 0 | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 22 ohm series R on SOM. | | 67 | 3.3V_or_1.8V | _ | 0 | 3.3V or 1.8V (see Note 1) | _ | | 68 | uP_MCBSP0_CLKS | AXR0/<br>ECAP0_APWM0/<br>GP8[7]/<br>MII_TXD[0]/<br>CLKS0 | 0 | 3.3V or 1.8V (see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 22 ohm series R on SOM. | | 69 | uP_SPI1_ENAn | SPI1_ENA/<br>GP2[12] | 0 | 3.3V or 1.8V (see Note 1) | 4.7k pull-up on SOM. | | 70 | uP_MCBSP0_FSX | AXR3/ FSX0/<br>GP1[11]/<br>MII_TXD[3] | 0 | 3.3V or 1.8V (see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. | | 71 | ETHER_TX+ | _ | 0 | | 49.9 ohm pull-up on SOM. | | 72 | uP_MCBSP0_DR | AXR2/ DR0/<br>GP2[10]/<br>MII_TXD[2] | 0 | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. | | 73 | ETHER_TX- | | 0 | | 49.9 ohm pull-up on SOM. | | 74 | uP_MCBSP0_DX | AXR1/ DX0/<br>GP1[19]/<br>MII_TXD[1] | 0 | 3.3V or 1.8V (see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. | | 75 | ETHER_RX+ | _ | I | _ | 49.9 ohm pull-up on SOM. | | 76 | uP_MCBSP0_FSR | AXR4/ FSR0/<br>GP1[12]/ MII_COL | I | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 4.7k pull-up on SOM. | | J2 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|----------------|----------------------------------------------------|------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 77 | ETHER_RX- | _ | ı | _ | 49.9 ohm pull-up on SOM. | | 78 | uP_MCBSP0_CLKX | AXR5/ CLKX0/<br>GP1[13]/<br>MII_TXCLK | I | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 22 ohm series R on SOM. | | 79 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 80 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 81 | uP_SPI0_CLK | SPI0_CLK/<br>EPWM0A/ GP1[8]/<br>MII_RXCLK/ | I | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 22 ohm series R on SOM. 4.7k pull-down on SOM. | | 82 | uP_MCBSP1_CLKX | AXR13/ CLKX1/<br>GP0[5] | Hi-Z | 3.3V or 1.8V (see Note 1) | 22 ohm series R on SOM. | | 83 | uP_SPI0_SOMI | SPI0_SOMI/<br>EPWMSYNCI/<br>GP8[6]/ MII_RXER | I | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. 4.7k pull-down on SOM. | | 84 | uP_MCBSP1_FSX | AXR11/ FSX1/<br>GP0[3] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 85 | uP_SPI0_SIMO | SPI0_SIMO/<br>EPWMSYNCO/<br>GP8[5]/ MII_CRS | I | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. | | 86 | uP_MCBSP1_DX | AXR9/ DX1/<br>GP0[1] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 87 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 88 | uP_MCBSP1_DR | AXR10/ DR1/<br>GP0[2] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 89 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 90 | uP_MCBSP1_CLKR | AXR14/ CLKR1/<br>GP0[6] | Hi-Z | 3.3V or 1.8V (see Note 1) | 22 ohm series R on SOM. | | 91 | uP_EMIFA_BA0 | EMA_BA[0]/<br>GP2[8] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 92 | uP_MCBSP1_CLKS | AXR8/ CLKS1/<br>ECAP1_APWM1/<br>GP0[0] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM. | | 93 | uP_EMIFA_BA1 | EMA_BA[1]/<br>GP2[9] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 94 | uP_MCBSP1_FSR | AXR12/ FSR1/<br>GP0[4] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 95 | uP_SPI0_ENAn | SPI0_ENA/<br>EPWM0B/<br>MII_RXDV | I | 3.3V or 1.8V<br>(see Note 1) | MII bus is used to communicate between the OMAP-L138 processor and LAN8710 Ethernet PHY on the SOM. | | 96 | uP_SPI1_CLK | SPI1_CLK/<br>GP2[13] | 0 | 3.3V or 1.8V (see Note 1) | 22 ohm series R on SOM.<br>4.7k pull-up on SOM. | | 97 | uP_SPI1_SCSn1 | SPI1_SCS[1]/<br>EPWM1A/<br>GP2[15]/<br>TM64P2_IN12 | 0 | 3.3V or 1.8V<br>(see Note 1) | _ | | 98 | uP_SPI1_SOMI | SPI1_SOMI/<br>GP2[11] | I | 3.3V or 1.8V (see Note 1) | _ | | J2 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|-----------------|----------------------------------------------------|-----|---------------------------|-----------------------| | 99 | | SPI1_SCS[0]/<br>EPWM1B/<br>GP2[14]/<br>TM64P3 IN12 | | 3.3V or 1.8V | 4.7k pull-up on SOM. | | 55 | ur _0r 11_000n0 | _ | | , | 4.7 K pail up on oow. | | 100 | uP_SPI1_SIMO | SPI1_SIMO/<br>GP2[10] | | 3.3V or 1.8V (see Note 1) | 4.7k pull-up on SOM. | **Note 1:** Most OMAP-L138 SOM-M1 I/O pins are dual-voltage capable; that is, the SOM I/O pins may be configured to operate at 3.3V or 1.8V. The desired I/O voltage is set via J1.37. See Section 5.5.2 for more information. ## 7.3 J3 Connector 100-Pin Descriptions | J3 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|------------------|----------------------------------|------|---------------------------|-------------------------------------------------------------------| | 1 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 2 | ВООТВІТ2 | _ | NA | | Do not connect. Connected to J1.5 via zero ohm res. on SOM. | | 3 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 4 | воотвіт4 | _ | NA | (see Note 1) | Do not connect.<br>Connected to J1.9 via zero ohm res. on<br>SOM. | | 5 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 6 | BATT_HDQ | EMA_WEN_DQM[<br>0]/ GP2[3] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 7 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 8 | RFU (PM_I2C_SCL) | _ | NA | | Do not connect. | | 9 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 10 | RFU (PM_I2C_SDA) | _ | NA | _ | Do not connect. | | 11 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 12 | ВООТВІТ1 | _ | NA | | Do not connect. Connected to J1.3 via zero ohm res. on SOM. | | 13 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 14 | воотвітз | _ | NA | | Do not connect. Connected to J1.7 via zero ohm res. on SOM. | | 15 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 16 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 17 | BATT_TS | _ | I/O | _ | Sense line for thermal resistor in battery pack. | | 18 | uP_OBSCLK | CLKOUT/<br>UHPI_HDS2/<br>GP6[14] | Hi-Z | ` , | 22 ohm series R on SOM. | | 19 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 20 | DGND | _ | I | GND | Ground. Connect to digital ground. | | 21 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 22 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 23 | RFU | <u> -</u> | NA | NA | Reserved for future use. Do not connect. | | 24 | RFU | <u> -</u> | NA | NA | Reserved for future use. Do not connect. | | 25 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | J3 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|----------------------|----------------------------------------------------------------------|------|------------------------------|------------------------------------------------------------------------------------------| | 26 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 27 | uP SPI0 SCSn0 | SPI0_SCS[0]/<br>TM64P1_OUT12/<br>GP1[6]/ MDIO_D/<br>TM64P1_IN12 | I/O | 3.3V or 1.8V (see Note 1) | MDIO bus is used to communicate between OMAP-L138 and LAN8710 Ethernet PHY on SOM. | | 28 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 29 | uP_SPI0_SCSn1 | SPI0_SCS[1]/<br>TM64P0_OUT12/<br>GP1[7]/<br>MDIO_CLK/<br>TM64P0_IN12 | 0 | | MDIO bus is used to communicate<br>between OMAP-L138 and LAN8710<br>Ethernet PHY on SOM. | | 30 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 31 | uP_VPIF_DIN7 | VP_DIN[7]/<br>UHPI_HD[15]/<br>UPP_CHA_D[15]/<br>RMII_TXD[1] | | 3.3V or 1.8V<br>(see Note 1) | _ | | 32 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 33 | uP_VPIF_DIN5 | VP_DIN[5]/<br>UHPI_HD[13]/<br>UPP_CHA_D[13]/<br>RMII_TXEN | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 34 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 35 | uP_VPIF_DIN6 | VP_DIN[6]/UHPI_<br>HD[14]/UPP_CHA<br>_D[14]/RMII_TXD[<br>0] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 36 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 37 | uP_VPIF_DIN2 | VP_DIN[2]/<br>UHPI_HD[10]/<br>UPP_CHA_D[10]/<br>RMII_RXER | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 38 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 39 | uP_VPIF_DIN0 | VP_DIN[0]/<br>UHPI_HD[8]/<br>UPP_CHA_D[8]/<br>RMII_CRS_DV | | 3.3V or 1.8V<br>(see Note 1) | _ | | 40 | RFU | | NA | NA | Reserved for future use. Do not connect. | | 41 | uP_VPIF_DIN4 | VP_DIN[4]/<br>UHPI_HD[12]/<br>UPP_CHA_D[12]/<br>RMII_RXD[1] | | 3.3V or 1.8V<br>(see Note 1) | _ | | 42 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 43 | uP_VPIF_DIN3 | VP_DIN[3]/<br>UHPI_HD[11]/<br>UPP_CHA_D[11]/<br>RMII_RXD[0] | | 3.3V or 1.8V<br>(see Note 1) | _ | | 44 | RFU | _ | | NA | Reserved for future use. Do not connect. | | 45 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 46 | uP_UPP_CH1_STAR<br>T | UHPI_HCNTL1/<br>UPP_CHA_STAR<br>T/ GP6[10] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 47 | USB1_PWR_EN | EMA_CAS/ GP2[4] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | J3 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|-----------------------|--------------------------------------------|------|------------------------------|------------------------------------------| | | | VP_CLKIN1/ | | | | | 48 | uP_VPIF_CLKIN1 | UHPI_HDS1/<br>GP6[6] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | | | VP_DIN[1]/<br>UHPI_HD[9]/<br>UPP_CHA_D[9]/ | | 0.014 4.014 | | | 49 | uP_VPIF_DIN1 | RMII_MHZ_50_CL<br>K | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 50 | uP_UPP_CH1_CLK | UHPI_HCNTL0/<br>UPP_CHA_CLK/<br>GP6[11] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | 22 ohm series R on SOM. | | 51 | DGND | _ | _ | GND | Ground. Connect to digital ground. | | 52 | uP_UPP_CH1_ENAB<br>LE | UHPI_HHWIL/UP<br>P_CHA_ENABLE/<br>GP6[9] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 53 | uP_McASP_CLKX | ACLKX/ GP0[14] | Hi-Z | 3.3V or 1.8V (see Note 1) | 22 ohm series R on SOM. | | 54 | uP_RESETOUTn | RESETOUT/<br>UHPI_HAS/<br>GP6[15] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 55 | uP_McASP_CLKR | ACLKR/ GP0[15] | Hi-Z | 3.3V or 1.8V (see Note 1) | 22 ohm series R on SOM. | | 56 | uP_UPP_CH1_WAIT | UHPI_HRW/<br>UPP_CH1_WAIT/<br>GP6[8] | Hi-Z | 3.3V or 1.8V<br>(see Note 1) | _ | | 57 | uP_McASP_FSX | AFX/ GP0[12] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 58 | uP_UHPI_HRDY | UHPI_HRDY/GP6[<br>13] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 59 | uP_McASP_FSR | AFSR/ GP0[13] | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 60 | uP_UHPI_HINTn | UHPI_HINT/GP6[1<br>2] | Hi-Z | 3.3V or 1.8V (see Note 1) | | | 61 | BUFF_OEn | EMA_SDCKE/<br>GP2[6] | Hi-Z | 3.3V or 1.8V (see Note 1) | 1k pull-down on SOM. | | 62 | uP_UPP_CH0_WAIT | UPP_CHB_WAIT/<br>GP8[12]/ | Hi-Z | 3.3V or 1.8V (see Note 1) | _ | | 63 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 64 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 65 | 3.3V_or_1.8V | _ | 0 | 3.3V or 1.8V (see Note 1) | _ | | 66 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 67 | 3.3V_or_1.8V | _ | 0 | 3.3V or 1.8V (see Note 1) | _ | | 68 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 69 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 70 | RFU | _ | | NA | Reserved for future use. Do not connect. | | 71 | RFU | _ | | NA | Reserved for future use. Do not connect. | | 72 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 73 | RFU | _ | | NA | Reserved for future use. Do not connect. | | 74 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 75 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | J3 Pin# | SOM Net Name | Processor Name | I/O | Voltage | Description | |---------|--------------|----------------|-----|------------------------------|------------------------------------------| | 76 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 77 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 78 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 79 | DGND | _ | ı | GND | Ground. Connect to digital ground. | | 80 | DGND | _ | ı | GND | Ground. Connect to digital ground. | | 81 | RFU | | NA | NA | Reserved for future use. Do not connect. | | 82 | uP_TCK | тск | ı | 3.3V or 1.8V (see Note 1) | _ | | 83 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 84 | uP_RTCK | RTCK/ GP8[0] | 0 | 3.3V or 1.8V (see Note 1) | _ | | 85 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 86 | uP_EMU1 | EMU1 | 0 | 3.3V or 1.8V (see Note 1) | 4.7k pull-up on SOM | | 87 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 88 | uP_EMU0 | EMU0 | 0 | 3.3V or 1.8V<br>(see Note 1) | 4.7k pull-up on SOM | | 89 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 90 | uP_TDO | TDO | 0 | 3.3V or 1.8V (see Note 1) | _ | | 91 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 92 | uP_TDI | TDI | I | 3.3V or 1.8V (see Note 1) | _ | | 93 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 94 | uP_TMS | TMS | I | 3.3V or 1.8V (see Note 1) | _ | | 95 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 96 | uP_TRSTn | TRST | I | 3.3V or 1.8V (see Note 1) | _ | | 97 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 98 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 99 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | | 100 | RFU | _ | NA | NA | Reserved for future use. Do not connect. | **Note 1:** Most OMAP-L138 SOM-M1 I/O pins are dual-voltage capable; that is, the SOM I/O pins may be configured to operate at 3.3V or 1.8V. The desired I/O voltage is set via J1.37. See Section 5.5.2 for more information. 1013825 SHEET 1 OF 2 ## **Appendix B: Example Retaining Methods** | | REVISIONS | | | | |---|-----------|------------|-------------------------|----------| | Ī | REV. | ECO NUMBER | DESCRIPTION | DATE | | | Α | - | INITIAL RELEASE | 10.28.09 | | | В | C029865 | UPDATED SOM DESCRIPTION | 08.17.10 | ## **NOTES:** 1. BASED ON TESTING A LIMITED NUMBER OF SAMPLES, THE SOM-M1 REQUIRES 10 LBS OF EXTRACTION FORCE AFTER ONE INSERTION CYCLE. AFTER 30 INSERTION AND EXTRACTION CYCLES, THIS IS REDUCED TO 7 LBS. THIS DRAWING PREPARED IN ACCORDANCE WITH ASME Y14.5-2000 ALL DIMENSIONS ARE IN MILLIMETERS UNLESS OTHERWISE SPECIFIED TOLERANCES UNLESS OTHERWISE SPECIFIED THIRD ANGLE PROJECTION 1 | ENG | DATE | |-------|----------| | NWR | 10.28.09 | | CHECK | DATE | | KAG | 10.28.09 | | MGR | DATE | | PMH | 10.28.09 | | MANE | DATE | 411 N. Washington Ave. Suite 400 Minneapolis, MN 55401 T: 612.672.9495 F: 612.672.9489 I: www.logicpd.com | SIZE | TITLE | REV | |-------|----------------------------------|------| | Α | SOM-M1 Retention<br>System- None | В | | SCALE | DWG NO | SHEE | | 1:1 | 1014513 | 1 OF | | REVISIONS | | | | | |-----------|-----------------------------|-------------------------|----------|--| | REV. | REV. ECO NUMBER DESCRIPTION | | | | | Α | - | INITIAL RELEASE | 10.28.09 | | | В | C029865 | UPDATED SOM DESCRIPTION | 08.17.10 | | ## NOTES: 1. THE SOM-M1 CAN BE RETAINED IN PLACE BY THE SURROUNDING ENCLOSURE. ## REPRESENTATIVE ENCLOSURE THIS DRAWING PREPARED IN ACCORDANCE WITH ASME Y14.5-2000 ALL DIMENSIONS ARE IN MILLIMETERS UNLESS OTHERWISE SPECIFIED TOLERANCES UNLESS OTHERWISE SPECIFIED X ± 0.5 X.X ± 0.2 X.XX ± 0.1 X° ± 1° THIRD ANGLE PROJECTION | ENG | DATE | |-------|----------| | NWR | 10.28.09 | | CHECK | DATE | | KAG | 10.28.09 | | MGR | DATE | | PMH | 10.28.09 | | MANE | DATE | | 1) | | | | |----|----------|---------|-----| | | $\cap$ | G | ı | | | $\smile$ | $\circ$ | . ~ | | 411 N. Washingtor | n Ave. Suite 400 | Minneapolis, MN 55401 | |-------------------|------------------|-----------------------| | T: 612.672.9495 | F: 612.672.9489 | 1: www.logicpd.com | | SIZE | TITLE | REV | |-------|--------------------------------------|--------| | Α | SOM-M1 Retention System -<br>Housing | В | | SCALE | <u>DWG_NO</u> | SHEET | | 1:2 | 1014515 | 1 OF 1 | | | 1017010 | 1 01 1 |