### Digitally controlled dual PWM for Intel VR12 and AMD SVI Datasheet - production data #### **Features** - VR12 compliant with 25 MHz SVID bus rev1.5 - SerialVID with programmable IMAX, TMAX, VBOOT, ADDRESS - AMD SVI compliant - Second generation LTB Technology<sup>®</sup> - Flexible driver/DrMOS support - JMode support - Fully configurable through PMBus<sup>™</sup> - Dual controller: - up to 6 phases for CORE and memory - 1 phase for graphics (GFX), system agent (VSA) or Northbridge (VDDNB) - Single NTC design for TM, LL and Imon thermal compensation (for each section) - VFDE and GDC gate drive control for efficiency optimization - DPM dynamic phase management - Dual remote sense; 0.5% Vout accuracy - Full-differential current sense across DCR - AVP adaptive voltage positioning - Dual independent adjustable oscillator - Dual current monitor - Pre-biased output management - Average and per-phase OC protection - OV, UV and FB disconnection protection - Dual VR\_RDY - VFQFPN68 8x8 mm package ### **Applications** - High-current VRM / VRD for desktop / server / workstation Intel / AMD CPUs - DDR3 memory supply ### **Description** The L6751B is a universal digitally controlled dual PWM DC-DC designed to power Intel's VR12 and AMD SVI processors and memories: all required parameters are programmable through dedicated pinstrapping and PMBus interface. The device features up to 6-phase programmable operation for the multi-phase section and a single-phase with independent control loops. When configured for memory supply, single-phase (VTT) reference is always tracking multi-phases (VDDQ) scaled by a factor of 2. The L6751B supports power state transitions featuring VFDE, programmable DPM and GDC maintaining the best efficiency over all loading conditions without compromising transient response. The device assures fast and independent protection against load overcurrent, under/overvoltage and feedback disconnections. The device is available in VFQFPN68 8x8 mm package. Table 1. Device summary | Order code | Package | Packaging | |------------|------------------------|---------------| | L6751B | VFQFPN68 8x8 mm | Tray | | L6751BTR | V1 Q11 1100 0X0 111111 | Tape and reel | Contents L6751B # **Contents** | 1 | Typi | cal application circuit and block diagram | 6 | |---|-------|------------------------------------------------------------------|----| | | 1.1 | Application circuit | 6 | | | 1.2 | Block diagram | 7 | | 2 | Pin ( | description and connection diagram | 8 | | | 2.1 | Pin description | 8 | | | 2.2 | Thermal data1 | 15 | | 3 | Elec | trical specifications1 | 6 | | | 3.1 | Absolute maximum ratings | 16 | | | 3.2 | Electrical characteristics | 16 | | 4 | Devi | ce configuration and pinstrapping tables | 20 | | | 4.1 | JMode 2 | 20 | | | 4.2 | Programming HiZ level | 21 | | 5 | Devi | ce description and operation | 28 | | 6 | Outp | out voltage positioning | 29 | | | 6.1 | Multi-phase section - phase # programming | 29 | | | 6.2 | Multi-phase section - current reading and current sharing loop 2 | 29 | | | 6.3 | Multi-phase section - defining load-line | 30 | | | 6.4 | Single-phase section - disable 3 | 31 | | | 6.5 | Single-phase section - current reading | 31 | | | 6.6 | Single-phase section - defining load-line | 31 | | | 6.7 | Dynamic VID transition support | 32 | | | | 6.7.1 LSLESS startup and pre-bias output | 33 | | | 6.8 | DVID optimization: REF/SREF | 33 | | 7 | Outp | out voltage monitoring and protection | 34 | | | 7.1 | Overvoltage 3 | 35 | | | 7.2 | Overcurrent and current monitor | 35 | | | | 7.2.1 Multi-phase section | 35 | | | | | | | | | 700 | | 0.7 | |----|--------|---------------------|---------------------------------------|-----| | | | 7.2.2<br>7.2.3 | Overcurrent and power states | | | | | 1.2.3 | Single-phase section | | | 8 | Sing | le NTC | thermal monitor and compensation | 39 | | | 8.1 | Therm | al monitor and VR_HOT | 39 | | | 8.2 | Therm | al compensation | 39 | | | 8.3 | TM/ST | M and TCOMP/STCOMP design | 40 | | 9 | Effici | iency o | ptimization | 41 | | | 9.1 | Dynam | nic phase management (DPM) | 41 | | | 9.2 | Variab | le frequency diode emulation (VFDE) | 42 | | | | 9.2.1 | VFDE and DrMOS | 43 | | | 9.3 | Gate d | Irive control (GDC) | 43 | | 10 | Main | oscilla | tor | 45 | | 11 | Syste | em con | trol loop compensation | 46 | | | 11.1 | Compe | ensation network guidelines | 47 | | | 11.2 | LTB Te | echnology | 48 | | 12 | PMB | us sup <sub>l</sub> | port (preliminary) | 49 | | | 12.1 | Enabli | ng the device through PMBus | 52 | | | 12.2 | Contro | olling Vout through PMBus | 52 | | | 12.3 | Input v | oltage monitoring (READ_VIN) | 53 | | | 12.4 | Duty c | ycle monitoring (READ_DUTY) | 53 | | | 12.5 | Output | t voltage monitoring (READ_VOUT) | 54 | | | 12.6 | Output | t current monitoring (READ_IOUT) | 54 | | | 12.7 | Tempe | erature monitoring (READ_TEMPERATURE) | 54 | | | 12.8 | Overvo | oltage threshold setting | 54 | | 13 | Pack | age me | echanical data | 55 | | 14 | Revis | sion his | story | 57 | | | | | | | List of tables L6751B # List of tables | Table 1. | Device summary | 1 | |-----------|-------------------------------------------------|------| | Table 2. | Pin description | | | Table 3. | Thermal data | . 15 | | Table 4. | Absolute maximum ratings | . 16 | | Table 5. | Electrical characteristics | . 16 | | Table 6. | Device configuration | . 21 | | Table 7. | Phase number programming | . 21 | | Table 8. | IMAX, SIMAX pinstrapping ( <i>Note 1</i> ) | . 22 | | Table 9. | ADDR pinstrapping ( <i>Note 1, 2</i> ) | . 23 | | Table 10. | BOOT / TMAX pinstrapping ( <i>Note 1, 2</i> ) | . 24 | | Table 11. | DPM pinstrapping ( <i>Note 1</i> ) | | | Table 12. | GDC threshold definition ( <i>Note 1</i> ) | . 27 | | Table 13. | L6751B protection at a glance | . 34 | | Table 14. | Multi-phase section OC scaling and power states | . 37 | | Table 15. | Efficiency optimization | . 41 | | Table 16. | Supported commands | . 49 | | Table 17. | OV threshold setting | . 54 | | Table 18. | L6751B VFQFPN68 8x8 mm mechanical data | . 55 | | Table 19. | Document revision history | . 57 | | | | | L6751B List of figures # **List of figures** | Figure 1. | Typical 6-phase application circuit | 6 | |------------|--------------------------------------------------------------------------------------------------------|----| | Figure 2. | Block diagram | 7 | | Figure 3. | L6751B pin connections (top view) | 8 | | Figure 4. | JMode: voltage positioning | 20 | | Figure 5. | Device initialization | 28 | | Figure 6. | Voltage positioning | 29 | | Figure 7. | Current reading | 30 | | Figure 8. | SLESS startup: enabled (left) | 33 | | Figure 9. | LSLESS startup: disabled (right) | 33 | | Figure 10. | DVID optimization circuit | 34 | | Figure 11. | Thermal monitor connections | 39 | | Figure 12. | Output current vs. switching frequency in PSK mode | 43 | | Figure 13. | Efficiency performance with and without enhancements (DPM, GDC) | 44 | | Figure 14. | ROSC vs. F <sub>SW</sub> per phase (R <sub>OSC</sub> to GND - left; R <sub>OSC</sub> to 3.3 V - right) | 45 | | Figure 15. | Equivalent control loop | 46 | | Figure 16. | Control loop bode diagram and fine tuning | 47 | | Figure 17. | Device initialization: PMBus controlling Vout | | | Figure 18. | L6751B VFQFPN68 8x8 mm drawing | 56 | #### Typical application circuit and block diagram 1 #### **Application circuit** 1.1 # 1.2 Block diagram Figure 2. Block diagram # 2 Pin description and connection diagram ### 2.1 Pin description Table 2. Pin description | Pin# | Name | Туре | | Function | |------|--------|------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PWM3 | D <sup>(1)</sup> | MULTI-PHASE SECTION | PWM output. Connect to multi-phase channel 3 external driver PWM input. During normal operation the device is able to manage HiZ status by setting and holding the PWMx pin to the predefined fixed voltage. See <i>Table 7</i> for phase number programming. | | 2 | PWM2 | D | | PWM output. | | 3 | PWM1 | D | | Connect to multi-phase external drivers PWM input. These pins are also used to configure HiZ levels for compatibility with drivers and DrMOS. During normal operation the device is able to manage HiZ status by setting and holding the PWMx pin to the predefined fixed voltage. | | 4 | PHASE | Α | Ē | Connect through resistor divider to multi-phase channel1 switching node. | | n/a | NC | - | Μ | Not internally bonded | | 5 | VR_RDY | D | | VR Ready. Open drain output set free after SS has finished in multi-phase section and pulled low when triggering any protection on multi-phase section. Pull up to a voltage lower than 3.3 V (typ.), if not used it can be left floating. | Table 2. Pin description (continued) | Pin# | Name | Туре | | Function | |------|------|------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | GND | А | | GND connection. All internal references and logic are referenced to this pin. Filter to VCC5 with proper MLCC capacitor and connect to the PCB GND plane. | | 7 | CS6N | А | | Channel 6 current sense negative input. Connect through an Rg resistor to the output-side of the channel inductor. When working at <6 phases, still connect through Rg to CS6P and then to the regulated voltage. Filter the output-side of Rg with 100 nF (typ.) to GND. | | 8 | CS6P | Α | NOIL | Channel 6 current sense positive input. Connect through an R-C filter to the phase-side of the channel 6 inductor. When working at < 6 phases, short to the regulated voltage. | | 9 | CS5P | Α | MULTI-PHASE SECTION | Channel 5 current sense positive input. Connect through an R-C filter to the phase-side of the channel 5 inductor. When working at < 5 phases, short to the regulated voltage. | | 10 | CS5N | А | MULTI-PH | Channel 5 current sense negative input. Connect through an Rg resistor to the output-side of the channel inductor. When working at < 5 phases, still connect through Rg to CS5P and then to the regulated voltage. Filter the output-side of Rg with 100 nF (typ.) to GND. | | 11 | CS4N | А | | Channel 4 current sense negative input. Connect through an Rg resistor to the output-side of the channel inductor. When working at < 4 phases, still connect through Rg to CS4P and then to the regulated voltage. Filter the output-side of Rg with 100 nF (typ.) to GND. | | 12 | CS4P | Α | | Channel 4 current sense positive input. Connect through an R-C filter to the phase-side of the channel 4 inductor. When working at < 4 phases, short to the regulated voltage. | | 13 | CS3P | А | | Channel 3 current sense positive input. Connect through an R-C filter to the phase-side of the channel 3 inductor. When working at < 3 phases, short to the regulated voltage. | | 14 | CS3N | А | E SECTION | Channel 3 current sense negative input. Connect through an Rg resistor to the output-side of the channel inductor. When working at < 3 phases, still connect through Rg to CS3P and then to the regulated voltage. Filter the output-side of Rg with 100 nF (typ.) to GND. | | 15 | CS2N | Α | _TI-PHASE | Channel 2 current sense negative input. Connect through an Rg resistor to the output-side of the channel inductor. Filter the output-side of Rg with 100 nF (typ.) to GND. | | 16 | CS2P | Α | MULTI- | Channel 2 current sense positive input. Connect through an R-C filter to the phase-side of the channel 2 inductor. | | 17 | CS1P | Α | | Channel 1 current sense positive input. Connect through an R-C filter to the phase-side of the channel 1 inductor. | | 18 | CS1N | А | | Channel 1 current sense negative input. Connect through an Rg resistor to the output-side of the channel inductor. Filter the output-side of Rg with 100 nF (typ.) to GND. | **47/** Table 2. Pin description (continued) | Table 2. | | cription | (COIII | , | |----------|---------------|----------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin# | Name | Туре | | Function | | 19 | SOSC | А | SINGLE-PHASE<br>SECTION | Oscillator pin. It allows the switching frequency $F_{SSW}$ to be programmed for the single-phase section. The pin is internally set to 1.02 V, frequency for single-phase is programmed according to the resistor connected to GND or VCC with a gain of 11.5 kHz/ $\mu$ A. Leaving the pin floating programs a switching frequency of 230 kHz. See <i>Section 10</i> for details. | | 20 | SREF | А | SING | The reference used for the single-phase section regulation is available on this pin with -125 mV offset. Connect through an $\rm R_{SREF}\text{-}C_{SREF}$ to GND to optimize DVID transitions. Connect through $\rm R_{SOS}$ resistor to the SFB pin to implement small positive offset to the regulation. | | 21 | ТМ | А | MULTI-PHASE<br>SECTION | Thermal monitor sensor. Connect with proper network embedding NTC to the multi-phase power section. The IC senses the power section temperature and uses the information to define the VR_HOT signal and temperature monitoring. By programming proper TCOMP gain, the IC also implements load-line and IMON/ILIM thermal compensation for the multi-phase section. In JMode, the pin disables the single-phase section if shorted to GND. Pull up to VCC5 with 1 k $\Omega$ to disable the thermal sensor. See <i>Section 8</i> for details. | | 22 | SPWM /<br>SEN | D | SINGLE-PHASE<br>SECTION | PWM output. Connect to single-phase external driver PWM input. During normal operation the device is able to manage HiZ status by setting and holding the pin to fixed voltage defined by PWMx strapping. Connect to VCC5 with 1 k $\Omega$ to disable the single-phase section. | | 23 | SENDRV | D | SINGLE-PHASE<br>SECTION | Enable driver. CMOS output driven high when the IC commands the driver. Used in conjunction with the HiZ window on the SPWM pin to optimize the single-phase section overall efficiency. Connect directly to external driver enable pin. | | 24 | ILIM | А | SECTION | Multi-phase section current limit. A current proportional to the multi-phase load current is sourced from this pin. Connect through a resistor $R_{LIM}$ to GND. When the pin voltage reaches 2.5 V, the overcurrent protection is set and the IC latches. Filter through $C_{LIM}$ to GND to delay OC intervention. | | 25 | VR_HOT | D | MULTI-PHASE SEC | Voltage regulator HOT. Open drain output, this is an alarm signal asserted by the controller when the temperature sensed through the STM or TM pins exceed TMAX (active low). See <i>Section 8</i> for details. | | 26 | TCOMP | А | MULTI | Thermal monitor sensor gain. Connect proper resistor divider between VCC5 and GND to define the gain to apply to the signal sensed by the TM to implement thermal compensation for the multi-phase section. Short to GND to disable temperature compensation (but not thermal sensor). See Section 8 for details. | 10/58 Doc ID 024028 Rev 1 Table 2. Pin description (continued) | Pin# | Name | Typo | ,00,110 | Function | |------|--------|------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN# | ivame | Туре | | Function | | 27 | SCSP | Α | Z | Single-phase section current senses positive input. Connect through an R-C filter to the phase-side of the channel 1 inductor. | | 28 | SCSN | А | SE SECTION | Single-phase section current senses negative input. Connect through an Rg resistor to the output-side of the channel inductor. Filter the output-side of Rg with 100 nF (typ.) to GND. | | 29 | SIMON | А | SINGLE-PHASE | Current monitor output. A current proportional to the single-phase current is sourced from this pin. Connect through a resistor $R_{SIMON}$ to GND. When the pin voltage reaches 1.55 V, overcurrent protection is set and the IC latches. Filtering through $C_{SIMON}$ to GND allows the delay for OC intervention to be controlled. | | 30 | DPM4-6 | А | PINSTRAPPING | Connect a resistor divider to GND/VCC5 in order to define the DPM and GDC strategies. See <i>Table 11</i> and <i>Table 12</i> for details. | | 31 | SRGND | Α | SINGLE-PHASE<br>SECTION | Remote buffer ground sense. Connect to the negative side of the single-phase load to perform remote sense. | | 32 | DPM1-3 | А | PINSTRAPPING | Connect a resistor divider to GND/VCC5 in order to define the DPM and GDC strategies. See <i>Table 11</i> and <i>Table 12</i> for details. | | 33 | SFBR | Α | NOIL | Remote buffer positive sense. Connect to the positive side of the single-phase load to perform remote sense. | | 34 | SVSEN | A | SEC | Remote buffer output. Output voltage monitor, manages OV and UV protection. Connect with a resistor $R_{SFB}$ // $(R_{SI}$ - $C_{SI})$ to SFB. | | 35 | SFB | A | SINGLE-PHASE | Error amplifier inverting input. Connect with a resistor $R_{SFB}$ // $(R_{SI}$ - $C_{SI}$ ) to SVSEN and with an $(R_{SF}$ - $C_{SF}$ )// $C_{SH}$ to SCOMP. | | 36 | SCOMP | A | NIS NIS | Error amplifier output. Connect with an (R $_{\rm SF}$ - C $_{\rm SF}$ )// C $_{\rm SH}$ to SFB. The device cannot be disabled by pulling low this pin. | Table 2. Pin description (continued) | Table 2. | 1 111 400 | cription | (00 | | |----------|-----------------|----------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin# | Name | Туре | | Function | | 37 | IMAX /<br>SIMAX | А | PINSTRAPPING | Connect a resistor divider to GND/VCC5 in order to define the IMAX and SIMAX registers. See <i>Table 8</i> and <i>Table 6</i> for details. | | 38 | GND | Α | | GND connection. All internal references and logic are referenced to this pin. Filter to VCC5 with proper MLCC capacitor and connect to the PCB GND plane. | | 39 | SMDATA | D | S | PMBus data | | 40 | SMAL# | D | PMBus | PMBus alert | | 41 | SMCLK | D | | PMBus clock | | 42 | NC | - | | Not internally bonded | | 43 | ADDR | А | PINSTRAPPING | Connect a resistor divider to GND/VCC5 in order to configure the IC operating mode. See <i>Table 9</i> and <i>Table 6</i> for details. | | 44 | STM | А | SINGLE-PHASE<br>SECTION | Thermal monitor sensor. Connect with proper network embedding NTC to the single-phase power section. The IC senses the power section temperature and uses the information to define the VR_HOT signal and temperature monitoring. By programming proper STCOMP gain, the IC also implements load-line and SIMON thermal compensation for the single-phase section when applicable. Short to GND if not used. See Section 8 for details. | | 45 | STCOMP | А | SINGE | Thermal monitor sensor gain. Connect proper resistor divider between VCC5 and GND to define the gain to apply to the signal sensed by STM to implement thermal compensation for the single-phase section. Short to GND to disable temperature compensation. See Section 8 for details. | | 46 | osc | А | MULTI-PHASE SECTION | Oscillator pin. It allows the programming of the switching frequency $F_{SW}$ for the multiphase section. The pin is internally set to 1.02 V, frequency for multi-phase is programmed according to the resistor connected to GND or VCC with a gain of 10 kHz/µA. Leaving the pin floating programs a switching frequency of 200 kHz per phase. Effective frequency observable on the load results as being multiplied by the number of active phases N. See <i>Section 10</i> for details. | | 47 | VIN | A | MULTI- | Input voltage monitor. Connect to input voltage monitor point through a divider $R_{VUP}$ / $R_{VDWN}$ to perform VIN sense through PMBus ( $R_{UP}$ = 118.5 k $\Omega$ ; $R_{DOWN}$ = 10 k $\Omega$ typ.). | | n/a | NC | - | | Not internally bonded | Table 2. Pin description (continued) | Pin# | Name | Туре | | Function | |------|-----------------|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 48 | EN | D | | Level sensitive enable pin (3.3 V compatible). Pull low to disable the device, pull up above the turn-on threshold to enable the controller. | | 49 | SVCLK<br>SVC | D | | Serial clock | | 50 | ALERT#<br>V_FIX | D | SVI BUS | Alert (Intel mode). V_FIX (AMD mode). Pull to 3.3 V to enter V_FIX mode. | | 51 | SVDATA<br>SVD | D | S | Serial data | | 52 | BOOT /<br>TMAX | А | PINSTRAPPING | Connect a resistor divider to GND/VCC5 in order to define BOOT and TMAX registers. See <i>Table 10</i> for details. | | 53 | VCC5 | Α | | Main IC power supply. Operative voltage is 5 V ±5%. Filter with 1 μF MLCC to GND (typ.). | | 54 | GDC | А | | Gate drive control pin. Used for efficiency optimization, see Section 9 for details. If not used, it can be left floating. Always filter with 1 $\mu$ F MLCC to GND. | | n/a | NC | - | | Not internally bonded. | | 55 | VDRV | А | | Driving voltage for external drivers. Connect to the selected voltage rail to drive external MOSFET when in maximum power conditions. IC switches GDC voltage between VDRV and VCC5 to implement efficiency optimization according to selected strategies. | | n/a | NC | - | | Not internally bonded | Table 2. Pin description (continued) | Pin# | Name | Type | | Function | |------|--------------------|------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 56 | COMP /<br>ADDR | A | | Error amplifier output. Connect with an $(R_F - C_F)/\!\!/ C_P$ to FB. The device cannot be disabled by pulling low this pin. Connect $R_{COMP} = 12.5 \text{ k}\Omega$ to GND to extend PMBus addressing range (see <i>Table 9</i> ). | | 57 | FB | А | | Error amplifier inverting input. Connect with a resistor $R_{FB}$ // $(R_I - C_I)$ to VSEN and with an $(R_F - C_F)$ // $C_P$ to COMP. | | 58 | VSEN | Α | NO. | Output voltage monitor, manages OV and UV protection. Connect to the positive side of the load to perform remote sense. | | 59 | FBR | А | SE SECTION | Remote buffer positive sense. Connect to the positive side of the multi-phase load to perform remote sense. | | 60 | LTB | Α | HAS | LTB Technology input pin. See Section 11.2 for details. | | 61 | RGND | А | MULTI-PHASE | Remote ground sense. Connect to the negative side of the multi-phase load to perform remote sense. | | 62 | REF | А | | The reference used for the multi-phase section regulation is available on this pin with -125 mV offset. Connect through an $\rm R_{REF}\text{-}C_{REF}$ to GND to optimize DVID transitions. Connect through $\rm R_{OS}$ resistor to FB pin to implement small positive offset to the regulation. | | 63 | IMON | А | | Current monitor output. A current proportional to the multi-phase load current is sourced from this pin. Connect through a resistor $R_{MON}$ to GND. The information available on this pin is used for the current reporting and DPM. The pin can be filtered through $C_{IMON}$ to GND. | | 64 | SVR_RDY<br>(PWROK) | D | SINGLE-PHASE<br>SECTION | VR Ready (Intel mode). Open drain output set free after SS has finished and pulled low when triggering any protection for the single-phase section. Pull up to a voltage lower than 3.3 V (typ.), if not used it can be left floating. PowerOK (AMD mode). System-wide Power Good input. When low, the device decodes SVC and SVD to determine the boot voltage. | | 65 | ENDRV | D | MULTI-PHASE<br>SECTION | Enable driver. CMOS output driven high when the IC commands the drivers. Used in conjunction with the HiZ window on the PWMx pins to optimize the multiphase section overall efficiency. Connect directly to external driver enable pin. | | 66 | PWM6 | D | SE | PWM output. | | 67 | PWM5 | D | JLTI-PHAS<br>SECTION | Connect to related multi-phase channel external driver PWM input. During normal operation the device is able to manage HiZ status by setting and | | 68 | PWM4 | D | MULTI-PHASE<br>SECTION | holding the PWMx pin to fixed voltage defined before. See <i>Table 7</i> for phase number programming. | | PAD | GND | А | | GND connection. All internal references and logic are referenced to this pin. Filter to VCC with proper MLCC capacitor and connect to the PCB GND plane. | 1. D = Digital, A=Analog. ### 2.2 Thermal data Table 3. Thermal data | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------------------------|------------|------| | R <sub>THJA</sub> | Thermal resistance junction-to-ambient (device soldered on 2s2p PC board) | 40 | °C/W | | R <sub>THJC</sub> | Thermal resistance junction-to-case | 1 | °C/W | | T <sub>MAX</sub> | Maximum junction temperature | 150 | °C | | T <sub>STG</sub> | Storage temperature range | -40 to 150 | °C | | T <sub>J</sub> | Junction temperature range | 0 to 125 | °C | # 3 Electrical specifications # 3.1 Absolute maximum ratings Table 4. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |-----------------------------------------------------------------------------|-----------|-------------|------| | VDRV, GDC | to GND | -0.3 to 14 | V | | VCC5, TM, STM, SPWM, PWMx, SENDRV, ENDRV, SCOMP, COMP, SMDATA, SMAL#, SMCLK | to GND | -0.3 to 7 | V | | All other pins | to GND | -0.3 to 3.6 | V | ### 3.2 Electrical characteristics Table 5. Electrical characteristics (V<sub>CC5</sub> = 5 V $\pm$ 5%, T<sub>J</sub> = 0 °C to 70 °C unless otherwise specified.) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|-----------------------------------|--------------------------------------------------------------------------------|------|------|------|------| | Supply curr | ent and power-on | | | | | | | 1 | VCCE augusty august | EN = High | | 28 | | mA | | I <sub>VCC5</sub> | VCC5 supply current | EN = Low | | 22 | | mA | | 10/10 | VCC5 turn-ON | VCC5 rising | | | 4.1 | V | | UVLO <sub>VCC5</sub> | VCC5 turn-OFF | VCC5 falling | 3 | | | V | | 10/10 | VDRV turn-ON | VDRV rising | | | 6.0 | V | | UVLO <sub>VDRV</sub> | VDRV turn-OFF | VDRV falling | 3 | | 4.1 | V | | | VIN turn-ON | VIN rising, $R_{UP} = 118.5 \text{ k}\Omega$ ; $R_{DOWN} = 10 \text{ k}\Omega$ | | | 6.0 | V | | UVLO <sub>VIN</sub> | VIN turn-OFF | VIN falling, $R_{UP}$ = 118.5 kΩ; $R_{DOWN}$ = 10 kΩ | 3 | | 4.1 | V | | Oscillator, s | oft-start and enable | | | | | | | _ | Main oscillator accuracy | OSC = Open | 170 | 200 | 230 | kHz | | F <sub>SW</sub> | Oscillator adjustability | $R_{OSC} / R_{SOSC} = 47 \text{ k}\Omega \text{ to GND}$ | 378 | 420 | 462 | kHz | | F | Main oscillator accuracy | SOSC = Open | 212 | 250 | 287 | kHz | | F <sub>SSW</sub> | Oscillator adjustability | $R_{OSC} / R_{SOSC} = 47 \text{ k}\Omega \text{ to GND}$ | 450 | 500 | 550 | kHz | | ΔV <sub>OSC</sub> | PWM ramp amplitude <sup>(1)</sup> | | | 1.5 | | V | | FAULT | Voltage at pin OSC,<br>SSOSC | Latch active for related section | 3 | | | V | Table 5. Electrical characteristics (continued) $(V_{CC5} = 5 \text{ V} \pm 5\%, T_J = 0 \text{ °C to 70 °C unless otherwise specified.})$ | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|-------| | | | Vboot > 0, from pinstrapping; multi-<br>phase section | 5 | | | mV/μS | | | SS time - Intel CPU mode | Vboot > 0, from pinstrapping; single-<br>phase section | 2.5 | | | mV/μS | | Soft-start | | Vboot > 0, from pinstrapping; single-<br>phase section, JMode ON | 2.5 | | | mV/μS | | Soit-start | SS time - Intel DDR mode | Vboot > 0, from pinstrapping; multi-<br>phase section | 2.5 | | | mV/μS | | | 33 tillie - lilitei Dun lilode | Vboot > 0, from pinstrapping; single-<br>phase section | 1.25 | | | mV/μS | | | SS time - AMD mode | Vboot > 0, from pinstrapping; both sections | | 6.25 | | mV/μS | | | Turn-ON | V <sub>EN</sub> rising | | | 0.6 | V | | EN | Turn-OFF | V <sub>EN</sub> falling | 0.4 | | | V | | | Leakage current | | | 1 | | μΑ | | SVI serial b | us | | | | | | | SVCLCK, | Input high | | 0.65 | | | V | | SVDATA | Input low | | | | 0.45 | V | | SVDATA,<br>ALERT# | Voltage low (ACK) | I <sub>SINK</sub> = -5 mA | | | 50 | mV | | PMBus | | | | • | | | | SMDATA, | Input high | | 1.75 | | | V | | SMCLK | Input low | | | | 1.45 | V | | SMAL# | Voltage low | I <sub>SINK</sub> = -4 mA | | | 13 | Ω | | Reference a | and DAC | , | | | | 1 | | k <sub>VID</sub> | V <sub>OUT</sub> accuracy (MPhase) | $I_{OUT} = 0 \text{ A}; N = 6; R_G = 540 \Omega; R_{FB}$<br>= 1.108 k $\Omega$ ; VID >1.000 V | -0.5 | | 0.5 | % | | I. | V convenie (CDbccc) | $I_{OUT} = 0 \text{ A}; R_G = 1.3 \text{ k}\Omega; VID > 1.000 \text{ V}$ | -0.5 | | 0.5 | % | | k <sub>SVID</sub> | V <sub>OUT</sub> accuracy (SPhase) | $I_{OUT}$ = 0 A; $R_G$ = 1.3 k $\Omega$ ; VID >1.000 V; JMODE = ON | -5 | | 5 | mV | | le le | V coours su | VID = 0.8 V to 1 V | -5 | | 5 | mV | | k <sub>VID</sub> , k <sub>SVID</sub> | V <sub>OUT</sub> accuracy | VID <0.8 V | -8 | | 8 | mV | | k <sub>VOUT</sub> | V <sub>OUT</sub> accuracy - AMD mode | | -20 | | 20 | mV | | | • | | | | | | Table 5. Electrical characteristics (continued) $(V_{CC5}$ = 5 V ± 5%, $T_J$ = 0 °C to 70 °C unless otherwise specified.) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------|---------------------------|----------------------------------------------------------------------------|-------|------|------|-------| | $\Delta_{DROOP}$ | LL accuracy (MPhase) 0 | $I_{INFOx}$ = 0; N = 6; R <sub>G</sub> = 540 Ω; R <sub>FB</sub> = 1.108 kΩ | -3 | | 2 | μΑ | | 2.100. | to full load | Same as above, I <sub>INFOx</sub> = 20 μA | -4.5 | | 4.5 | μА | | ٨ | LL accuracy (SPhase) 0 | $I_{SCSN} = 0$ ; $R_G = 1.3 \text{ k}\Omega$ | -1.75 | | 1 | μΑ | | $\Delta$ SDROOP | to full load | $I_{SCSN}$ = 20 μA; $R_G$ = 1.3 kΩ | -1 | | 1 | μΑ | | k <sub>IMON</sub> | IMON accuracy (MPhase) | $I_{INFOx}$ = 0 μA; N = 6; $R_G$ = 540 Ω; $R_{FB}$ = 1.108 kΩ | 0 | | 0.75 | μА | | | | Same as above, I <sub>INFOx</sub> = 20 μA | -4.5 | | 4.5 | μΑ | | le. | SIMON accuracy | $I_{SCSN}$ = 0 μA; $R_G$ = 1.3 k $\Omega$ | 0 | | 0.5 | μΑ | | K <sub>SIMON</sub> | (SPhase) | $I_{SCSN}$ = 20 μA; $R_G$ = 1.3 kΩ | -1 | | 1 | μΑ | | A <sub>0</sub> | EA DC Gain <sup>(1)</sup> | | | 100 | | dB | | SR | Slew rate <sup>(1)</sup> | COMP to SGND = 10 pF | | 20 | | V/μs | | | Slew rate fast | Multi mbaaa aasti an | 20 | | | mV/μs | | DVID - Intel<br>CPU mode | Slew rate slow | Multi-phase section | 5 | | | mV/μs | | | Slew rate fast | Oissels alternation | 10 | | | | | | Slew rate slow | Single-phase section | 2.5 | | | | | DVID - Intel | Slew rate fast | Multi mbaaa aasti an | 10 | | | mV/μs | | DDR mode | Slew rate slow | Multi-phase section | 2.5 | | | mV/μs | | DVID - AMD mode | Slew rate | Both sections | | 5 | | mV/μs | | IMON ADC | GetReg(15h) | \/(IMON) = 0.002 \/ | | CC | | Hex | | IIVION ADC | Accuracy | V(IMON) = 0.992 V | C0 | | CF | Hex | | PWM output | s and ENDRV | | | | | | | PWMx, | Output high | I = 1 mA | | 5 | | V | | SPWM | Output low | I = -1 mA | | | 0.2 | V | | I <sub>PWM1</sub> | Test current | Sourced from pin, EN = 0. | | 10 | | μА | | I <sub>PWM2</sub> | Test current | | | 0 | | μΑ | | I <sub>PWMx, SPWM</sub> | Test current | Sourced from pin, EN = 0. | | -10 | | μΑ | | ENDRV | Voltage low | I <sub>ENDRV</sub> = -4 mA; both sections | | | 0.4 | V | | Protection (b | ooth sections) | | | • | • | | | OVP | Overvoltage protection | VSEN rising; wrt VID | 100 | | 200 | mV | | UVP | Undervoltage protection | VSEN falling; wrt VID; VID > 500 mV | -525 | | -375 | mV | | FBR DISC | FB disconnection | V <sub>CS-</sub> rising, above VSEN/SVSEN | 650 | 700 | 750 | mV | | | | | | | | i . | Table 5. Electrical characteristics (continued) ( $V_{CC5}$ = 5 V ± 5%, $T_J$ = 0 °C to 70 °C unless otherwise specified.) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------|-----------------------------------|------|------|------|------| | FBG DISC | FBG disconnection | FBR input wrt VID | 950 | 1000 | 1050 | mV | | VR_RDY,<br>SVR_RDY | Voltage low | I <sub>SINK</sub> = -4 mA | | | 0.4 | V | | V <sub>OC_TOT</sub> | OC threshold, MPhase | V <sub>ILIM</sub> rising, to GND | | 2.5 | | V | | V <sub>SOC_TOT</sub> | OC threshold, SPhase | V <sub>SIMON</sub> rising, to GND | | 1.55 | | ٧ | | I <sub>OC_TH</sub> | Constant current <sup>(1)</sup> | MPhase only | | 35 | | μΑ | | VR_HOT | Voltage low | I <sub>SINK</sub> = -4mA | | | 13 | Ω | | Gate drive c | ontrol | | | | | | | | Max. current | Any PS. | | 200 | | mA | | GDC | Impedance | PS00h (GDC=VCC12) | | 6 | | Ω | | | impedance | > PS00h; (GDC=VCC5) | | 6 | | Ω | <sup>1.</sup> Guaranteed by design, not subject to test. # 4 Device configuration and pinstrapping tables The L6751B features a universal serial data bus fully compliant with Intel VR12/IMVP7 Protocol rev1.5, document #456098 and AMD SVI specifications, document #40182. To guarantee proper device and CPU operation, refer to these documents for bus design, layout guidelines and any additional information required for the bus architecture. Different platforms may require different pull-up impedance on the SVI bus. Impedance matching and spacing among SVI bus lines must be followed. The controller configures itself automatically upon detection of different pinstrappings which are monitored at the IC power-up. See *Table 6*, *8*, *9*, *10* e *11* for details. #### 4.1 JMode When enabled, multi-phase acts as if in DDR mode, while single-phase is an independent regulator with 0.75 V fixed reference (load-line disabled - TM can be used as enable for the single-phase). Output voltage higher than the internal reference may be achieved by adding a proper resistor divider (RA, RB - see *Figure 4*). To maintain precision in output voltage regulation, it is recommended to provide both SFBR and SRGND with the same divider. #### **Equation 1** $$V_{OUT} = 0.750V \cdot \frac{RA + RB}{RB}$$ Figure 4. JMode: voltage positioning ### 4.2 Programming HiZ level The L6751B is able to manage different levels for HiZ on PWMx guaranteeing flexibility in driving different external drivers as well as DrMOS ICs. After EN assertion and before soft-start, the device uses PWM1 and PWM2 to detect the driver/DrMOS connected in order to program the suitable Hiz level of PWMx signals. During regulation, the Hiz level is used to force the external MOSFETs in high-impedance state. - PWM1 sources a constant 10 μA current, if its voltage results higher than 2.8 V, HiZ level used during the regulation is 1.4 V, if lower, PWM2 information is used. - PWM2 is kept in HiZ, if its voltage results higher than 2 V, HiZ level used during the regulation is 2 V, if lower, 1.6 V. An external resistor divider can be placed on PWM1 and PWM2 to force the detection of the correct HiZ level. They must be designed considering the external driver/DrMOS selected and the HiZ level requested. Table 6. Device configuration | | SVI<br>address | DROOP (see Table 8) | IMAX /<br>SIMAX | BOOT /<br>TMAX | DPM | |---------------------------|----------------|-----------------------------------------------------|-----------------|-------------------------|-----------| | VR12 | 0000b | Enabled. | | | | | VR12<br>( <i>Note 2</i> ) | 0010b<br>0100b | MPhase: as per <i>Table 9</i> . SPhase: disabled | Table 8 | Table 10 | Supported | | AMD | n/a | MPhase: enabled.<br>SPhase: as per <i>Table 9</i> . | Ignored | TMAX (Note 1) supported | | - 1 Refer to Table 10 and choose any of the resistor combinations leading to the desired TMAX. Other settings are ignored. - 2 In DDR mode, single-phase reference is multi-phase Vout/2 (JMode disabled). Table 7. Phase number programming | PHASE # | PWM1 to PWM3 | PWM4 PWM5 PWM6 | | | | |---------|--------------|------------------------|--------|------|--| | 3 | to driver | 1 kΩto VCC5 | | | | | 4 | to d | river | 1 kΩto | VCC5 | | | 5 | | to driver 1 kΩ to VCC5 | | | | | 6 | | to driver | | | | Table 8. IMAX, SIMAX pinstrapping (Note 1) | | | IMAX / SIMAX | | | | |-------------------|-------------|--------------|------|---------|--| | Rdown $[k\Omega]$ | Rup<br>[kΩ] | IMAX [A] | SIMA | X [A] | | | [K22] | [K22] | Note 2 | GFX | VSA/DDR | | | 10 | 1.5 | | 40 | 29 | | | 10 | 2.7 | N OF FE | 35 | 21 | | | 22 | 6.8 | N · 25 + 56 | 30 | 13 | | | 10 | 3.6 | | 25 | 5 | | | 27 | 11 | | 40 | 29 | | | 12 | 5.6 | N · 25 + 48 | 35 | 21 | | | 82 | 43 | N · 25 + 46 | 30 | 13 | | | 13 | 7.5 | | 25 | 5 | | | 56 | 36 | | 40 | 29 | | | 18 | 13 | N · 25 + 40 | 35 | 21 | | | 15 | 12 | N · 25 + 40 | 30 | 13 | | | 18 | 16 | 1 | 25 | 5 | | | 15 | 14.7 | N · 25 + 32 | 40 | 29 | | | 10 | 11 | | 35 | 21 | | | 18 | 22 | N · 25 + 32 | 30 | 13 | | | 56 | 75 | | 25 | 5 | | | 10 | 15 | | 40 | 29 | | | 12 | 20 | N · 25 + 24 | 35 | 21 | | | 12 | 22.6 | N · 25 + 24 | 30 | 13 | | | 39 | 82 | | 25 | 5 | | | 47 | 110 | | 40 | 29 | | | 10 | 27 | N · 25 + 16 | 35 | 21 | | | 22 | 68 | 10. 25+10 | 30 | 13 | | | 10 | 36 | <u>]</u> _ | 25 | 5 | | | 18 | 75 | | 40 | 29 | | | 15 | 75 | N · 25 + 8 | 35 | 21 | | | 10 | 59 | N · 25 + 0 | 30 | 13 | | | 10 | 75 | ] | 25 | 5 | | | 10 | 100 | | 40 | 29 | | | 10 | 150 | N · 25 | 35 | 21 | | | 10 | 220 | N · 25 | 30 | 13 | | | 10 | Open | ] | 25 | 5 | | Note: 1 Recommended values, divider needs to be connected between VCC5 pin and GND. 2 N is the number of phases programmed for the multi-phase section. Table 9. ADDR pinstrapping (Note 1, 2) | Rdown | Rup | ршешаррше | | ADDR | | | | |-------|----------|----------------|-------------------|-------|----------------------|--------------------|--| | [kΩ] | <br>[kΩ] | ADDR<br>Note 3 | PMBADDR<br>Note 4 | JMode | DROOP<br>multi-phase | DROOP single-phase | | | 10 | 1.5 | | CCh | | | ON | | | 10 | 2.7 | | CON | | | OFF | | | 22 | 6.8 | | C8h | | | ON | | | 10 | 3.6 | AMD mode | Con | n/a | ON | OFF | | | 27 | 11 | AIVID Mode | C4h | II/a | | ON | | | 12 | 5.6 | | C411 | | | OFF | | | 82 | 43 | | COh | | | ON | | | 13 | 7.5 | | C0h | | | OFF | | | 56 | 36 | ON OFF ON | | | ON | | | | 18 | 13 | | | | | | | | 15 | 12 | | EAh | | ON | | | | 18 | 16 | 0100b | EAII | n/a | OFF | OFF | | | 15 | 14.7 | (VR12) | E6h | n/a | ON | OFF | | | 10 | 11 | ] | EOH | | | OFF | | | 18 | 22 | | E2h | | | ON | | | 56 | 75 | | E211 | | OFF | | | | 10 | 15 | | ECh | | ON | | | | 12 | 20 | | ECII | | OFF | | | | 12 | 22.6 | | E8h | | ON | | | | 39 | 82 | 0010b | EQU | n/a | OFF | OFF | | | 47 | 110 | (VR12) | E4b | n/a | ON | UFF | | | 10 | 27 | | E4h | | OFF | | | | 22 | 68 | 1 | E0h | | ON | | | | 10 | 36 | | EUII | | OFF | | | | iabio oi | 710011 | billog abbill | g (,,, _, , _, , , | Jonania Jay | | | |----------|--------|----------------|--------------------|-------------|----------------------|----------------------------| | Rdown | Rup | | | ADDR | | | | [kΩ] | [kΩ] | ADDR<br>Note 3 | PMBADDR<br>Note 4 | JMode | DROOP<br>multi-phase | DROOP single-phase | | 18 | 75 | | CCh / 8Ch | ON | | | | 15 | 75 | | COIT/ BOIT | OFF | | ng to VBOOT<br>(GFX / VSA) | | 10 | 59 | | C8h / 88h | ON | | | | 10 | 75 | 0000b | Coll / coll | OFF | ON | | | 10 | 100 | (VR12) | C4h / 84h | ON | ON | Jing S | | 10 | 150 | | C4II / 04II | OFF | | According<br>settings (G | | 10 | 220 | | C0h / 80h | ON | | A Ac | | 10 | Open | ] | COIT / BOIT | OFF | 1 | | Table 9. ADDR pinstrapping (Note 1, 2) (continued) Note: 1 Recommended values, divider needs to be connected between VCC5 pin and GND. - 2 In DDR mode, when enabled, droop has 1/4th scaling factor. - 3 SVI address for multi-phase. Single-phase is further offset by 0001b. In AMD mode, SVI address defaults according to AMD specifications. - 4 PMBus address for multi-phase (read/write). Single-phase is further offset by 02 h. When in VR12 CPU mode, $R_{COMP} = 12.5 \text{ k}\Omega$ to GND, select between Cxh (Open) and 8xh (if installed) PMBus address. Table 10. BOOT / TMAX pinstrapping (*Note 1, 2*) | Rdown | Rup | BOOT - Intel address 0000b (Note 3) | | | Intel addre | ss 0010b, 010 | | | |---------------|------|-------------------------------------|------------------|-----------|-------------|---------------|--------------|----------| | [ <b>k</b> Ω] | [kΩ] | Multi-<br>phase | Single-<br>phase | Link-rest | JMode | VBOOT | Link rest | TMAX [C] | | 10 | 1.5 | | | | | | | 130 | | 10 | 2.7 | 1.000 V | 0.000 V | 32 μsec | | | 32 µsec | 120 | | 22 | 6.8 | 1.000 V | VSA | (debug) | | | (debug) | 110 | | 10 | 3.6 | | | | ON | 1.500 V | | 100 | | 27 | 11 | | | | ON 1.500 V | 1.500 V | | 130 | | 12 | 5.6 | 1.000 V | 1.000 V | 32 μsec | | | 10 μsec | 120 | | 82 | 43 | 1.000 V | VSA | (debug) | | (functional) | (functional) | 110 | | 13 | 7.5 | | | | | | | 100 | Table 10. BOOT / TMAX pinstrapping (*Note 1, 2*) (continued) | Rdown | Rup | BOOT - Intel address 0000b (Note 3) | | | Intel address 0010b, 0100b ( <i>Note 3</i> ) | | | | |-------|----------|-------------------------------------|------------------|-------------------------|----------------------------------------------|---------|-------------------------|----------| | kΩ] | <br>[kΩ] | Multi-<br>phase | Single-<br>phase | Link-rest | JMode | VBOOT | Link rest | TMAX [C] | | 56 | 36 | 0.000 V | 1.100 V<br>VSA | 10 μsec<br>(functional) | ON | 1.350 V | 32 μSec<br>(debug) | 130 | | 18 | 13 | | | | | | | 120 | | 15 | 12 | 0.000 V | | | | | | 110 | | 18 | 16 | | | | | | | 100 | | 15 | 14.7 | | 1.000 V<br>VSA | 10 μsec<br>(functional) | | | 10 μSec<br>(functional) | 130 | | 10 | 11 | 0.000.1/ | | | | | | 120 | | 18 | 22 | 0.000 V | | | | | | 110 | | 56 | 75 | | | | | | | 100 | | 10 | 15 | 0.000 V | 0.900 V<br>VSA | 10 μsec<br>(functional) | OFF | 1.500 V | 32 μSec<br>(debug) | 130 | | 12 | 20 | | | | | | | 120 | | 12 | 22.6 | | | | | | | 110 | | 39 | 82 | | | | | | | 100 | | 47 | 110 | 0.000 V | | 32 µsec | | | 10 μSec<br>(functional) | 130 | | 10 | 27 | | | | | | | 120 | | 22 | 68 | | | (debug) | | | | 110 | | 10 | 36 | | | | | | | 100 | | 18 | 75 | - 1.000 V | 1.000 V<br>GFX | 32 μsec<br>(debug) | OFF | 1.350 V | 32 μSec<br>(debug) | 130 | | 15 | 75 | | | | | | | 120 | | 10 | 59 | | | | | | | 110 | | 10 | 75 | | | | | | | 100 | | 10 | 100 | 0.000 V | 0.000 V<br>GFX | 10 μsec<br>(functional) | | | 10 μSec<br>(functional) | 130 | | 10 | 150 | | | | | | | 120 | | 10 | 220 | | | | | | | 110 | | 10 | Open | | | | | | | 100 | Note: 1 Recommended values, divider needs to be connected between VCC5 pin and GND. <sup>2</sup> BOOT is ignored in AMD mode, only TMAX is operative. <sup>3</sup> Operative mode defined by ADDR pin. See Table 9 for details. Table 11. DPM pinstrapping (Note 1) | Rdown | Rup | DPM1-3 ( <i>Note 3</i> , 4) | | | DPM4-6 ( <i>Note 3</i> , 4) | | | |----------------------|----------------------|-----------------------------|-------|------|-----------------------------|------------------|------| | $[\mathbf{k}\Omega]$ | $[\mathbf{k}\Omega]$ | DPM12 | DPM23 | GDC0 | DPM34 | DPM46 | GDC1 | | 10 | 1.5 | | +20A | 1 | +30A | +22A - | 1 | | 10 | 2.7 | | | 0 | | | 0 | | 22 | 6.8 | | +16A | 1 | | +14A - | 1 | | 10 | 3.6 | 16A | | 0 | | | 0 | | 27 | 11 | TOA | +10A | 1 | | +8A | 1 | | 12 | 5.6 | | | 0 | | | 0 | | 82 | 43 | | +6A | 1 | | DPM OFF | 1 | | 13 | 7.5 | | | 0 | | | 0 | | 56 | 36 | | +20A | 1 | +22A | +22A - | 1 | | 18 | 13 | | | 0 | | | 0 | | 15 | 12 | | +16A | 1 | | +14A - | 1 | | 18 | 16 | | | 0 | | | 0 | | 15 | 14.7 | - 12A | +10A | 1 | | +8A | 1 | | 10 | 11 | | | 0 | | | 0 | | 18 | 22 | | +6A | 1 | | DPM OFF | 1 | | 56 | 75 | 1 | | 0 | | | 0 | | 10 | 15 | | +20A | 1 | .110 | +22A - | 1 | | 12 | 20 | | | 0 | | | 0 | | 12 | 22.6 | | +16A | 1 | | +14A - | 1 | | 39 | 82 | 1 | | 0 | | | 0 | | 47 | 110 | - 8A | 404 | 1 | +14A | +8A - | 1 | | 10 | 27 | | +10A | 0 | | | 0 | | 22 | 68 | ] | +6A | 1 | | DPM OFF | 1 | | 10 | 36 | ] | | 0 | | | 0 | | 18 | 75 | | .004 | 1 | | | 1 | | 15 | 75 | 1 | +20A | 0 | 1 | +22A | 0 | | 10 | 59 | 1 | +16A | 1 | +8A | +14A <b>-</b> | 1 | | 10 | 75 | OFF (12A) | | 0 | | | 0 | | 10 | 100 | (Note 2) | +10A | 1 | | +8A | 1 | | 10 | 150 | 1 | | 0 | | | 0 | | 10 | 220 | 1 | | 1 | | DPM OFF (Note 5) | 1 | | | | 1 | +6A | | | | | Note: 1 Suggested values, divider needs to be connected between VCC5 pin and GND. - 2 Transition between 1Phase and 2Phase operation is set to 12 A but disabled in PS00h. - 3 Transition threshold specified as delta with respect to previous step (DPM23 is wrt DPM12). - 4 GDC threshold is defined by combining GDC0 and GDC1 bits defined between the two different pinstrappings DPM1-3 and DPM4-6. See Table 12 for details. - 5 Dynamic phase management disabled, IC always working at maximum possible number of phases except when in >PS00h when transitioning between 1Phase and 2Phase at 12 A. Table 12. GDC threshold definition (Note 1) | GDC1 | GDC0 | Threshold [A] (Note 2) | |------|------|------------------------| | 1 | 1 | N · 17A | | I | 0 | N · 13A | | 0 | 1 | N· 9A | | U | 0 | GDC OFF | Note: 1 GDC threshold is defined by combining GDC0 and GDC1 bits defined between the two different pinstrappings DPM1-3 and DPM4-6. See Table 11 for details. 2 N is the number of phases programmed for the multi-phase section. ### 5 Device description and operation The L6751B is a programmable 4/5/6-phase PWM controller that provides complete control logic and protection to realize a high performance step-down DC-DC voltage regulator optimized for advanced microprocessor and memory power supply. The device features 2nd generation LTB Technology: through a load transient detector, it is able to turn on all the phases simultaneously. This allows the output voltage deviation to be to minimized and, in turn, also the system costs by providing the fastest response to a load transition. The L6751B implements current reading across the inductor in fully differential mode. A sense resistor in series to the inductor can also be considered to improve reading precision. The current information read corrects the PWM output in order to equalize the average current carried by each phase. The controller supports Intel and AMD SVI bus and all the required registers. The platform may configure and program the defaults for the device through dedicated pinstrapping. A complete set of protections is available: overvoltage, undervoltage, overcurrent (perphase and total) and feedback disconnection guarantee the load to be safe in all circumstances. Special power management features like DPM, VFDE<sup>(a)</sup> and GDC modify phase number, gate driving voltage and switching frequency to optimize efficiency over the load range. The L6751B is available in VFQFPN68 8x8 mm package. Figure 5. Device initialization a. VFDE feature can be enabled using dedicated PMBus command. See Section 12 for details. #### **Output voltage positioning** 6 Output voltage positioning is performed by selecting the controller operative-mode, as per Table 6 for the two sections and by programming the droop function effect (see Figure 6). The controller reads the current delivered by each section by monitoring the voltage drop across the DCR inductors. The current (I<sub>DROOP</sub> / I<sub>SDROOP</sub>) sourced from the FB / SFB pins, directly proportional to the read current, causes the related section output voltage to vary according to the external R<sub>FB</sub> / R<sub>SFB</sub> resistor, therefore implementing the desired load-line effect. The L6751B embeds a dual remote-sense buffer to sense remotely the regulated voltage of each section without any additional external components. In this way, the output voltage programmed is regulated compensating for board and socket losses. Keeping the sense traces parallel and guarded by a power plane results in common mode coupling for any picked-up noise. Ref. from DAC Protection COME FB **VSEN** FBR RGND To VddCORE $R_{F}$ $C_F$ $R_{FB}$ AM14838v1 Figure 6. Voltage positioning #### 6.1 Multi-phase section - phase # programming The multi-phase section implements a flexible 3 to 6 interleaved-phase converter. To program the desired number of phases, simply short to VCC5 the PWMx signal that is not required, according to Table 7. Caution: For the disabled phase(s), the current reading pins need to be properly connected to avoid errors in current-sharing and voltage-positioning: CSxP needs to be connected to the regulated output voltage while CSxN needs to be connected to CSxP through the same R<sub>G</sub> resistor used for the active phases. #### 6.2 Multi-phase section - current reading and current sharing loop The L6751B embeds a flexible, fully-differential current sense circuitry that is able to read across inductor parasitic resistance or across a sense resistor placed in series to the inductor element. The fully-differential current reading rejects noise and allows sensing element to be placed in different locations without affecting measurement accuracy. The trans-conductance ratio is issued by the external resistor $R_G$ placed outside the chip between the CSxN pin toward the reading points. The current sense circuit always tracks the current information; the CSxP pin is used as a reference keeping the CSxN pin to this voltage. To correctly reproduce the inductor current, an R-C filtering network must be introduced in parallel to the sensing element. The current that flows from the CSxN pin is then given by the following equation (see *Figure 7*): #### **Equation 2** $$I_{CSxN} = \frac{DCR}{R_G} \cdot \frac{1 + s \cdot L / DCR}{1 + s \cdot R \cdot C} \cdot I_{PHASEx}$$ Considering now the matching of the time constant between the inductor and the R-C filter applied (time constant mismatches cause the introduction of poles into the current reading network causing instability. In addition, it is also important for the load transient response and to let the system show resistive equivalent output impedance), it results: #### **Equation 3** $$\frac{L}{\text{DCR}} = \text{R} \cdot \text{C} \quad \Rightarrow \quad I_{\text{CSxN}} = \frac{R_{L}}{R_{G}} \cdot \text{I}_{\text{PHASEx}} = I_{\text{INFOx}}$$ Figure 7. Current reading The current read through the CSxP / CSxN pairs is converted into a current $I_{INFOx}$ proportional to the current delivered by each phase and the information about the average current $I_{AVG} = \Sigma I_{INFOx}$ / N is internally built into the device (N is the number of working phases). The error between the read current $I_{INFOx}$ and the reference $I_{AVG}$ is then converted into a voltage that, with a proper gain, is used to adjust the duty cycle whose dominant value is set by the voltage error amplifier in order to equalize the current carried by each phase. # 6.3 Multi-phase section - defining load-line The L6751B introduces a dependence of the output voltage on the load current recovering part of the drop due to the output capacitor ESR in the load transient. Introducing a dependence of the output voltage on the load current, a static error, proportional to the output current, causes the output voltage to vary according to the sensed current. **577** Figure 7 shows the current sense circuit used to implement the load-line. The current flowing across the inductor(s) is read through the R-C filter across the CSxP and CSxN pins. $R_G$ programs a trans-conductance gain and generates a current $I_{CSx}$ proportional to the current of the phase. The sum of the $I_{CSx}$ current, with proper gain eventually adjusted by the PMBus commands, is then sourced by the FB pin ( $I_{DROOP}$ ). $R_{FB}$ gives the final gain to program the desired load-line slope (Figure 6). Time constant matching between the inductor (L / DCR) and the current reading filter (RC) is required to implement a real equivalent output impedance of the system, therefore avoiding over and/or undershoot of the output voltage as a consequence of a load transient. The output voltage characteristic vs. load current is then given by: #### **Equation 4** $$V_{OUT} = VID - R_{FB} \cdot I_{DROOP} = VID - R_{FB} \cdot \frac{DCR}{R_G} \cdot I_{OUT} = VID - R_{LL} \cdot I_{OUT}$$ where $R_{LL}$ is the resulting load-line resistance implemented by the multi-phase section. The R<sub>FB</sub> resistor can be then designed according to the R<sub>LL</sub> specifications as follows: #### **Equation 5** $$R_{FB} = R_{LL} \cdot \frac{R_G}{DCR}$$ Caution: When in DDR mode, and enabled, droop current has a scaling factor equal to 1/4. All the above equations must be scaled accordingly. ### 6.4 Single-phase section - disable The single-phase section can be disabled by pulling high the SPWM pin. The related command is rejected. # 6.5 Single-phase section - current reading The single-phase section performs the same differential current reading across DCR as the multi-phase section. According to *Section 6.2*, the current that flows from the SCSN pin is then given by the following equation (see *Figure 7*): #### **Equation 6** $$I_{SCSN} = \frac{DCR}{R_{SG}} \cdot I_{SOUT} = I_{SDROOP}$$ # 6.6 Single-phase section - defining load-line This method introduces a dependence of the output voltage on the load current recovering part of the drop due to the output capacitor ESR in the load transient. Introducing a depen- dence of the output voltage on the load current, a static error, proportional to the output current, causes the output voltage to vary according to the sensed current. *Figure 7* shows the current sense circuit used to implement the load-line. The current flowing across the inductor DCR is read through $R_{SG}$ . $R_{SG}$ programs a trans-conductance gain and generates a current $I_{SDROOP}$ proportional to the current delivered by the single-phase section that is then sourced from the SFB pin with proper gain eventually adjusted by the PMBus commands. $R_{SFB}$ gives the final gain to program the desired load-line slope (*Figure 6*). The output characteristic vs. load current is then given by: #### **Equation 7** $$\begin{aligned} \textbf{V}_{SOUT} &= \textbf{VID} - \textbf{R}_{SFB} \cdot \ \textbf{I}_{SDROOP} \\ & \textbf{VID} - \textbf{R}_{SFB} \cdot \ \frac{\textbf{DCR}}{\textbf{R}_{SG}} \cdot \ \textbf{I}_{SOUT} = \textbf{VID} - \textbf{R}_{SLL} \cdot \ \textbf{I}_{SOUT} \end{aligned}$$ where $R_{SLL}$ is the resulting load-line resistance implemented by the single-phase section. $R_{SFB}$ resistor can be then designed according to the $R_{SLL}$ as follows: $R_{SFB} = R_{SLL} \cdot \frac{R_{SG}}{DCR}$ ### 6.7 Dynamic VID transition support The L6751B manages dynamic VID transitions that allow the output voltage of both sections to be modified during normal device operation for power management purposes. OV, UV and OC signals are masked during every DVID transition and they are re-activated with proper delay to prevent from false triggering. When changing dynamically the regulated voltage (DVID), the system needs to charge or discharge the output capacitor accordingly. This means that an extra-current I<sub>DVID</sub> needs to be delivered (especially when increasing the output regulated voltage) and it must be considered when setting the overcurrent threshold of both the sections. This current results: #### **Equation 8** $$I_{DVID} = C_{OUT} \cdot \frac{dV_{OUT}}{dT_{VID}}$$ where $dV_{OUT}$ / $dT_{VID}$ depends on the specific command issued (20 mV/µsec. for SetVID\_Fast and 5 mV/µsec. for SetVID\_Slow). Overcoming the total OC threshold during the dynamic VID causes the device to latch and disable. Set proper filtering on ILIM to prevent from false total-OC tripping. As soon as the controller receives a new valid command to set the VID level for one (or both) of the two sections, the reference of the involved section steps up or down according to the target-VID with the programmed slope until the new code is reached. If a new valid command is issued during the transition, the device updates the target-VID level and performs the dynamic transition up to the new code. OV, UV are masked during the transition and re-activated with proper delay after the end of the transition to prevent from false triggering. #### 6.7.1 LSLESS startup and pre-bias output Any time the device resumes from an "OFF" code and at the first power-up, in order to avoid any kind of negative undershoot on the load side, the L6751B performs a special sequence in enabling the drivers: during the soft-start phase, the LS driver results as being disabled (LS=OFF - PWMx set to HiZ and ENDRV = 0) until the first PWM pulse. After the first PWM pulse, PWMx outputs switch between logic "0" and logic "1" and ENDRV is set to logic "1". This particular sequence avoids the dangerous negative spike on the output voltage that can occur if starting over a pre-biased output. Low-side MOSFET turn-on is masked only from the control loop point of view: protection is still allowed to turn on the low-side MOSFET if overvoltage is needed. Figure 8. SLESS startup: enabled (left) Figure 9. LSLESS startup: disabled (right) ### 6.8 DVID optimization: REF/SREF High slew rate for dynamic VID transitions causes undershoot on the regulated voltage, causing violation in the microprocessor requirement. To compensate this behavior and to remove any undershoot in the transition, each section features DVID optimization circuit. The reference used for the regulation is available on the REF/SREF pin (see *Figure 10*). Connect an $R_{REF}/C_{REF}$ to GND ( $R_{SREF}/C_{SREF}$ for the single-phase) to optimize the DVID behavior. Components may be designed as follows (multi-phase, same equations apply to single-phase): #### **Equation 9** $$C_{REF} = C_F \cdot \left(1 - \frac{\Delta V_{OSC}}{k_V \cdot V_{IN}}\right)$$ $R_{REF} = \frac{R_F \cdot C_F}{C_{RFF}}$ where $\Delta Vosc$ is the PWM ramp and $k_V$ the gain for the voltage loop (see *Section 11*). During a falling DVID transition, the REF pin moves according to the DVID command issued; the current requested to charge/discharge the $R_{REF}/C_{REF}$ network is mirrored and added to the droop current compensating for undershoot on the regulated voltage. Figure 10. DVID optimization circuit # 7 Output voltage monitoring and protection The L6751B monitors the regulated voltage of both sections through pin VSEN and SVSEN in order to manage OV and UV. The device shows different thresholds when in different operative conditions but the behavior in response to a protection event is still the same as described below. Protection is active also during soft-start while it is properly masked during DVID transitions with an additional delay to avoid false triggering. OV protection is active during DVID with threshold modified to 1.8 V unless offset has been commanded by SVI or PMBus: in this case the fixed threshold is 2.4 V. Table 13. L6751B protection at a glance. | | Section | | | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--| | | Multi-phase | Single-phase | | | Overvoltage<br>(OV) | VSEN, SVSEN = +175 mV above reference. **Action:* IC latch; LS = ON & PWMx = 0 (if applicable); other section: HiZ. VR_READY of the latched section resets (only). | | | | Undervoltage<br>(UV) | VSEN, svsen = 400 mv below reference. active after ref > 500 mv <i>action:</i> ic latch; both sections HiZ. VR_READY of the latched section resets (only). | | | | Overcurrent (OC) | Current monitor across inductor DCR. Dual protection, per-phase and total. **Action:* UV-Like. VR_READY of the latched section resets (only). | | | | Dynamic VID | Protection masked with additional delay | to prevent from false triggering. | | 34/58 Doc ID 024028 Rev 1 ### 7.1 Overvoltage When the voltage sensed by VSEN and/or SVSEN surpasses the OV threshold, the controller acts in order to protect the load from excessive voltage levels avoiding any possible undershoot. To reach this target, a special sequence is performed as per the following list: - The reference performs a DVID transition down to 250 mV on the section which triggered the OV protection. - The PWMs of the section which triggered the protection are switched between HiZ and zero (ENDRV is kept high) in order to follow the voltage imposed by the DVID on-going. This limits the output voltage excursion, protects the load and assures no undershoot is generated (if Vout < 250 mV, the section is HiZ).</li> - The PWMs of the non-involved section are set permanently to HiZ (ENDRV is kept low) in order to realize a HiZ condition. - OSC/ FLT pin is driven high. - Power supply or EN pin cycling is required to restart operation. If the cause of the failure is removed, the converter ends the transition with all PWMs in HiZ state and the output voltage of the section which triggered the protection lower than 250 mV. #### 7.2 Overcurrent and current monitor The overcurrent threshold must be programmed to a safe value, in order to be sure that each section does not enter OC during normal operation of the device. This value must take into consideration also the process spread and temperature variations of the sensing elements (inductor DCR). Furthermore, since also the internal threshold spreads, the design must consider the minimum/maximum values of the threshold. ### 7.2.1 Multi-phase section The L6751B features two independent load indicator signals, IMON and ILIM, to properly manage OC protection, current monitoring and DPM. Both IMON and ILIM source a current proportional to the current delivered by the regulator, as follows: #### **Equation 10** $$I_{MON} = I_{LIM} = \frac{DCR}{R_G} \cdot I_{OUT}$$ The IMON and ILIM pins are connected to GND through a resistor ( $R_{IMON}$ and $R_{ILIM}$ respectively), implementing a load indicator with different targets. - IMON is used for current reporting purposes and for the DPM phase shedding. R<sub>IMON</sub> must be designed considering that I<sub>MAX</sub> must correspond to 1.24 V (for correct IMAX detection). - ILIM is used for the overcurrent protection only. R<sub>ILIM</sub> must be designed considering that the OC protection is triggered when V(ILIM)=2.5 V. In addition, the L6751B also performs per-phase OC protection. Per-phase OC. Maximum information current per-phase ( $I_{INFOx}$ ) is internally limited to 35 $\mu$ A. This end-of-scale current ( $I_{OC-TH}$ ) is compared with the information current generated for each phase ( $I_{INFOx}$ ). If the current information for the single-phase exceeds the end-of-scale current (i.e. if $I_{INFOx} > I_{OC\_TH}$ ), the device turns on the LS MOSFET until the threshold is re-crossed (i.e. until $I_{INFOx} < I_{OC\_TH}$ ). Total current OC. The ILIM pin allows a maximum total output current for the system ( $I_{OC\_TOT}$ ) to be defined. ILIM current is sourced from the ILIM pin. By connecting a resistor $R_{ILIM}$ to GND, a load indicator with 2.5 V ( $V_{OC\_TOT}$ ) end-of-scale can be implemented. When the voltage present at the ILIM pin crosses $V_{OC\_TOT}$ , the device detects an OC and immediately latches with all the MOSFETs of all the sections OFF (HiZ). Typical design considers the intervention of the total current OC before the per-phase OC, leaving this last one as an extreme-protection in case of hardware failures in the external components. Per-phase OC depends on the $R_{\rm G}$ design while total OC is dependant on the ILIM design and on the application TDC and max. current supported. Typical design flow is the following: - Define the maximum total output current (I<sub>OC\_TOT</sub>) according to system requirements (I<sub>MAX</sub>, I<sub>TDC</sub>). Considering I<sub>MON</sub> design, I<sub>MAX</sub> must correspond to 1.24 V (for correct IMAX detection) while considering ILIM design I<sub>OC\_TOT</sub> has to correspond to 2.5 V. - Design per-phase OC and $R_G$ resistor in order to have $I_{INFOx} = I_{OC\_TH}$ (35 μA) when $I_{OUT}$ is about 10% higher than the $I_{OC\_TOT}$ current. It results: #### **Equation 11** $$R_{G} = \frac{(1.1 \cdot I_{OC\_TOT}) \cdot DCR}{N \cdot I_{OCTH}}$$ where N is the number of phases and DCR the DC resistance of the inductors. $R_{\text{G}}$ should be designed in worst-case conditions. Design the R<sub>IMON</sub> in order to have the IMON pin voltage to 1.24 V at the I<sub>MAX</sub> current specified by the design. It results: #### **Equation 12** $$R_{IMON} = \frac{1.24V \cdot R_{G}}{I_{MAX} \cdot DCR}$$ where I<sub>MAX</sub> is max. current requested by the processor (see Intel docs for details). Design the R<sub>ILIM</sub> in order to have the ILIM pin voltage to 2.5 V at the I<sub>OC\_TOT</sub> current specified above. It results: #### **Equation 13** $$R_{ILIM} = \frac{2.5V \cdot R_{G}}{I_{OC \ TOT} \cdot DCR}$$ where I<sub>OC TOT</sub> is the overcurrent switch-over threshold previously defined. - Adjust the defined values according to application bench testing. - C<sub>ILIM</sub> in parallel to R<sub>ILIM</sub> can be added with proper time constant to prevent false OC tripping and/or delay. C<sub>IMON</sub> in parallel to R<sub>IMON</sub> can be added to adjust the averaging interval for the current reporting and/or adjust the DPM latencies. Additionally, it can be increased to prevent false total-OC tripping during DVID. Note: This is the typical design flow. Custom design and specifications may require different settings and ratios between the per-phase OC threshold and the total current OC threshold. Applications with big ripple across inductors may be required to set per-phase OC to values different than 110%: design flow should be modified accordingly. Note: Current reporting precision on IMON may be affected by external layout. The internal ADC is referenced to the device GND pin: in order to perform the highest accuracy in the current monitor, $R_{\rm IMON}$ must be routed to the GND pin with dedicated net to avoid GND plane drops affecting the precision of the measurement. ### 7.2.2 Overcurrent and power states When the controller receives an SetPS command through the SVI interface, it automatically changes the number of working phases. In particular, the maximum number of phases which L6751B may work in >PS00h is limited to 2 phases regardless of the number N configured in PS00h. OC level is then scaled as the controller enters >PS00h, as per *Table 14*. | Power state [Hex] | N | OC level (V <sub>OC_TOT</sub> ) | | | |-------------------|--------|---------------------------------|--|--| | 00h | 3 to 6 | 2.500 V | | | | | 3 | 1.650 V | | | | 011- 001- | 4 | 1.250 V | | | | 01h, 02h | 5 | 1.000 V | | | | | 6 | 0.830 V | | | Table 14. Multi-phase section OC scaling and power states #### 7.2.3 Single-phase section The L6751B performs two different kinds of OC protection for the single-phase section: it monitors both the total current and the per-phase current and allows an OC threshold to be set for both. Per-phase OC. Maximum information current per-phase ( $I_{SINFOx}$ ) is internally limited to 35 $\mu$ A. This end-of-scale current ( $I_{SOC\_TH}$ ) is compared with the information current generated for each phase ( $I_{SINFOx}$ ). If the current information for the single-phase exceeds the end-of-scale current (i.e. if $I_{SINFOx} > I_{SOC\_TH}$ ), the device turns on the LS MOSFET until the threshold is re-crossed (i.e. until $I_{SINFOx} < I_{SOC\_TH}$ ). Total current OC. The SIMON pin allows a maximum total output current for the system ( $I_{SOC\_TOT}$ ) to be defined. $I_{SMON}$ current is sourced from the SIMON pin. By connecting a resistor $R_{SIMON}$ to GND, a load indicator with 1.55 V ( $V_{SOC\_TOT}$ ) end-of-scale can be implemented. When the voltage present at the SIMON pin crosses $V_{SOC\_TOT}$ , the device detects an OC and immediately latches with all the MOSFETs of all the sections OFF (HiZ). Typical design considers the intervention of the total current OC before the per-phase OC, leaving this last one as an extreme protection in case of hardware failures in the external components. Total current OC is, moreover, dependant on the SIMON design and on the application TDC and MAX current supported. Typical design flow is the following: - Define the maximum total output current (I<sub>SOC\_TOT</sub>) according to system requirements (I<sub>SMAX</sub>, I<sub>STDC</sub>). Considering I<sub>SMON</sub> design, I<sub>SMAX</sub> must correspond to 1.24 V (for correct SIMAX detection) so I<sub>SOC\_TOT</sub> results defined, as a consequence, as I<sub>SOC\_TOT</sub> = I<sub>SMAX</sub> · 1.55/ 1.24 - Design per-phase OC and $R_{SG}$ resistor in order to have $I_{SINFOx} = I_{SOC\_TH}$ (35 μA) when $I_{SOUT}$ is about 10% higher than the $I_{SOC\_TOT}$ current. It results: #### **Equation 14** $$R_{SG} = \frac{(1.1 \cdot I_{SOC\_TOT}) \cdot DCR}{I_{SOCTH}}$$ where DCR is the DC resistance of the inductors. $R_{SG}$ should be designed in worst-case conditions. Design the total current OC and R<sub>SIMON</sub> in order to have the SIMON pin voltage to 1.24 V at the I<sub>SMAX</sub> current specified by the design. It results: #### **Equation 15** $$\mathsf{R}_{\mathsf{SIMON}} = \frac{\mathsf{1.24V} \cdot \; \mathsf{R}_{\mathsf{SG}}}{\mathsf{I}_{\mathsf{SMAX}} \cdot \; \mathsf{DCR}} \qquad \qquad \left(\mathsf{I}_{\mathsf{SIMON}} = \frac{\mathsf{DCR}}{\mathsf{R}_{\mathsf{SG}}} \cdot \; \mathsf{I}_{\mathsf{SOUT}}\right)$$ where $I_{\text{SMAX}}$ is max. current requested by the processor (see Intel docs for details). - Adjust the defined values according to application bench tests. - C<sub>SIMON</sub> in parallel to R<sub>SIMON</sub> can be added with proper time constant to prevent false OC tripping. Note: This is the typical design flow. Custom design and specifications may require different settings and ratios between the per-phase OC threshold and the total current OC threshold. Applications with big ripple across inductors may be required to set per-phase OC to values different than 110%: design flow should be modified accordingly. ### 8 Single NTC thermal monitor and compensation The L6751B features single NTC for thermal sensing for both thermal monitoring and compensation. Thermal monitor consists in monitoring the converter temperature eventually reporting alarm by asserting the VR\_HOT signal. This is the base for the temperature reporting. Thermal compensation consists in compensating the inductor DCR derating with temperature, so preventing drifts in any variable correlated to the DCR: voltage positioning, overcurrent (ILIM), IMON, current reporting. Both the functions share the same thermal sensor (NTC) to optimize the overall application cost without compromising performance. Thermal monitor is featured for both single-phase and multi-phase sections. ### 8.1 Thermal monitor and VR\_HOT The diagram for thermal monitor is reported in *Figure 11*. NTC should be placed close to the power stage hot-spot in order to sense the regulator temperature. As the temperature of the power stage increases, the NTC resistive value decreases, therefore reducing the voltage observable at the TM/STM pin. Recommended NTC is NTHS0805N02N6801HE for accurate temperature sensing and thermal compensation. Different NTC may be used: to reach the requested accuracy in temperature reporting, proper resistive network must be used in order to match the resulting characteristic with the one coming from the recommended NTC. The voltage observed at the TM/STM pin is internally converted and then used for the temperature reporting. When the temperature observed on one of the two thermal sensors exceeds TMAX (programmed via pinstrapping), the L6751B asserts VR\_HOT (active low - as long as the overtemperature event lasts). VCC5 Zk TM VR\_HOT Temp. zone AM14843v1 Figure 11. Thermal monitor connections ### 8.2 Thermal compensation The L6751B supports DCR sensing for output voltage positioning: the same current information used for voltage positioning is used to define the overcurrent protection and the current reporting. Having imprecise and temperature-dependant information leads to violation of the specification and misleading information: positive thermal coefficient specific from DCR needs to be compensated to get stable behavior of the converter as temperature increases. Un-compensated systems show temperature dependencies on the regulated voltage, overcurrent protection and current reporting. The temperature information available on the TM/STM pin and used for thermal monitor may be used also for this purpose. By comparing the voltage on the TM/STM pin with the voltage present on the TCOMP/STCOMP pin, the L6751B corrects the $I_{DROOP}/I_{SDROOP}$ current used for voltage positioning (see *Section 6.3*), so recovering the DCR temperature deviation. Depending on NTC location and distance from the inductors and the available airflow, the correlation between NTC temperature and DCR temperature may be different: TCOMP/STCOMP adjustments allow the gain between the sensed temperature and the correction made upon the $I_{DROOP}/I_{SDROOP}$ current to be modified. Short TCOMP/STCOMP to GND to disable thermal compensation (no correction of $I_{DROOP}/I_{SDROOP}$ is made). ### 8.3 TM/STM and TCOMP/STCOMP design This procedure applies to both single-phase and multi-phase sections. - 1. Properly choose the resistive network to be connected to the TM pin. Recommended values/network is reported in *Figure 11*. - 2. Connect voltage generator to the TCOMP pin (default value 3.3 V). - 3. Power on the converter and load the thermal design current (TDC) with the desired cooling conditions. Record the output voltage regulated as soon as the load is applied. - 4. Wait for thermal steady-state. Adjust down the voltage generator on the TCOMP pin in order to get the same output voltage recorded at point #3. - 5. Design the voltage divider connected to TCOMP (between VCC5 and GND) in order to get the same voltage set to TCOMP at point #4. - 6. Repeat the test with the TCOMP divider designed at point #5 and verify the thermal drift is acceptable. In case of positive drift (i.e. output voltage at thermal steady-state is bigger than output voltage immediately after loading TDC current), change the divider at the TCOMP pin in order to reduce the TCOMP voltage. In case of negative drift (i.e. output voltage at thermal steady-state is smaller than output voltage immediately after loading TDC current), change the divider at the TCOMP pin in order to increase the TCOMP voltage. 7. The same procedure can be implemented with a variable resistor in place of one of the resistors of the divider. In this case, once the compensated configuration is found, simply replace the variable resistor with a resistor with the same value. ### 9 Efficiency optimization As per VR12 specifications, the SVI master may define different power states for the VR controller. This is performed by SetPS commands. The L6751B re-configures itself to improve overall system efficiency, according to *Table 15*. Table 15. Efficiency optimization | Feature | PS00h | PS01h | |---------|---------------------------------------------|-----------------------------------------| | DPM | According to pinstrapping | Active. 1Phase/2Phase according to lout | | VFDE | Active when in single-phase and DPM enabled | Active when in single-phase | | GDC | 12 V driving | GDC set to 5 V | ### 9.1 Dynamic phase management (DPM) Dynamic phase management allows the number of working phases to be adjusted according to the delivered current still maintaining the benefits of the multi-phase regulation. Phase number is reduced by monitoring the voltage level across the IMON pin: the L6751B reduces the number of working phases according to the strategy defined by the DPM pinstrapping and/or PMBus (TM) commands received (see *Table 11*). DPM12 refers to the current at which the controller changes from 1 to 2 phases. In the same way, DPM23 defines the current at which the controller changes from 2 to 3 phases and so on. When DPM is enabled, the L6751B starts monitoring the IMON voltage for phase number modification after VR\_RDY has transition high: the soft-start is then implemented in interleaving mode with all the available phases enabled. DPM is reset in case of an SetVID command that affects the CORE section and when LTB Technology detects a load transient. After being reset, if the voltage across IMON is compatible, DPM is re-enabled after proper delay. Delay in the intervention of DPM can be adjusted by properly sizing the filter across the IMON pin. Increasing the capacitance results in increased delay in the DPM intervention. See Section 7.2.1 for guidelines in designing the IMON load indicator. Note: During load transients with light slope, the filtering of IMON may result too slow for the IC to set the correct number of phases required for the current effectively loading the system (LTB does not trigger in case of light slopes). The L6751B features a safety mechanism which reenables phases that were switched off by comparing ILIM and IMON pin voltage. In fact, the 'ILIM pin is lightly filtered in order to perform fast reaction of OC protection while IMON is heavily filtered to perform correct averaging of the information. While working continuously in DPM, the device compares the information of IMON and ILIM: ILIM voltage is divided in N steps whose width is $V_{OCP}/(2*N)$ (where $V_{OCP}=2.5\ V$ and N the number of stuffed phases). If the DPM phase number resulting from IMON is not coherent with the step in which ILIM stays, the phase number is increased accordingly. The mechanism is active only to increase the phase number which is reduced again by DPM. ### 9.2 Variable frequency diode emulation (VFDE) As the current required by the load is reduced, the L6751B progressively reduces the number of switching phases according to DPM settings on the multi-phase section. If single-phase operation is configured, when the delivered current approaches the CCM/DCM boundary, the controller enters VFDE operation. Single-phase section, being a single-phase, enters VFDE operation always when the delivered current approaches the CCM/DCM boundary. In a common single-phase DC-DC converter, the boundary between CCM and DCM is when the delivered current is perfectly equal to 1/2 of the peak-to-peak ripple into the inductor (lout = lpp/2). Further decreasing the load in this condition maintaining CCM operation would cause the current into the inductor to reverse, so sinking current from the output for a part of the off-time. This results in a poorly efficient system. The L6751B is able (via the CSPx/CSNx pins) to detect the sign of the current across the inductor (zero cross detection, ZCD), so it is able to recognize when the delivered current approaches the CCM/DCM boundary. In VFDE operation, the controller fires the high-side MOSFET for a TON and the low-side MOSFET for a TOFF (the same as when the controller works in CCM mode) and waits the necessary time until next firing in high impedance (HiZ). The consequence of this behavior is a linear reduction of the "apparent" switching frequency that, in turn, results in an improvement of the efficiency of the converter when in very light load conditions. The "apparent" switching frequency reduction is limited to 30 kHz so as not to enter the audible range. Figure 12. Output current vs. switching frequency in PSK mode #### 9.2.1 VFDE and DrMOS To guarantee correct behavior for DrMOS power stage compliant with Intel specification rev3, it is recommended to control the DrMOS' SMOD input through the ENDRV/SENDRV pins of the L6751B. DrMOS enable must be controlled with the same signal used for the L6751B EN pin. Proper HiZ level can be programmed by adding proper external resistor divider across PWM1 and PWM2. See *Section 4.2* for details about HiZ level recognition. See reference schematic in *Figure 1*. ### 9.3 Gate drive control (GDC) Gate drive control (GDC) is a proprietary function which allows the L6751B to dynamically control the Power MOSFET driving voltage in order to further optimize the overall system efficiency. According to the SVI power state commanded and the configuration received through the PMBus, the device switches this pin (GDC) between VCC5 or VDRV (inputs). By connecting the power supply of external drivers directly to this pin, it is then possible to carefully control the external MOSFET driving voltage. In fact, high driving voltages are required to obtain good efficiency in high loading conditions. On the contrary, in lower loading conditions, such high driving voltage penalizes efficiency because of high losses in Qgs. GDC allows to tune the MOSFET driving voltage according to the delivered current. The default configuration considers GDC always switched to VDRV except when entering power states higher than PS01h (included): in this case, to further increase efficiency, simply supply Phase1 and Phase2 driver through the GDC pin. Their driving voltage is automatically updated as lower power states are commanded through the SVI interface. Further optimization may be possible by properly setting an automatic GDC threshold through the dedicated PMBus command and/or pinstrapping. It is then possible to enable the gate driving voltage switchover even in PS00h. According to the positioning of the threshold compared with DPM thresholds, it is possible to achieve different performances. Simulations and/or bench tests may be of help in defining the best performing configuration achievable with the active and passive components available. 77.0% 75.0% 10 *Figure 13* allows the efficiency improvements with DPM/GDC enabled to be compared with respect to the standard solution. Note: Systems supporting S3 power state may have the VDRV supplied by an OR-ing connection between 5 Vsby and 12 V or different supply voltage for S0. It is recommended to connect closely, between the VDRV and VCC5 pins, the OR-ing diode connecting VDRV to the 5 Vsby. PS01, GDC Enabled (Pink) PS01, GDC Disabled (Pink) 60 Output Current [A] 100 110 120 AM14845v1 Standard Solution 30 20 Figure 13. Efficiency performance with and without enhancements (DPM, GDC). L6751B Main oscillator ### 10 Main oscillator The internal oscillator generates the triangular waveform for the PWM charging and discharging, with a constant current, an internal capacitor. The switching frequency for each channel is internally fixed at 200 kHz ( $F_{SW}$ ) and at 230 kHz ( $F_{SSW}$ ): the resulting switching frequency at the load side for the multi-phase section results in being multiplied by N (number of configured phases). The current delivered to the oscillator is typically 20 $\mu$ A and may be varied using an external resistor (R<sub>OSC</sub>, R<sub>SOSC</sub>) typically connected between the OSC/SOSC pins and GND. Since the OSC/SOSC pins are fixed at 1.02 V, the frequency is varied proportionally to the current sunk from the pin considering the internal gain of 10 kHz/ $\mu$ A for the multi-phase section and of 11.5 kHz/ $\mu$ A for the single-phase section, see *Figure 14*. Connecting $R_{OSC}/R_{SOSC}$ to SGND, the frequency is increased (current is sunk from the pin), according to the following relationships: #### **Equation 16** $$\label{eq:FSW} F_{SW} \,=\, 200 kHz + \frac{1.02 V}{R_{OSC}(k\Omega)} \cdot \ 10 \frac{kHz}{\mu A}$$ #### **Equation 17** $$\text{F}_{\text{SSW}} \,=\, 250 \text{kHz} + \frac{1.02 \text{V}}{\text{R}_{\text{SOSC}}(\text{k}\Omega)} \cdot \ 11.5 \frac{\text{kHz}}{\mu \text{A}}$$ Connecting R<sub>OSC</sub>/R<sub>SOSC</sub> to a positive voltage Vbias, the frequency is reduced (current is injected into the pin), according to the following relationships: #### **Equation 18** $$\label{eq:FSW} F_{SW} \,=\, 200 kHz - \frac{Vbias - 1.02V}{R_{OSC}(k\Omega)} \cdot \ 10 \frac{kHz}{\mu A}$$ #### **Equation 19** $$F_{SSW} = 250kHz - \frac{Vbias - 1.02V}{R_{SOSC}(k\Omega)} \cdot 11.5 \frac{kHz}{\mu A}$$ Figure 14. R<sub>OSC</sub> vs. F<sub>SW</sub> per phase (R<sub>OSC</sub> to GND - left; R<sub>OSC</sub> to 3.3 V - right) #### 11 System control loop compensation The control system can be modeled with an equivalent single-phase converter with the only difference being the equivalent inductor L/N (where each phase has an L inductor and N is the number of the configured phases), see *Figure 15*. Figure 15. Equivalent control loop. The control loop gain results (obtained opening the loop after the COMP pin): #### **Equation 20** $$\begin{split} G_{LOOP}(s) \, = \, - \frac{PWM \cdot \, Z_F(s) \cdot \, (R_{LL} + Z_P(s))}{\left[Z_P(s) + Z_L(s)\right] \cdot \, \left[\frac{Z_F(s)}{A(s)} + \left(1 + \frac{1}{A(s)}\right) \cdot \, \, R_{FB}\right]} \end{split}$$ #### where: - R<sub>LL</sub> is the equivalent output resistance determined by the droop function (voltage positioning) - Z<sub>P</sub>(s) is the impedance resulting from the parallel of the output capacitor (and its ESR) and the applied load Ro - Z<sub>F</sub>(s) is the compensation network impedance - $Z_{I}\left( s\right)$ is the equivalent inductor impedance - A(s) is the error amplifier gain $PWM = \frac{9}{10} \cdot \frac{V_{IN}}{\Delta V_{OSC}} \ \, \text{is the PWM transfer function}.$ The control loop gain is designed in order to obtain a high DC gain to minimize static error and to cross the 0 dB axes with a constant -20 dB/dec slope with the desired crossover frequency $\omega_r$ . Neglecting the effect of $Z_r(s)$ , the transfer function has one zero and two poles; both poles are fixed once the output filter is designed (LC filter resonance $\varphi_C$ ) and the zero $(\omega_{ESR})$ is fixed by ESR and the droop resistance. Figure 16. Control loop bode diagram and fine tuning. To obtain the desired shape, an $R_F$ - $C_F$ series network is considered for the $Z_F(s)$ implementation. A zero at $\alpha_F$ =1/ $R_F$ $C_F$ is then introduced together with an integrator. This integrator minimizes the static error while placing the zero $\alpha_F$ in correspondence with the L-C resonance assures a simple -20 dB/dec shape of the gain. In fact, considering the usual value for the output filter, the LC resonance results as being at a frequency lower than the above reported zero. The compensation network can be designed as follows: #### **Equation 21** $$\mathsf{R}_\mathsf{F} = \frac{\mathsf{R}_\mathsf{FB} \cdot \Delta \mathsf{V}_\mathsf{OSC}}{\mathsf{V}_\mathsf{IN}} \cdot \ \frac{10}{9} \cdot \ \frac{\mathsf{F}_\mathsf{SW} \cdot \mathsf{L}}{(\mathsf{R}_\mathsf{LL} + \mathsf{ESR})}$$ #### **Equation 22** $$C_{F} = \frac{\sqrt{C_{O} \cdot L}}{R_{E}}$$ ### 11.1 Compensation network guidelines The compensation network design assures a system response according to the crossover frequency selected and to the output filter considered: it is however possible to further fine tune the compensation network by modifying the bandwidth in order to get the best response of the system as follows (see *Figure 16*): - Increase R<sub>F</sub> to increase the system bandwidth accordingly. - Decrease R<sub>F</sub> to decrease the system bandwidth accordingly. - Increase $C_{\text{F}}$ to move $\alpha_{\!F}$ to low frequencies, increasing as a consequence the system phase margin. Having the fastest compensation network does not guarantee load requirements are satisfied: the inductor still limits the maximum dl/dt that the system can afford. In fact, when a load transient is applied, the best that the controller can do is to "saturate" the duty cycle to its maximum ( $d_{MAX}$ ) or minimum (0) value. The output voltage dV/dt is then limited by the inductor charge/discharge time and by the output capacitance. In particular, the most limiting transition corresponds to the load-removal since the inductor results being discharged only by Vout (while it is charged by $V_{IN}$ - $V_{OUT}$ during a load appliance). Note: The introduction of a capacitor ( $C_l$ ) in parallel to $R_{FB}$ significantly speeds up the transient response by coupling the output voltage dV/dt on the FB pin, so using the error amplifier as a comparator. The COMP pin suddenly reacts and, also thanks to the LTB Technology control scheme, all the phases can be turned on together to immediately give the required energy to the output. Typical design considers starting from values in the range of 100 pF, validating the effect by bench testing. Additional series resistor ( $R_l$ ) can also be used. ### 11.2 LTB Technology LTB Technology further enhances the performance of the controller by reducing the system latencies and immediately turning on all the phases to provide the correct amount of energy to the load optimizing the output capacitor count. LTB Technology monitors the output voltage through a dedicated pin detecting load-transients with selected dV/dt, it cancels the interleaved phase-shift, turning on simultaneously all phases. The LTB detector is able to detect output load transients by coupling the output voltage through an R<sub>LTB</sub> - C<sub>LTB</sub> network. After detecting a load transient, all the phases are turned on together and the EA latencies also result as bypassed. Sensitivity of the load transient detector can be programmed in order to control precisely both the undershoot and the ring-back. LTB Technology design tips. - Decrease R<sub>LTB</sub> to increase the system sensitivity making the system sensitive to smaller dV<sub>OUT</sub> - Increase $C_{\text{LTB}}$ to increase the system sensitivity making the system sensitive to higher dV/dt - Increase R<sub>i</sub> to increase the width of the LTB pulse - Increase C<sub>i</sub> to increase the LTB sensitivity over frequency. # 12 PMBus support (preliminary) The L6751B is compatible with PMBus $^{\text{TM}}$ standard revision 1.1, refer to PMBus standard documentation for further information (www.pmbus.org). Table 16. Supported commands | Command | Per<br>Rail | Code<br>[Hex] | Mode | Comments | |--------------------|-------------|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------| | OPERATION | Υ | 01 | RW Byte | Used to turn the controller on/off in conjunction with the input from the control pin. Also used to set margin voltages. Soft off not supported | | ON_OFF_CONFIG | N 1 | 02 | RW Byte | Configures how the controller responds when power is applied | | WRITE_PROTECT | Y | 10 | RW Byte | Controls writing to the PMBus device to prevent accidental changes | | VOUT_COMMAND | Υ | 21 | RW Word | Causes the converter to set its output voltage to the commanded value - VID mode | | VOUT_MAX | Y | 24 | RW Word | Sets the upper limit on the output voltage regardless of any other command | | VOUT_MARGIN_HIGH | Y | 25 | RW Word | Sets the voltage to which the output is to be changed when the OPERATION command is set to "margin high" | | VOUT_MARGIN_LOW | Υ | 26 | RW Word | Sets the voltage to which the output is to be changed when the OPERATION command is set to "margin low" | | IOUT_CAL_OFFSET | Υ | 39 | RW Word | Calibration for IOUT reading | | OT_FAULT_LIMIT | Υ | 4F | RW Word | Overtemperature fault threshold | | OT_WARN_LIMIT | Υ | 51 | RW Word | Overtemperature warning threshold | | VIN_OV_FAULT_LIMIT | N | 55 | RW Word | Input voltage monitor overvoltage limit | | VIN_UV_FAULT_LIMIT | N | 59 | RW Word | Input voltage monitor undervoltage limit | | MFR_SPECIFIC_01 | N | D1 | RW Byte | AVERAGE_TIME_SCALE. Sets the time between two measurements | | MFR_SPECIFIC_02 | Υ | D2 | RW Byte | DEBUG_MODE. [01/10] Switches [ON/OFF] the Vout control on PMBus domain | | MFR_SPECIFIC_05 | Υ | D5 | RW Byte | VOUT_TRIM. Used to apply a fixed offset voltage to the output voltage command value | | MFR_SPECIFIC_08 | Υ | D8 | RW Byte | VOUT_DROOP. Used to change the Vout droop | | MFR_SPECIFIC_35 | N 1 | F3 | RW Byte | MANUAL_PHASE_SHEDDING. Used to manage the phase shedding manually | | MFR_SPECIFIC_38 | Y | F6 | RW Byte | VOUT_OV_FAULT_LIMIT. Allows the OV protection threshold to be programmed for each rail | | MFR_SPECIFIC_39 | Υ | F7 | RW Byte | VFDE_ENABLE | | MFR_SPECIFIC_40 | Υ | F8 | RW Byte | ULTRASONIC_ENABLE | Table 16. Supported commands | Per Code Made | | | | _ | |------------------------------------------|------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------| | Command | Rail | [Hex] | Mode | Comments | | MFR_SPECIFIC_41 | N 1 | F9 | RW Byte | GDC_THRESHOLD. To access the internal register to set GDC threshold [A] | | MFR_SPECIFIC_42 | N 1 | FA | RW Byte | DPM12_THRESHOLD. To access the internal register to set the DPM12 threshold [A] | | MFR_SPECIFIC_43 | N 1 | FB | RW Byte | DPM23_THRESHOLD. To access the internal register to set the DPM23 threshold [A] | | MFR_SPECIFIC_44 | N 1 | FC | RW Byte | DPM34_THRESHOLD. To access the internal register to set the DPM34 threshold [A] | | MFR_SPECIFIC_45 | N 1 | FD | RW Byte | DPM46_THRESHOLD. To access the internal register to set the DPM46 threshold [A] | | CAPABILITY | N | 19 | R Byte | Provides a way for a host system to determine key capabilities of a PMBus device, such as maximum bus speed and PMBus alert | | VOUT_MODE | N | 20 | R Byte | The device operates in VID mode | | PMBUS_REVISION | N | 98 | R Byte | Revision of the PMBus which the device is compliant to | | MFR_ID | N | 99 | R Block | Returns the manufacturers ID | | MFR_MODEL | N | 9A | R Block | Returns manufacturers model number | | MFR_REVISION | N | 9B | R Block | Returns the device revision number | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>00 | Υ | 00 | R Byte | VR12_STATUS1 | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>01 | Υ | 01 | R Byte | VR12_STATUS2 | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>02 | Υ | 02 | R Byte | VR12_TEMPZONE | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>03 | Υ | 03 | R Byte | VR12_IOUT | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>05 | Υ | 05 | R Byte | VR12_VRTEMP | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>07 | Υ | 07 | R Byte | VR12_STATUS2_LASTREAD | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>08 | Υ | 08 | R Byte | VR12_ICCMAX | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>09 | Υ | 09 | R Byte | VR12_TEMPMAX | Table 16. Supported commands | Command | Per<br>Rail | Code<br>[Hex] | Mode | Comments | |------------------------------------------|-------------|---------------|-----------|--------------------------------------------------------------------------------------------| | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>10 | Υ | 0A | R Byte | VR12_SRFAST | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>11 | Y | 0B | R Byte | VR12_SRSLOW | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>12 | Υ | 0C | R Byte | VR12_VBOOT | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>13 | Υ | 0D | R Byte | VR12_VOUTMAX | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>14 | Y | 0E | R Byte | VR12_VIDSETTING | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>15 | Y | 0F | R Byte | VR12_PWRSTATE | | MFR_SPECIFIC_EXT<br>ENDED_COMMAND_<br>16 | Y | 10 | R Byte | VR12_OFFSET | | CLEAR_FAULTS | N | 03 | Send Byte | Used to clear any fault bits that have been set | | READ_VIN | N | 88 | R Word | Returns the input voltage in volts (VIN pin) | | READ_VOUT | Υ | 8B | R Word | Returns the actual reference used for the regulation in VID format | | READ_IOUT | Υ | 8C | R Word | Returns the output current in amps | | READ_DUTY_CYCLE | N 1 | 94 | R Word | Returns the duty cycle of the devices main power converter in percentage | | MFR_SPECIFIC_04 | Υ | D4 | R Word | READ_VOUT. Returns the actual reference used for the regulation in volts for LINEAR format | | READ_TEMPERATUR<br>E_1 | Υ | 8D | R Word | READ_TEMPERATURE. [DegC] | | STATUS_BYTE | Υ | 78 | R Byte | One byte with information on the most critical faults | | STATUS_WORD | Υ | 79 | R Word | Two bytes with information on the units fault condition | | STATUS_VOUT | Υ | 7A | R Byte | Status information on the output voltage warnings and faults | | STATUS_IOUT | Υ | 7B | R Byte | Status information on the output current warnings and faults | | STATUS_TEMPERATU<br>RE | Υ | 7D | R Byte | Status information on the temperature warnings and faults | | STATUS_CML | Υ | 7E | R Byte | Status information on the units communication, logic and memory | Table 16. Supported commands | Command | Per<br>Rail | Code<br>[Hex] | Mode | Comments | |-------------------------|-------------|---------------|--------|---------------------------------------------------| | STATUS_INPUT | N 1 | 7C | R Byte | Status information on the input warning and fault | | STATUS_MFR_SPECI<br>FIC | Υ | 80 | R Byte | Manufacturer specific status | Note: 1 Applies to multi-phase only. 2 Applies to single-phase only. ### 12.1 Enabling the device through PMBus The default condition for the L6751B is to power up through the EN pin ignoring PMBus commands. By properly setting the ON\_OFF\_CONFIG command, it is also possible to let the device ignore the EN pin acting only as a consequence of the OPERATION command issued. ### 12.2 Controlling Vout through PMBus Vout can be set independently from SetVID commands issued through the SVI interface by using PMBus. Two main modes can be identified as: - Offset above SVI commanded voltage. - By enabling the MARGIN mode through the OPERATION command and by commanding the MARGIN\_HIGH and MARGIN\_LOW registers, it is possible to dynamically control an offset above the output voltage commanded through the SVI bus. - Fixed Vout regardless of SVI. - It is necessary to enter DEBUG\_MODE. In this condition, commands from SVI are acknowledged but not executed and VOUT\_COMMAND controls the voltage regulated on the output. The L6751B can enter and exit DEBUG\_MODE anytime. Upon any transition, Vout remains unchanged and only the next-coming command affects the output voltage positioning (i.e. when exiting DEBUG\_MODE, returning to SVI domain, output voltage remains unchanged until the next SetVID command). Figure 17. Device initialization: PMBus controlling Vout ### 12.3 Input voltage monitoring (READ\_VIN) The dedicated PMBus command allows the user to monitor input voltage. By connecting the VIN pin to the input voltage with the recommended resistor values, the L6751B returns the value of the input voltage measured as a voltage (linear format, N=-4). The divider needs to be programmed to have 1.24 V on the pin when VIN=15.9375 V. According to this, $R_{LIP}$ =118.5 $k\Omega$ and $R_{DOWN}$ =10 $k\Omega$ Errors in defining the divider lead to monitoring errors accordingly. Filter VIN pin locally to GND to increase stability of the voltage being measured. ## 12.4 Duty cycle monitoring (READ\_DUTY) The dedicated PMBus command allows the user to monitor duty cycle for multi-phase with the aim of calculating input current inexpensively (no need for input current-sense resistors). By connecting the PHASE pin to the phase1 PHASE pin, the L6751B returns the value of the duty cycle as a percentage (linear format, N=-2). The divider needs to be programmed to respect absolute maximum ratings for the pin (7 Vmax). According to this, $R_{UP}$ =5.6 k $\Omega$ and $R_{DOWN}$ =470 $\Omega$ ### 12.5 Output voltage monitoring (READ\_VOUT) The dedicated PMBus command allows the user to monitor output voltage for both sections. The L6751B returns the value of the programmed VID in VID LSBs (i.e. number of LSBs. C8h = 200 dec x 5 mV = 1.000 V). ### 12.6 Output current monitoring (READ\_IOUT) The dedicated PMBus command allows the user to monitor output current for both sections. The L6751B returns the value of the delivered current by reading IMON voltage (same as VR12 register 15h) in Amperes (linear format, N=0). ### 12.7 Temperature monitoring (READ\_TEMPERATURE) The dedicated PMBus command allows the user to monitor the temperature of the power section for multi-phase. The L6751B returns the value of the temperature sensed by NTC connected on the TM/STM pin (same as VR12 temperature zone) in degrees Celsius (linear format, N=0). ### 12.8 Overvoltage threshold setting The dedicated MFR\_SPECIFIC command allows specific threshold for multi-phase and single-phase sections to be programmed. The threshold can be programmed according to *Table 17*. Different thresholds can be configured for multi-phase and single-phase sections. Table 17. OV threshold setting | Data byte [Hex] | OC threshold [mV] (above programmed VID) | |-----------------|------------------------------------------| | 00h | +175 mV (default) | | 01h | +225 mV | | 02h | +275 mV | | 03h | +325 mV | This product is subject to a limited license from Power-One, Inc. related to digital power technology patents owned by Power-One, Inc. This license does not extend to stand-lone power supply products. ## 13 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK is an ST trademark. Table 18. L6751B VFQFPN68 8x8 mm mechanical data | Dim | mm | | | | | | |------|------|------|------|--|--|--| | Dim. | Min. | Тур. | Max. | | | | | Α | 0.80 | 0.90 | 1.00 | | | | | A1 | 0 | 0.02 | 0.05 | | | | | b | 0.15 | 0.20 | 0.25 | | | | | D | 7.90 | 8.00 | 8.10 | | | | | E | 7.90 | 8.00 | 8.10 | | | | | D2 | 4.60 | 4.70 | 4.80 | | | | | E2 | 4.60 | 4.70 | 4.80 | | | | | е | | 0.40 | | | | | | L | 0.35 | 0.45 | 0.55 | | | | | К | 0.20 | | | | | | | aaa | | 0.10 | | | | | | bbb | | 0.10 | | | | | | ccc | | 0.10 | | | | | Figure 18. L6751B VFQFPN68 8x8 mm drawing L6751B Revision history # 14 Revision history Table 19. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 07-Dec-2012 | 1 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2012 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 58/58 Doc ID 024028 Rev 1