# 40-Channel Symmetric Row Driver

#### Features

- HVCMOS<sup>®</sup> technology
- Symmetric row drive (reduces latent imaging in ACTFEL displays)
- Output voltage up to +240V
- Low power level shifting
- Source/sink current minimum 70mA
- ► Shift register speed 3.0MHz
- Pin-programmable shift direction (DIR, SHIFT)

# **General Description**

The HV7224 is a low-voltage serial to high-voltage parallel converter with push-pull outputs. It is especially suitable for use as a symmetric row driver in AC thin-film electroluminescent (ACTFEL) displays.

When the data reset pin ( $DR_{IO}A/DR_{IO}B$ ) is at logic high, it will reset all the outputs of the internal shift register to zero. At the same time, the output of the shift register will start shifting a logic high from the least significant bit to the most significant bit. The  $DR_{IO}A/$  $DR_{IO}B$  can be triggered at any time. The DIR and SHIFT pins control the direction of data shift through the device. When DIR is at logic high,  $DR_{IO}A$  is the input and  $DR_{IO}B$  is the output. When DIR is grounded,  $DR_{IO}B$  is the input and the  $DR_{IO}A$  is the output. See the Output Sequence Operation Table for output sequence. The POL and  $\overline{OE}$  pins perform the polarity select and output enable function respectively. Data is loaded on the low to high transition of the clock. A logic high will cause the output to swing to VPP if POL is high, or to GND if POL is low. All outputs will be in High-Z state if  $\overline{OE}$  is at logic high. Data output buffers are provided for cascading devices.

### **Functional Block Diagram**



# **Ordering Information**

| Part Number | Package      | Packing |
|-------------|--------------|---------|
| HV7224PG-G  | 64-Lead PQFP | 66/Tray |

-G denotes a lead (Pb)-free / RoHS compliant package

## **Absolute Maximum Ratings**

| Parameter                                       | Value                           |
|-------------------------------------------------|---------------------------------|
| Supply voltage, V <sub>DD</sub>                 | -0.5V to +7.0V                  |
| Supply voltage , $V_{_{PP}}$                    | -0.5V to +260V                  |
| Logic input levels                              | -0.5V to V <sub>DD</sub> + 0.5V |
| Continuous total power dissipation <sup>1</sup> | 1200mW                          |
| Operating temperature range                     | -40°C to +85°C                  |
| Storage temperature range                       | -65°C to +150°C                 |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

#### Note:

1. For operation above 25°C ambient derate linearly to maximum operating temperature at 20mW/°C.

# **Pin Configuration**



(top view)

### **Product Marking**



Package may or may not include the following marks: Si or (f) 64-Lead PQFP (3-sided)

## **Typical Thermal Resistance**

| Package      | $oldsymbol{	heta}_{ja}$ |
|--------------|-------------------------|
| 44-Lead PLCC | 37°C/W                  |

### **Recommended Operating Conditions**

| Sym              | Parameter                                     | Min                 | Max                | Units |
|------------------|-----------------------------------------------|---------------------|--------------------|-------|
| $V_{_{DD}}$      | Logic supply voltage                          | 4.5                 | 5.5                | V     |
| V <sub>PP</sub>  | High voltage supply <sup>1</sup>              | 0                   | 240                | V     |
| V <sub>IH</sub>  | High-level input voltage                      | 0.7 V <sub>DD</sub> | V <sub>DD</sub>    | V     |
| V <sub>IL</sub>  | Low-level input voltage                       | 0                   | 0.2V <sub>DD</sub> | V     |
| f <sub>ськ</sub> | Clock frequency                               | -                   | 3.0                | MHz   |
| T <sub>A</sub>   | Operating free-air temperature                | -40                 | +85                | °C    |
| Ι <sub>ο</sub>   | High voltage output current                   | -                   | ±70                | mA    |
| I <sub>od</sub>  | Allowable pulsed current through output diode | -                   | ±300               | mA    |

Note:

1. Output will not switch at  $V_{PP} = 0V$ .

#### Power-up sequence should be the following:

- 1. Connect ground.
- 2. Apply  $V_{DD}$ .
- 3. Set all inputs (Data, CLK, Enable, etc.) to a known state.
- 4. Apply V<sub>PP</sub>

The  $V_{PP}$  should not drop below  $V_{DD}$  or float during operation.

Power-down sequence should be the reverse of the above.

### **DC Electrical Characteristics**

(over recommended operating conditions of  $V_{_{DD}}$  = 5.0V,  $V_{_{PP}}$  = 240V, and  $T_{_{A}}$  = 25°C unless noted)

| Sym              | Parameter                            | Min               | Max  | Units | Conditions                     |                                                   |
|------------------|--------------------------------------|-------------------|------|-------|--------------------------------|---------------------------------------------------|
| I <sub>DD</sub>  | V <sub>DD</sub> supply current       |                   | -    | 10    | mA                             | f <sub>CLK</sub> = 3.0MHz, V <sub>DD</sub> = 5.5V |
|                  |                                      |                   | -    | 2.0   | mA                             | All outputs low or High-Z                         |
| I <sub>PP</sub>  | V <sub>PP</sub> supply current       |                   | -    | 4.0   | mA                             | One output high <sup>1</sup>                      |
| I <sub>DDQ</sub> | Quiescent $V_{DD}$ supply current    | -                 | 100  | μA    | All $V_{IN}$ = GND or $V_{DD}$ |                                                   |
| V                | High-level output                    | HV <sub>OUT</sub> | 190  | -     | V                              | I <sub>o</sub> = -70mA                            |
| V <sub>OH</sub>  |                                      | DATA OUT          | 4.5  | -     | V                              | Ι <sub>o</sub> = -100μΑ                           |
| V                | Low-level output                     | HV <sub>OUT</sub> | -    | 50    | V                              | I <sub>o</sub> = +70mA                            |
| V <sub>ol</sub>  |                                      | DATA OUT          | -    | 0.5   | V                              | Ι <sub>o</sub> = +100μΑ                           |
| I <sub>IH</sub>  | High-level logic input current       |                   | -    | 1.0   | μA                             | $V_{IH} = V_{DD}$                                 |
| I <sub>IL</sub>  | Low-level logic input current        | -                 | -1.0 | μA    | V <sub>IL</sub> = 0V           |                                                   |
|                  | HV acturation ourrant                | P-channel         | -80  | -     | mA                             |                                                   |
| I <sub>SAT</sub> | HV <sub>out</sub> saturation current | 75                | -    | mA    |                                |                                                   |

Note:

1. Only one output can be turned on at a time.

# **AC Electrical Characteristics**

 $(V_{DD} = 5.0V \text{ and } T_A = 25^{\circ}C)$ 

| Sym                               | Parameter                                          | Min | Max | Units | Conditions                             |
|-----------------------------------|----------------------------------------------------|-----|-----|-------|----------------------------------------|
| f <sub>ськ</sub>                  | Clock frequency                                    | -   | 3.0 | MHz   | Per register, C <sub>L</sub> = 15pF    |
| t <sub>wH</sub> , t <sub>wL</sub> | Clock width high or low                            | 150 | -   | ns    |                                        |
| t <sub>sud</sub>                  | Data set-up time before clock rises                | 50  | -   | ns    |                                        |
| t <sub>HD</sub>                   | Data hold time after clock rises                   | 50  | -   | ns    |                                        |
| t <sub>suc</sub>                  | $HV_{OUT}$ delay from clock rises (Hi-Z to H or L) | -   | 1.0 | μs    | $C_{L} = 330 pF // R_{L} = 10 k\Omega$ |
| t <sub>sue</sub>                  | HV <sub>out</sub> delay from Output Enable falls   | -   | 600 | ns    | $C_{L} = 330 pF // R_{L} = 10 k\Omega$ |
| t <sub>HC</sub>                   | $HV_{OUT}$ delay from clock rises (H or L to Hi-Z) | -   | 2.0 | μs    | $C_{L} = 330 pF // R_{L} = 10 k\Omega$ |
| t <sub>HE</sub>                   | HV <sub>out</sub> delay from Output Enable rises   | -   | 600 | ns    | $C_{L} = 330 pF // R_{L} = 10 k\Omega$ |
| t <sub>DHL</sub>                  | Delay time clock to data output falls*             | -   | 250 | ns    | C <sub>L</sub> = 15pF                  |
| t <sub>DLH</sub>                  | Delay time clock to data output rises*             | -   | 250 | ns    | C <sub>L</sub> = 15pF                  |
| t <sub>onf</sub>                  | HV <sub>out</sub> fall time                        | -   | 2.0 | μs    | $C_{L} = 330 pF // R_{L} = 10 k\Omega$ |
| t <sub>onr</sub>                  | HV <sub>out</sub> rise time                        | -   | 2.0 | μs    | $C_L = 330 pF // R_L = 10 k\Omega$     |
| t <sub>POW</sub>                  | POL pulse width                                    | 3.0 | -   | μs    |                                        |
| t <sub>oew</sub>                  | Output Enable pulse width                          | 3.0 | -   | μs    |                                        |
| SR                                | Slew rate, V <sub>PP</sub>                         | -   | 45  | V/µs  | One active output driving 4.7nF load   |

Note:

\* The delay is measured from the trailing edge of the clock but the data is triggered by the rising edge of the clock. There is an internal delay for the data output which is equal to t<sub>wh</sub>.

# HV7224



# **Function Table**

| I/O Relations |     |     |          |     |    |                |  |  |  |
|---------------|-----|-----|----------|-----|----|----------------|--|--|--|
| I/O Relations | CLK | DIR | S/R DATA | POL | OE | HV Outputs     |  |  |  |
| O/P HIGH      | Х   | Х   | Н        | Н   | L  | н              |  |  |  |
| O/P OFF       | Х   | Х   | L        | Х   | L  | HIGH-Z         |  |  |  |
| O/P LOW       | Х   | Х   | Н        | L   | L  | L              |  |  |  |
| O/P OFF       | Х   | Х   | Х        | Х   | Н  | All O/P HIGH-Z |  |  |  |

Notes:

H = logic high level, L = logic low level, X = irrelevant

Data input  $(DR_{10})$  loaded on the low-to-high transition of the clock.

Only one active output can be set at a time.

# **Output Sequence Operation Table**

| DIR | SHIFT | Data Reset In      | Data Reset Out                  | HV <sub>out</sub> # Sequence                     | Direction*   |
|-----|-------|--------------------|---------------------------------|--------------------------------------------------|--------------|
| L   | L     | DR <sub>io</sub> B | DR <sub>IO</sub> A <sup>1</sup> | 40 → 1                                           | $\checkmark$ |
| Н   | L     | DR <sub>I0</sub> A | DR <sub>I0</sub> B²             | $1 \rightarrow 40$                               | $\checkmark$ |
| L   | Н     | DR <sub>io</sub> B | DR <sub>IO</sub> A <sup>1</sup> | $20 \rightarrow 1 \rightarrow 40 \rightarrow 21$ | $\frown$     |
| Н   | Н     | DR <sub>IO</sub> A | DR <sub>I0</sub> B <sup>2</sup> | $21 \rightarrow 40 \rightarrow 1 \rightarrow 20$ |              |

Notes:

\* Reference to package outline or chip layout drawing.

1.  $DR_{IO}A$  is  $DR_{IO}B$  delayed by 40 clock pulses. 2.  $DR_{IO}B$  is  $DR_{IO}A$  delayed by 40 clock pulses.

# HV7224

#### Pin Description - 64-Lead PQFP (3-sided) (PG) Option A

|       | •                       |       | . , , ,                 | •     |                                       |       |                         |
|-------|-------------------------|-------|-------------------------|-------|---------------------------------------|-------|-------------------------|
| Pin # | Function                | Pin # | Function                | Pin # | Function                              | Pin # | Function                |
| 1     | HV <sub>out</sub> 1/40  | 17    | ΗV <sub>ουτ</sub> 17/24 | 33    | N/C                                   | 49    | ΗV <sub>ουτ</sub> 25/16 |
| 2     | HV <sub>out</sub> 2/39  | 18    | ΗV <sub>ουτ</sub> 18/23 | 34    | DR <sub>io</sub> B                    | 50    | ΗV <sub>ουτ</sub> 26/15 |
| 3     | HV <sub>OUT</sub> 3/38  | 19    | ΗV <sub>ουτ</sub> 19/22 | 35    | ŌĒ                                    | 51    | HV <sub>0UT</sub> 27/14 |
| 4     | HV <sub>out</sub> 4/37  | 20    | HV <sub>out</sub> 20/21 | 36    | N/C                                   | 52    | HV <sub>out</sub> 28/13 |
| 5     | HV <sub>out</sub> 5/36  | 21    | VPP                     | 37    | POL                                   | 53    | HV <sub>out</sub> 29/12 |
| 6     | HV <sub>out</sub> 6/35  | 22    | N/C                     | 38    | N/C                                   | 54    | HV <sub>OUT</sub> 30/11 |
| 7     | HV <sub>out</sub> 7/34  | 23    | GND (Power)             | 39    | VDD                                   | 55    | HV <sub>out</sub> 31/10 |
| 8     | HV <sub>0UT</sub> 8/33  | 24    | GND (Logic)             | 40    | N/C                                   | 56    | HV <sub>0UT</sub> 32/9  |
| 9     | HV <sub>out</sub> 9/32  | 25    | DIR                     | 41    | GND (Logic)                           | 57    | HV <sub>0UT</sub> 33/8  |
| 10    | HV <sub>out</sub> 10/31 | 26    | VDD                     | 42    | GND (Power)                           | 58    | HV <sub>0UT</sub> 34/7  |
| 11    | HV <sub>out</sub> 11/30 | 27    | CLK                     | 43    | N/C                                   | 59    | HV <sub>out</sub> 35/6  |
| 12    | HV <sub>out</sub> 12/29 | 28    | N/C                     | 44    | VPP                                   | 60    | HV <sub>007</sub> 36/5  |
| 13    | HV <sub>out</sub> 13/28 | 29    | SHIFT                   | 45    | ΗV <sub>ουτ</sub> 21/20               | 61    | HV <sub>0UT</sub> 37/4  |
| 14    | HV <sub>out</sub> 14/27 | 30    | N/C                     | 46    | ΗV <sub>ουτ</sub> 22/19               | 62    | HV <sub>0UT</sub> 38/3  |
| 15    | HV <sub>out</sub> 15/26 | 31    | DR <sub>io</sub> A      | 47    | ΗV <sub>ουτ</sub> 23/18               | 63    | HV <sub>0UT</sub> 39/2  |
| 16    | HV <sub>out</sub> 16/25 | 32    | N/C                     | 48    | ΗV <sub>ουτ</sub> 24/17               | 64    | HV <sub>0UT</sub> 40/1  |
| loto: |                         |       |                         |       | · · · · · · · · · · · · · · · · · · · |       |                         |

Note:

Pin designation for DIR H/L, Shift = L Example: For DIR = H, pin 1 is  $HV_{out}$ 1 For DIR = L, pin 1 is  $HV_{out}$ 40

#### Pin Description - 64-Lead PQFP (3-sided) (PG) Option B

| Pin # | Function                | Pin # | Function               |     | Pin # | Function               | Pin # | Function                |
|-------|-------------------------|-------|------------------------|-----|-------|------------------------|-------|-------------------------|
| 1     | ΗV <sub>ουτ</sub> 20/21 | 17    | HV <sub>out</sub> 4/37 |     | 33    | N/C                    | 49    | ΗV <sub>ουτ</sub> 36/5  |
| 2     | ΗV <sub>ουτ</sub> 19/22 | 18    | HV <sub>OUT</sub> 3/38 |     | 34    | DR <sub>I0</sub> B     | 50    | HV <sub>out</sub> 35/6  |
| 3     | ΗV <sub>ουτ</sub> 18/23 | 19    | HV <sub>OUT</sub> 2/39 |     | 35    | ŌĒ                     | 51    | HV <sub>OUT</sub> 34/7  |
| 4     | ΗV <sub>ουτ</sub> 17/24 | 20    | HV <sub>out</sub> 1/40 |     | 36    | N/C                    | 52    | HV <sub>OUT</sub> 33/8  |
| 5     | ΗV <sub>ουτ</sub> 16/25 | 21    | VPP                    |     | 37    | POL                    | 53    | HV <sub>out</sub> 32/9  |
| 6     | ΗV <sub>ουτ</sub> 15/26 | 22    | N/C                    |     | 38    | N/C                    | 54    | ΗV <sub>ουτ</sub> 31/10 |
| 7     | ΗV <sub>ουτ</sub> 14/27 | 23    | GND (Power)            |     | 39    | VDD                    | 55    | HV <sub>OUT</sub> 30/11 |
| 8     | ΗV <sub>ουτ</sub> 13/28 | 24    | GND (Logic)            |     | 40    | N/C                    | 56    | HV <sub>0UT</sub> 29/12 |
| 9     | ΗV <sub>ουτ</sub> 12/29 | 25    | DIR                    | ] [ | 41    | GND (Logic)            | 57    | HV <sub>out</sub> 28/13 |
| 10    | ΗV <sub>ουτ</sub> 11/30 | 26    | VDD                    |     | 42    | GND (Power)            | 58    | HV <sub>0UT</sub> 27/14 |
| 11    | ΗV <sub>ουτ</sub> 10/31 | 27    | CLK                    |     | 43    | N/C                    | 59    | ΗV <sub>ουτ</sub> 26/15 |
| 12    | ΗV <sub>ουτ</sub> 9/32  | 28    | N/C                    |     | 44    | VPP                    | 60    | ΗV <sub>ουτ</sub> 25/16 |
| 13    | HV <sub>out</sub> 8/33  | 29    | SHIFT                  | ] [ | 45    | HV <sub>out</sub> 40/1 | 61    | ΗV <sub>ουτ</sub> 24/17 |
| 14    | HV <sub>out</sub> 7/34  | 30    | N/C                    |     | 46    | ΗV <sub>ουτ</sub> 39/2 | 62    | ΗV <sub>ουτ</sub> 23/18 |
| 15    | HV <sub>out</sub> 6/35  | 31    | DR <sub>I0</sub> A     |     | 47    | HV <sub>out</sub> 38/3 | 63    | ΗV <sub>ουτ</sub> 22/19 |
| 16    | HV <sub>out</sub> 5/36  | 32    | N/C                    |     | 48    | HV <sub>OUT</sub> 37/4 | 64    | HV <sub>out</sub> 21/20 |

Note:

Pin designation for DIR H/L, Shift = H Example: For DIR = H, pin 1 is  $HV_{out}20$ For DIR = L, pin 1 is  $HV_{out}21$ 

# 64-Lead PQFP (3-sided) Package Outline (PG)

20.00x14.00mm body, 3.40mm height (max), 0.80mm pitch, 3.90mm footprint



#### Note:

- 1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 Identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
- 2. The leads on this side are trimmed.

| Symb   | ool | Α    | A1   | A2   | b    | D     | D1    | E     | E1    | е           | L    | L1          | L2          | L3          | θ                | θ1              |
|--------|-----|------|------|------|------|-------|-------|-------|-------|-------------|------|-------------|-------------|-------------|------------------|-----------------|
| Dimen- | MIN | 2.80 | 0.25 | 2.55 | 0.30 | 22.25 | 19.80 | 17.65 | 13.80 |             | 0.73 |             |             |             | <b>0</b> 0       | 5°              |
| sion   | NOM | -    | -    | 2.80 | -    | 22.50 | 20.00 | 17.90 | 14.00 | 0.80<br>BSC | 0.88 | 1.95<br>REF | 0.25<br>BSC | 0.55<br>REF | 3.5 <sup>0</sup> | -               |
| (mm)   | MAX | 3.40 | 0.50 | 3.05 | 0.45 | 22.75 | 20.20 | 18.15 | 14.20 |             | 1.03 |             |             |             | <b>7</b> °       | 16 <sup>0</sup> |

Drawings not to scale.

Supertex Doc. #: DSPD-64PQFPPG, Version NR090608.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>http://www.supertex.com/packaging.html</u>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.

