# Quasi-Resonant Control DC/DC Free converter and Power Factor Correction converter IC for AC/DC Converter #### General Description BM1050AF is compounded LSI of Power Factor Correction converter (PFC) for harmonic solution and DC/DC converter (DC/DC). Because DC/DC operates on Quasi-resonant method, DC/DC contributes to Low EMI. BM1050AF built in a HV starter circuit that tolerates 650V. Because of putting the current sense resistors externally both the PFC part and the DC/DC part, IC enables power supply design free. In the PFC part, IC adopts peak current control operation. Suitable application is proposed by a various protection circuit, such as the multiplier with a revision circuit on the AC voltage falls, the load regulation revision circuit, and the maximum power feed-forward circuit, etc. Moreover, the frequency hopping function is built in and it contributes to low EMI. The Quasi-resonant system of a DC/DC part contributes to low EMI because PFC operates by soft switching. A burst mode is built in, so the power is reduced at light load. Various protection functions, such as a soft start function, a burst function, an over-current limiting for every cycle, overvoltage protection, and over current protection, are built in. The pin for communicated control with a controller and the external stop pin are prepared; it proposes the system that can be adapted for various applications. ## Basic specifications ■ Operating Power Supply Voltage Range: VCC: 8.5 to 24.0V Operating Current: QR ON (PFC OFF): 1.20mA(pulse on) QR ON (PFC OFF): 1.00mA(pulse off) QR ON (PFC ON): 1.80mA(pulse on) ■ Oscillation Frequency QR part :120kHz(FB=2.0V typ) ■ Operating Temperature: -40°C to +85°C ●Typical Application Circuit(s) Figure 1. Application circuit #### Features - Quasi-resonant circuit + PFC circuit - Built-in HV Starter circuit - Low consumption current (typ.10uA) when starter circuit is OFF. - Quasi resonant circuit Max operating frequency(120kHz) Frequency reduction function Over-current limiting variable function Pulse-by-pulse over-current protection circuit Built-in Soft start Voltage protection function (brown out) during low input ZT pin Over Voltage Protection Output overload protection (auto recovery /latch switching enabled) 250nsec Leading-Edge Blanking ■ Power Factor Correction circuit Peak current control (65kHz) Frequency hopping function Per-cycle over current protection circuit Maximum power revision the multiplier with a revision circuit when the AC voltage falls the load change measure circuit Selectable protection method by LATCH/AUTOR terminal. LATCH/AUTOR=H : Latch LATCH/AUTOR=L : Auto recovery External stop function (COMP pin) - AC input voltage stop detected function (ACDET) - Built-in PFC stop terminal (PFCON/OFF) #### Package(s) SOP24 15.0mm × 5.40mm × 1.80mm pitch1.27mm (Typ.) (Typ.) (TYP.) (TYP.) ## Applications TV, AC adapters, printers, LED lighting # ● Absolute Maximum Ratings (Ta = 25°C) | Parameter | Symbol | Rating | Unit | Conditions | |------------------------------|-------------------|-------------------|------|---------------------------------------------------------------------------------------------------------------| | Maximum applied voltage 1 | Vmax1 | 650 | V | VH_IN | | Maximum applied voltage 2 | Vmax2 | 30 | V | VCC, QR_SEL | | Maximum applied voltage 3 | Vmax3 | 5.5 | V | P_BO, P_VSEO, P_VS, P_BOPK<br>P_CS,PFCON/OFF,COMP,<br>ACDET, ACTIMER,QR_CS, QR_ZT,<br>QR_FB,LATCH/AUTOR, VREF | | Maximum applied voltage 4 | Vmax4 | 15 | V | GCLAMP, P_OUT, QR_OUT | | output peak current 1 | I <sub>OH</sub> | -0.5 | Α | QR_OUT, P_OUT | | output peak current 2 | I <sub>OL</sub> | 1.0 | Α | QR_OUT, P_OUT | | QR_ZT pin current 1 | I <sub>SZT1</sub> | -2.0 | mA | | | QR_ZT pin current 2 | I <sub>SZT2</sub> | 3.0 | mA | | | Allowable dissipation | Pd | 687.6 (Note1) | mW | | | Operating temperature range | Topr | -40 <b>∼</b> +85 | °C | | | Maximum junction temperature | Tjmax | 150 | °C | | | Storage temperature range | Tstr | -55 <b>∼</b> +150 | °C | | (Note1) When mounted (on 70 mm × 70 mm, 1.6 mm thick, glass epoxy on single-layer substrate). Reduce to 5.5 mW/°C when Ta = 25°C or above. # ●Operating Conditions (Ta = 25°C) | Parameter | Symbol | Rating | Unit | Conditions | |------------------------------|--------|----------|------|------------| | Power supply voltage range 1 | VCC | 8.5~24.0 | V | VCC | | Power supply voltage range 2 | VH_IN | 80~600 | V | VH_IN | | Power supply voltage range 3 | P_BO | 0.0~1.8 | V | P_BO | ● Electrical Characteristics (Unless otherwise noted, Ta=25, VH IN=320Vdc, VCC=12V) | Parameter | Symbol | | Specifications | | Unit | Conditions | |--------------------------------------------------|---------------------------------|------------------|------------------|------------------|-------|--------------------------------------------------------------------------------------| | Parameter | Symbol | Minimum | Standard | Maximum | Offic | Conditions | | [Circuit current] | | | | | | | | Circuit current (ON) 1 | I <sub>ON1</sub> | 0.700 | 1.200 | 1.700 | mA | VCC=12.0V<br>(QR=ON, PFC=OFF)<br>QR_FB=1.0V<br>(during pulse operation) | | Circuit current (ON) 2 | I <sub>ON2</sub> | 0.700 | 1.000 | 1.300 | mA | VCC=12.0V<br>(QR =ON, PFC=OFF)<br>QR_FB=VREF<br>(during pulse operation<br>when OFF) | | Circuit current (ON) 3 | I <sub>on3</sub> | 0.800 | 1.800 | 2.800 | mA | VCC=12.0V<br>(QR =ON, PFC=ON)<br>QR_FB=1.0V<br>(during pulse operation) | | [Start circuit Block] | | | | | | | | Start current 1 | I <sub>START1</sub> | 0.100 | 0.500 | 1.000 | mA | VCC= 0V | | Start current 2 | I <sub>START2</sub> | 1.000 | 3.000 | 5.000 | mA | VCC=10V | | OFF Current | I <sub>START3</sub> | - | 10 | 16 | uA | Input current from VH_IN terminal after releasing UVLO | | VH voltage switched<br>start current | V <sub>sc</sub> | 0.400 | 0.800 | 1.400 | ٧ | | | [VREF Block] | | | | | | | | VREF output voltage | $V_{REF1}$ | 3.500 | 4.000 | 4.500 | V | | | VREF output capacitor | $C_{REF}$ | 0.68 | 1.00 | 2.20 | uF | | | GCLAMP voltage 1 | GCL1 | 11.0 | 12.5 | 14.0 | V | VCC=15V | | GCLAMP voltage 2 | GCL2 | 11.0 | 12.5 | 14.0 | V | VCC=22V | | VREF UVLO 1 | $V_{\scriptscriptstyle RUVLO1}$ | 77.5<br>(3.100V) | 87.5<br>(3.500V) | 97.5<br>(3.900V) | % | When VREF rise The ratio of VREF pin voltage. | | VREF UVLO 2 | $V_{\scriptscriptstyle RUVLO2}$ | 52.5<br>(2.100V) | 62.5<br>(2.500V) | 72.5<br>(2.900V) | % | When VREF drop The ratio of VREF pin voltage. | | VREF UVLO hysteresis | $V_{\text{RUVLO3}}$ | - | 25<br>(1.000V) | - | % | $V_{RUVLO3} = V_{RUVLO1} - V_{RUVLO2}$ | | VCC UVLO voltage 1 | $V_{\text{UVLO1}}$ | 12.50 | 13.50 | 14.50 | V | VCC rise | | VCC UVLO voltage 2 | $V_{\text{UVLO2}}$ | 5.50 | 7.00 | 8.50 | V | VCC drop | | VCC UVLO hysteresis | $V_{\text{UVLO3}}$ | - | 6.50 | - | V | $V_{\text{UVLO3}} = V_{\text{UVLO1}} - V_{\text{UVLO2}}$ | | VCC OVP voltage 1 | V <sub>OVP1</sub> | 24.0 | 27.0 | 30.0 | V | VCC rise | | VCC OVP voltage 2 | V <sub>OVP2</sub> | 20.0 | 23.0 | 26.0 | V | VCC drop | | VCC OVP hysteresis Brown out detection voltage 1 | V <sub>OVP3</sub> | 0.350 | 4.0<br>0.400 | -<br>0.450 | V | V <sub>OVP3=</sub> V <sub>OVP1</sub> - V <sub>OVP2</sub><br>P BO rise | | Brown out detection voltage 2 | $V_{BO1}$ $V_{BO2}$ | - 0.350 | 0.400 | 0.430 | V | P_BO rise P BO drop | | Brown out hysteresis | $V_{BO2}$ | <u>-</u><br>- | 0.200 | - | V | $V_{BO3} = V_{BO1} - V_{BO2}$ | | Brown out detection | | | | | V | Times until ACDET logic | | delay time 1 | $T_{BO1}$ | 21.8 | 32.0 | 42.2 | ms | change ( ACTIMER=L) | | Brown out detection delay time 2 | T <sub>BO2</sub> | 87.0 | 128.0 | 169.0 | ms | Times until ACDET logic change ( ACTIMER=H) | | Brown out detection delay time 3 | T <sub>BO3</sub> | 170 | 250 | 330 | ms | Times until PFC and QR stop | ● Electrical Characteristics (Unless otherwise noted .Ta=25.VH IN=320Vdc.VCC=12V) | Parameter | Symbol | | Specifications | | Unit | Conditions | |--------------------------------------------|------------------------|---------|-------------------------|---------|----------|------------| | Farameter | Symbol | Minimum | Standard | Maximum | Offic | Conditions | | [ACDET pin characteristics] | | | | | | | | ACDET pin ON resister | R <sub>ACDET</sub> | 50 | 100 | 200 | Ω | | | [ACTIMER pin characteristics | ] | | | | | | | ACTIMER pin input L level | $V_{\text{ACTIMEL}}$ | - | - | 0.3 | V | | | ACTIMER pin input H level | $V_{\text{ACTIMEH}}$ | 1.2 | - | - | V | | | ACTIMER pin | RACTIMEN | 165 | 330 | 500 | kΩ | | | pull-down resistor | | 105 | 330 | 500 | K12 | | | [PFCON/OFF pin characteristi | | | | | | | | PFCON/OFF pin input L level | $V_{PON/OFFL}$ | - | - | 0.3 | V | PFC = ON | | PFCON/OFF pin input H level | $V_{PON/OFFH}$ | 1.2 | - | - | V | PFC = OFF | | PFCON/OFF pin | R <sub>PON/OFFH</sub> | 50 | 100 | 150 | kΩ | | | pull-down resistor | | | | | | | | PFCON/OFF pin timer time | T <sub>PFCON/OFF</sub> | 0.50 | 1.50 | 3.00 | ms | | | [LATCH/AUTOR pin character | istics] | | _ | | | | | LATCH/AUTOR pin | $V_{\text{MODEL}}$ | _ | _ | 0.3 | V | | | input L level | WOBEL | | | 0.0 | • | | | LATCH/AUTOR pin | $V_{MODEH}$ | 1.2 | - | - | V | | | input H level | | | | | | | | LATCH/AUTOR pin<br>pull-down resistor | $R_{\text{MODEH}}$ | 50 | 100 | 150 | kΩ | | | pull-down resistor | <u> </u> | | | | | | | [COMP pin characteristics] | | | | | | | | COMP pin detection voltage | $V_{\text{COMP}}$ | 0.370 | 0.500 | 0.630 | V | | | COMP pin pull-up resistor | R <sub>COMP</sub> | 19.4 | 25.9 | 32.3 | kΩ | | | External Thermistor resistor | R⊤ | 3.32 | 3.70 | 4.08 | kΩ | | | Latch release voltage<br>(VCC pin voltage) | V <sub>LATCHOFF</sub> | - | V <sub>UVLO2</sub> -0.5 | - | <b>\</b> | | | Latch mask time | $T_{COMP}$ | 70 | 150 | 240 | us | | ● Electrical Characteristics (Unless otherwise noted Ta=25, VH IN=320Vdc, VCC=12V) | Parameter | Symbol | | Specifications | | Unit | Conditions | |---------------------------------------------------|------------------------------|----------------|----------------|---------|----------|--------------------------------------------------------| | [Quasi-resonant Control Blo | | Minimum | Standard | Maximum | | 1 | | [Quasi-resonant Control Bit | JCK] | | | | | | | [Quasi-resonant DC/DC con | verter Block | (turn off)] | | | | | | QR_FB pin pull-up resistance | $R_{\scriptscriptstyle{FB}}$ | 15 | 20 | 25 | kΩ | | | CS over-current detect voltage 1A | $V_{\text{lim1A}}$ | 0.950 | 1.000 | 1.050 | V | I <sub>zt</sub> <1.0mA | | CS over-current detect voltage 1B | $V_{lim1B}$ | 0.630 | 0.700 | 0.770 | V | I <sub>zt</sub> >1.0mA | | CS over-current detect voltage 1C | V <sub>lim1C</sub> | - | 0.250 | - | ٧ | I <sub>zt</sub> <1.0mA | | CS over-current<br>detect voltage 1D | $V_{lim1D}$ | - | 0.750 | - | ٧ | I <sub>zt</sub> <1.0mA | | CS over-current detect voltage 2A | $V_{\text{lim2A}}$ | - | 0.150 | - | V | QR_FB=0.3V (I <sub>zt</sub> <1.0mA) | | CS switched ZT current | I <sub>ZT</sub> | 0.800 | 1.000 | 1.200 | mA | | | CS Leading<br>Edge Blanking time | $T_{LEB}$ | - | 0.250 | - | us | | | Turn off time | T <sub>OFF</sub> | | 0.250 | - | us | *1 | | Minimum ON width | $T_{min}$ | - | 0.500 | - | us | $T_{LEB}+T_{OFF}$ | | [Quasi-resonant DC/DC conv | verter Block | (turn on)] | | | | | | Maximum operating frequency 1 | F <sub>sw1</sub> | 106 | 120 | 134 | KHz | QR_FB=2.00V | | Maximum operating frequency 2 | F <sub>sw2</sub> | 24 | 30 | 36 | KHz | QR_FB=0.50V | | Frequency reduction start FB voltage | $V_{\text{FBSW1}}$ | 1.15 | 1.250 | 1.350 | V | | | Frequency reduction end FB voltage | $V_{\sf FBSW2}$ | 0.35 | 0.50 | 0.65 | V | 44400 504 44 | | Voltage gain | AV <sub>cs</sub> | 1.70 | 2.00 | 2.30 | V/V | ∠V (QR_FB)/∠V<br>(QR_CS) | | ZT comparator voltage 1 | $V_{zr_1}$ | 60 | 100 | 140 | mV | QR_ZT drop | | ZT comparator voltage 2 ZT trigger timeout period | $V_{z_{T2}}$ $T_{z_{TOUT}}$ | 300 | 400<br>15 | 500 | mV<br>us | QR_ZT rise Count from final ZT trigger | | [Quasi-resonant DC/DC con | verter prote | ction function | | | us | Count from final 21 trigger | | Soft start time1 | T <sub>SS1</sub> | 0.60 | 1.00 | 1.40 | ms | | | Soft start time2 | T <sub>SS2</sub> | 2.60 | 4.00 | 5.40 | ms | | | FB OLP Voltage 1a | V <sub>FOLP1A</sub> | 2.5 | 2.8 | 3.1 | V<br> | Operate QR_FB rise | | FB OLP Voltage 1b FB OLP Voltage 2a | $V_{\text{FOLP1B}}$ | 3.3 | 2.6<br>3.6 | 3.9 | V | Operate QR_FB drop Switched latch / Auto recovery rise | | FB OLP Voltage 2b | $V_{\text{FOLP2B}}$ | - | 3.4 | - | V | Switched latch / Auto recovery drop | | FB OLP mode switched external connected resistor | R <sub>FOLP2</sub> | 90 | 100 | 110 | kΩ | QR_FB pin externa resistance value (during latch mode) | | FB OLP timer | $T_{FOLP}$ | 44 | 64 | 84 | ms | · | | ZT OVP Voltage | $V_{zrl}$ | 3.2 | 3.5 | 3.8 | V | <u> </u> | | [QR_OUT pin] | | | | | | | | QR_OUT pin<br>PMOS ON resistor | R <sub>POUT</sub> | 5 | 15 | 30 | Ω | | | QR_OUT pin<br>NMOS ON resistor | R <sub>NOUT</sub> | 2 | 5 | 10 | Ω | | | IOD CEL min1 | | | | | | | | [QR_SEL pin] | | | | | | | <sup>\*1</sup> Pulse is applied to QR\_CS pin \*2 Pulse is applied to QR\_ZT pin ● Electrical Characteristics (Unless otherwise noted Ta=25, VH IN=320Vdc, VCC=12V) | Parameter | Cumphal | 5 | Specifications | · · | l lmit | Conditions | |-------------------------------------|----------------------|----------------|----------------|---------|--------|------------| | Parameter | Symbol | Minimum | Standard | Maximum | Unit | Conditions | | [Power Factor Correction(PFC | controller) | · block] | | | | | | [Power Factor Correction (Pl | FC) Gm am | plifier block] | | | | | | P_VS pin pull-up current | $I_{P\_VS}$ | - | 0.50 | - | uA | | | Gm amplifier normal voltage | $V_{VSAMP}$ | 2.460 | 2.500 | 2.540 | V | | | Gm amplifier trans-conductance | $V_{\text{VSGM}}$ | 30.8 | 44.0 | 57.2 | uS | | | Maximum Gm amplifier source current | I <sub>VSAMP1</sub> | 15 | 25 | 35 | uA | P_VS=1.0V | | Maximum Gm amplifier sink current | I <sub>VSAMP2</sub> | 24 | 40 | 56 | uA | P_VS=3.5V | | [Power Factor Correction (Pl | FC) input v | oltage monito | or block] | | | | | P BO input voltage range | $V_{P\_BOIN}$ | 0.000 | - | 1.800 | V | | | P BO pin leak current | I <sub>BOLEAK</sub> | -1.00 | 0.00 | 1.00 | uA | | | [Power Factor Correction (Pl | FC) input v | | | | | | | P_BOPK max charge current | I <sub>BOPKCHG</sub> | 36 | 72 | 144 | uA | | | P_BOPK max<br>discharge current | I <sub>BOPKDIS</sub> | 0.1 | 0.2 | 0.4 | uA | | | [Power Factor Correction (Pl | FC) multipli | ier block] | | | | | | Multiplier constant | K <sub>MULTI</sub> | 0.37 | 0.54 | 0.71 | | | | P_VSEO stop voltage 1 | V <sub>VSEO1</sub> | 181 | 226 | 271 | mV | BOPK=0.56V | | P_VSEO stop voltage 2 | V <sub>VSEO2</sub> | 88 | 128 | 168 | mV | BOPK=1.30V | | [Power Factor Correction (Pl | FC) Oscillat | tion frequenc | y block] | | | | | PFC Oscillation frequency | $F_{PSW1}$ | 60 | 65 | 70 | KHz | | | PFC Frequency hopping width | F <sub>PSWEL</sub> | - | 4.0 | - | KHz | | | PFC hopping frequency | $F_{PCH}$ | 75 | 125 | 175 | Hz | | | Minimum Pulse width | $T_{min}$ | - | 500 | - | ns | | | Maximum DUTY | $D_{max}$ | 90.0 | 94.0 | 98.0 | % | | | [Power Factor Correction (PF | | lock] | | | | | | P_OUT pin PMOS ON resistor | $RP_{POUT}$ | 5 | 15 | 30 | Ω | | | P_OUT pin NMOS ON resistor | RP <sub>NOUT</sub> | 2 | 5 | 10 | Ω | | ● Electrical Characteristics (Unless otherwise noted Ta=25, VH IN=320Vdc, VCC=12V) | Parameter | Symbol | S | Specifications | S | Unit | Conditions | | | | | |---------------------------------------------------|----------------------|-----------------|------------------|-----------------|-------------|------------------------------------------------------------|--|--|--|--| | Farameter | Symbol | Minimum | Standard | Maximum | Offic | Conditions | | | | | | [Power Factor Correction (PFC) controller block ] | | | | | | | | | | | | [Power Factor Correction (P | FC) protect | ion function | block ] | | | | | | | | | Leading Edge Blanking time | $T_{PLEB}$ | - | 250 | - | ns | | | | | | | P_CS over current limit voltage 1 | $V_{PCS1}$ | 0.93 | 1.16 | 1.40 | V | P_BOPK=0.56V | | | | | | P_CS over current limit voltage 2 | $V_{PCS2}$ | 0.48 | 0.60 | 0.72 | ٧ | P_BOPK=1.30V | | | | | | P_VS short protection voltage | $V_{P\_SHORT}$ | 0.200<br>(-92%) | 0.300<br>(-88%) | 0.400<br>(-84%) | <b>&gt;</b> | Figure of () is comparison with P_VS standard voltage 2.5V | | | | | | QR power-limit P_VS voltage1 | $V_{PFCON}$ | 1.800<br>(-28%) | 2.000<br>(-20%) | 2.200<br>(-12%) | > | Figure of () is the ratio of P_VS standard voltage 2.5V | | | | | | QR power limit P_VS voltage2 | $V_{\text{PFCOFF}}$ | 1.100<br>(-56%) | 1.250<br>(-50%) | 1.400<br>(-44%) | ٧ | Figure of () is the ratio of P_VS standard voltage 2.5V | | | | | | P_VS QR power<br>limit hysteresis | V <sub>PFCHY</sub> S | - | 0.750<br>(30%) | - | V | Figure of () is the ratio of P_VS standard voltage 2.5V | | | | | | P_VS gain rise voltage | $V_{PGUP}$ | 2.050<br>(-18%) | 2. 250<br>(-10%) | 2.450<br>(-2%) | V | Figure of () is the ratio of P_VS standard voltage 2.5V | | | | | | P_VS gain fall voltage | $V_{POVP1}$ | - | 2.625<br>(+5%) | - | V | Figure of () is the ratio of P_VS standard voltage 2.5V | | | | | | P_VS over voltage protection voltage | $V_{POVP2}$ | - | 2.725<br>(+9%) | - | V | Figure of () is the ratio of P_VS standard voltage 2.5V | | | | | | P_VS over voltage protection timer | $T_{POVP2}$ | 16 | 32 | 48 | ms | The time to detect P_VS over voltage protection | | | | | # ●PIN Configure Table 1. I/O Pin Functions | NO | DINI | 1/0 | Firm akin n | ESD protec | tion system | |----|-------------|-----|--------------------------------------------|------------|-------------| | NO | PIN | I/O | Function | VCC | GND | | 1 | P_BO | I | Input AC Voltage monitor pin | 0 | 0 | | 2 | P_VSEO | I/O | PFC gm amplifier output pin | 0 | 0 | | 3 | P_VS | I | PFC Output voltage monitor pin | 0 | 0 | | 4 | P_BOPK | 0 | Connected capacitor to the pin | 0 | 0 | | 5 | P_CS | I | PFC Coil current monitor pin | 0 | 0 | | 6 | PFCON/OFF | I | PFC ON/OFF control input pin | 0 | 0 | | 7 | COMP | I | External latch stop pin | 0 | 0 | | 8 | ACDET | 0 | Input AC voltage state communication pin | 0 | 0 | | 9 | ACTIMER | I | Brown out detection time setting input pin | 0 | 0 | | 10 | GND | I/O | GND | 0 | - | | 11 | P_OUT | 0 | PFC Output drive pin | 0 | 0 | | 12 | GCLAMP | I/O | Gate H level clamp pin | 0 | 0 | | 13 | VCC | I/O | Power supply pin | - | 0 | | 14 | QR_OUT | 0 | Quasi-resonant Output drive pin | 0 | 0 | | 15 | QR_SEL | 0 | Quasi-resonant Mask pin | - | 0 | | 16 | GND | I/O | GND | 0 | - | | 17 | QR_CS | I | Quasi-resonant Over current detected pin | 0 | 0 | | 18 | QR_FB | I | Quasi-resonant Feedback detected pin | 0 | 0 | | 19 | QR_ZT | I | Quasi-resonant Zero cross detected pin | - | 0 | | 20 | LATCH/AUTOR | I | Protection mode switched input pin | 0 | 0 | | 21 | VREF | 0 | Internal power supply pin | 0 | 0 | | 22 | - | - | - | - | - | | 23 | - | - | - | - | - | | 24 | VH_IN | 1 | AC Input voltage applied pin | - | 0 | # ●I/O Equivalent Circuit Diagram Figure 2. I/O Equivalent Circuit Diagram # **●**Block Diagram Figure 3. Block Diagram Figure 3-2. Block Diagram ## Explanation of each block # (1) Starter block (24pin) BM1050AF built in the starter circuit that withstands 650V. For that, application used the IC is enabled faster start time and low standby power. After start-up, consumption power is idling current I<sub>START3</sub>(typ=10uA) only. Reference of start-up time is shown in Figure 6. It can start-up less than 0.1sec when Cvcc=10uF. Figure 4. Start Circuit Block Diagram Figure 5. Start-up current vs VCC voltage Figure 6. Start time vs Cvcc (Reference values) - \*Start current flows from VH\_IN pin to VCC pin. - ex) When Vac=100V; consumption power of start-up circuit only. PVH=100V\* $\sqrt{2}$ \*10uA=1.41mW - ex) When Vac=240V; consumption power of start-up circuit only. $PVH = 240V^*\sqrt{2}*10uA = 3.38mW$ #### (2) Start sequence The start sequence of IC operates DC/DC part, next PFC part (See the figure 7). - A: Input voltage VH is applied. - B: Charge current flows from VH IN pin to the VCC pin capacitor. Then VCC pin voltage rises. - C: Monitor the AC voltage by P\_BO pin. And confirm normal state by releasing brown out. - D:When $V_{UVLO1}$ (typ=13.5V) < VCC pin, release the inside UVLO and ON the inside regulator VREF. - E: When V<sub>RUVLO1</sub>(typ=87.5%) < VREF pin, release the inside VREFUVLO. - F: If the 'E' state continues constant period, DC/DC part starts because it recognizes normal state. When the switching starts, VOUT voltage rises. When the DC/DC start-up, please set external parts to be regulated output voltage within the $T_{FOLP}$ period (64ms .typ ). [QR start-up operation] - G: This IC adjusts over current limiter of DC/DC by operation of soft start 1 against over voltage and current rising. That term continues $T_{ss1}$ (typ=1ms). - H: This IC adjusts over current limiter of DC/DC by operation of soft start 2 against over voltage and current rising. Soft start 2 operation continues power limiter operation until P\_VS pin voltage > $V_{PFCON}$ (2.00V typ) and $T_{SS2}$ (typ=4ms) . This IC operates the state that maximum power of QR is 50% at this state. - I: If secondary voltage is setting value, QR\_FB pin voltage is constant value corresponded load by current from photo coupler. At normal state, QR\_FB voltage is QR\_FB<V<sub>FBOLP1B</sub> (2.60V typ). [PFC start up operation] - J: At the point in I time, This IC recognizes that the part of DC/DC operation is normal, Part of PFC starts operation. - K: If $P_VS$ pin voltage is upper $V_{P_SHORT}$ (typ = 0.3V), this IC judges short detection normal. - L: P\_VSEO voltage rises from 0V to prevent from over rising voltage and current at PFC part. At this time P OUT pin DUTY increase from 0% with P VSEO voltage increasing. Figure 7. Start sequences Timing chart About figure7, condition is PFCON/OFF=L. Start up operation is shown at figure8, 9 by the state shift figure. Figure 8 is LATCH/AUTOR=L (auto return operation), and figure 9 is LATCH/AUTOR=H (LATCH operation) (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. Figure 8. Diagram of state machine (LATCH/AUTOR=L) Figure 9. Diagram of state machine (LATCH/AUTOR=H) ## (3) VCC protection function and VREF pin function ## (3-1) VCC pin protection function(13pin) BM1050AF built in VCC low voltage protection function of VCCUVLO (Under Voltage Lock Out) and over voltage protection function of VCC OVP (Over Voltage Protection). This function monitors VCC pin and prevent VCC pin from destroying switching MOSFET at abnormal voltage. VCCUVLO is auto recovery comparator that has voltage hysteresis. VCCOVP operates as latch mode comparator in the LATCH/AUTOR=H and as auto return comparator in the LATCH/AUTOR=L. VCC<V<sub>LATCHOFF</sub> (typ = V<sub>uvlo1</sub> - 0.5) is condition of latch release (reset) after detection of latch operation by VCCOVP. Refer to the operation figure 10. VCCOVP built in mask time T<sub>COMP</sub> (typ=150us), in case of continuing VCCOVP 150us, operates over voltage detection. By this function, this IC masks pin generated surge etc. (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. Figure 10. VCC UVLO / OVP (LATCH/AUTOR=H at Latch stop) A:VH input, VCC voltage rise B:VCC>Vuvlo1,DC/DC operation start C:VCC<Vuvlo2,DC/DC operation stop D:VCC>Vuvlo1,DC/DC operation start E:VCC voltage decreases until starting DC/DC switching F:VCC rise F:When VCC>Vovp1,DC/DC operation is stopped. Switching is stopped by internal latch signal. G:Then DC/DC operation is stopped, power supply is lost from auxiliary, VCC voltage downs. H:VCC<Vuvlo2, VCC voltage rises for dropping IC's consumption current. I:VCC>Vuvlo1, this IC dose not operate DC/DC for latch operation. VCC voltage drops because of dropping of IC's consumption current. J:same of H K:same of I L:same of J M:VH is open(the state is outlet out).VCC drops. N:VCC <V<sub>COMP</sub>, latch releases. # (3-2) VREF pin function(21pin) VREF pin is internal regulator output pin. The use of VREF pin is IC's internal supply and connection of LATCH/AUTOR pin changing. This pin needs an external capacitance, please use the capacitance following table. (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. Table 2. VREF pin output capacitor capacitance | Darameter | Cumbal | ( | Specification | | Unit | Conditions | | |-----------------------|---------|---------|---------------|---------|-------|------------|--| | Parameter | Symbol | Minimum | Standard | Maximum | Offic | Conditions | | | VREF Output Capacitor | $C_REF$ | 0.68 | 1.00 | 2.20 | uF | | | # (3-3) VREF pin protection function(21pin) VREF pin built in low voltage protection function VREF UVLO (Under Voltage Protection). This IC prevents from error operating at the time, VREF starts up and VREF is low, by this function. Figure 11. VREF UVLO Function #### (3-4) Blown out function(1 pin) BM1050AF built in blown out function. This function is that this IC stops DCDC operating at the time when input AC voltage is low. Show the example figure 12. This IC divides input voltage by the resistance, and input P BO pin. This IC detects from circuit normal state, and starts DC/DC operation the time when P\_BO pin exceeds Vbo1(0.4V typ). ACDET=L after TBO1(typ.32ms) or Tbo2(typ.128ms) from P BO pin drops from VBO2(0.2V typ). Moreover, if TB03 (typ.250ms) passes from P BO<VB02, DC/DC part and PFC part is stopped. About every resistance of fugure 12, because P\_BO pin is used PFC operation, please set Rbo1=4Mohm,Rbo2=16kohm for operating the range of P\_BO pin voltage 0~1.8V. In this case, by the following formula, P\_BO=0V~0.56V at the case AC100V, P\_BO=0V~1.237V at the case AC220V. $$P_BO = (\sqrt{2} \times V_{AC} \quad V_{F1}) \times \frac{R_{BO2}}{R_{BO1} + R_{BO2}}$$ Then $$\sqrt{2} \times V_{AC} >> V_{F1}$$ $$P\_BO = \sqrt{2} \times V_{AC} \times \frac{R_{BO2}}{R_{BO1} + R_{BO2}}$$ Figure 12. Block Diagram of Blown out Function Figure 13. Detection Way of Blown out Function A: $P_BO > V_{BO1}(typ.0.4V)$ , ACDET=L->H B: After 150us from A DC/DC part starts up. C:QR FB<V<sub>FCLP1B</sub>(typ.2.6V). PFC part starts up. D: If PFC output is larger than constant voltage, ACTIMER=L->H. E: P\_BO<V<sub>BO2</sub>(typ.0.2V) Timer start operation by detection blown out protection. F:After $T_{BO1}$ (typ.32ms) or $T_{BO2}$ (typ.128ms) from E, ACDET=H->L. It is possible to set $T_{BO1}$ and $T_{BO2}$ at ACTIMER pin G:After $T_{BO2}$ (typ.250ms) from E, DC/DC part and PFC part are OFF # (4)Controller part ## (4-1)ACDET pin (8pin) ACDET pin is NMOS open drain output. It monitors AC voltage, and is used for controlling secondary micon. Show the using example figure 14, 15. Please set VIN is H voltage of micon. ACDET=L : Abnormal state (P\_BO < 0.2V) ACDET=H: Normal state Figure 14. Using Example of ACDET Pin Figure 15. Explanation of ACDET Pin Next, show an easy sequence. Figure 16. At applied AC Input Voltage (P\_BO voltage < 0.4V) Because P\_BO < 0.4V, DC/DC part is OFF. VCC voltage>13.5V Figure 17. At applied AC Input Voltage (P\_BO voltage > 0.4V) A: Detect P BO>0.4V, Quasi resonance starts operation After 150µs B:PFC start up C:PFC output stabilized \*About PFC operation, by the micon, is able to be controlled using PFCON/OFF pin. Figure 18. At AC Power Supply OFF - A: Detect P BO<0.2V, internal ACDET timer operates. At this time, output of PWC downs. - B:After 32ms (ACTIMER=L) from the point A, ACDET pin voltage is H->L, send to the $\mu$ -controller abnormal signals. - C: After 250ms from the point of A.PFC and Quasi Resonant are stopped Figure 19. At AC Power Supply the case of operation moment stop The case of AC voltage is OFF suddenly, constant area is masked. The time of constant area of masking is depends on ACTIMER pin. The case of ACTIMER pin=L, Mask time=32ms、 the case of ACTIMER pin=H, mask time=128ms. The moment of AC voltage momentary power interruption, because PFC output voltage is down by corresponding to load, please watch out. # (4-3) PFCON/OFF pin PFCON/OFF pin is NMOS gate input pin. Refer to following the functions. An internal timer is integrated for noise protection on PFCON/OFF pin. After $T_{PFCON/OFF}$ (typ.1ms) from PFCON/OFF H $\rightarrow$ L, PFCON/OFF L operation starts. At PFCON/OFF L $\rightarrow$ H, internal timer is not integrated. function1)PFC circuit operation is OFF control. In order to reduce standby power, IC controls PFC part operation at PFCON/OFF pin. function2)QR\_SEL pin is $Hi-z \rightarrow L$ Refer to example of using at figure 20. PFCON/OFF=L: DC/DC part=ON、 PFC part=ON、QR\_SEL=Hi-Z PFCON/OFF=H: DC/DC part=ON、 PFC part=OFF、QR SEL=L Figure 20. Using example of PFCON/OFF pin # (4-4) LATCH/AUTOR pin LATCH/AUTOR pin is NMOS gate input pin. Refer to example of using at figure 21. Operation setting of protection function is shown at table 3. LATCH/AUTOR=L : Auto recovery LATCH/AUTOR=H : Latch (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. Figure 21. Using example of LATCH/AUTOR pin | | | | LATCH/A | UTOR=GND | | LATCH/AUTOR | | | | | | |--------------------------|--------------------------------------------------------|----------------------------------------------------------|--------------------------------------------|-------------------------------|--------------------------------------------|------------------------------------------------------|--------------------------------------------|---------------------------|---------------------------------------------|--|--| | ITEM | Contents | detection<br>method | operation<br>at detection | release<br>mothod | operaction<br>at detection | detection<br>method | operation<br>at detection | release<br>mothod | operaction<br>at detection | | | | VREFUVLO | VREF PIN Low voltage protection function | VREF<2.5V<br>(VREF falling) | PFC part, DC/DC<br>part operation<br>stops | VREF>3.5V<br>(VREFrising) | PFC partDC/DC<br>part<br>enable to operate | | same as LATCH/AUTOR=GND | | | | | | VCCUVLO | VCC PIN Low voltage protection function | VCC<7.0V<br>(VCC falling) | PFC part, DC/DC part operation stops | VCC>13.5V<br>(VCC rising) | PFC partDC/DC<br>part<br>enable to operate | | same as LATCI | H/AUTOR=GND | | | | | VCCOVP | VCC PIN<br>Over voltage protection<br>function | VCC>27V state<br>continues between<br>150us (VCC rising) | PFC part, DC/DC<br>part operation<br>stops | VCC<23.0V<br>(VCCfalling) | PFC partDC/DC<br>part<br>enable to operate | VCC>27V<br>(VCC rising) | PFC part, DC/DC part latch operation stops | VCC<6.5V<br>(VCC falling) | PFC part,<br>DC/DCpart enable<br>to operate | | | | blown out | Input AC voltage<br>Low voltage protection<br>function | P_BO < 0.2V state<br>continues between<br>250ms | PFC part, DC/DC<br>part operation<br>stops | P_BO>0.4V<br>(P_BOrising) | PFC partDC/DC<br>part<br>enable to operate | same as LATCH/AUTOR=GND | | | | | | | QR_FB_OLP1 | QR_FB pin<br>Over current protection<br>function | QR_FB>2.8V state<br>continues between<br>250ms (QR_FB | DC/DC part<br>operation stops | QR_FB<2.6V<br>(QR_FB falling) | normal operation | same as LATCH/AUTOR=GND | | | | | | | QR_FB_OLP2 | QR_FB pin<br>Over current protection<br>function | QR_FB>3.6V<br>(QR_FB rising) | DC/DC part operation stops | QR_FB<3.4V<br>(QR_FB falling) | normal operation | | same as LATCH/AUTOR=GND | | | | | | QR_ZT OVP | QR_ZT pin<br>Over voltage protection<br>function | QR_ZT>3.5V state<br>continues between<br>150us(QR_ZT | DC/DC part<br>operation stops | QR_ZT<3.5V<br>(QR_ZT falling) | normal operation | QR_ZT>3.5V state<br>continues between<br>150us(QR_ZT | PFC part, DC/DC part latch operation stops | VCC<6.5V<br>(VCC falling) | normal operation | | | | P_VS short<br>protection | P_VS pin<br>Short protection<br>function | P_VS<0.30V<br>(P_VS falling) | PFC part operation stops | P_VS>0.30V<br>(P_VS rising) | normal operation | | same as LATCI | H/AUTOR=GND | | | | | P_VS GAIN<br>increasing | P_VS pin<br>Low voltage gain<br>increasing function | P_VS<2.25V<br>(P_VS falling) | GM AMP GAIN increasing | P_VS>2.25V<br>(P_VS rising) | normal operation | same as LATCH/AUTOR=GND | | | | | | | P_VS OVP1 | P_VS pin<br>Over voltage protection<br>function1 | P_VS>2.625V<br>(P_VS rising) | GM AMP GAIN<br>falling | P_VS<2.625V<br>(P_VS falling) | normal operation | same as LATCH/AUTOR=GND | | | | | | | P_VS OVP2 | P_VS pin<br>Over voltage protection<br>function2 | P_VS>2.725V<br>(P_VS rising) | PFC part stops | P_VS<2.600V<br>(P_VS falling) | normal operation | P_VS>2.725V<br>(P_VS rising) | PFC part, DC/DC part latch operation stops | VCC<6.5V<br>(VCC下降時) | normal operation | | | | COMP function | COMP pin<br>Protection function | COMP<0.5V state<br>continues between<br>150us(COMP | PFC part, DC/DC<br>part operation<br>stops | COMP>0.50V<br>(COMP rising) | normal operation | COMP<0.5V state<br>continues between<br>150us(COMP | PFC part, DC/DC part latch operation stops | VCC<6.5V<br>(VCC falling) | normal operation | | | Table 3. List of Protection Function Operation Setting by LATCH/AUTOR pin <sup>\*</sup>Comparator level of protection function is shown by TYP value. # (4-5) ACTIMER pin ACTIMER pin is NMOS gate input pin. Show example of using figure 22, 23 Set the detect timer of AC voltage drop. (please refer to ACDET pin page) Figure 22. Using example of ACTIMER pin ACTIMER=GND : 32ms Timer ACTIMER=VREF :128ms Timer Figure 23. AC power at the case momentary power interruption OFF ## (4-6) COMP pin(external stop control function) COMP pin is stop control pin. When COMP pin voltage drops from $V_{\text{COMP}}$ (0.5V. typ), COMP pin stops PFC and DC/DC part operation. This IC built in T<sub>COMP</sub> (150us .typ) until stopping switching, prevent from stopping by noise. COMP pin is in pull-up resistor $R_{\text{COMP}}$ (25.9k $\Omega$ . typ), When COMP pin is the state of pull-down with lower resistance than $R_{\tau}(3.70k\Omega.\text{typ})$ , COMP pin detects abnormal. Show application examples at the figure 24, 25, and 26. # Temperature protection by NTC thermister By putting a thermister at the COMP pin, it is possible to stop latch on temperature rising. The case of this application, please design thermister resister is $R_{\tau}(3.70k\Omega.typ)$ on temperature detection. (Figure 24 and 25 is application circuit that latch on Ta=110°C) (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. Figure 24. Temperature Protection Application Figure 25. Temperature-Thermistor Resistor characteristic # Secondary over- voltage protection This IC can detect secondary over-voltage by putting photo coupler to COMP pin. (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. Figure 26. Output Over Voltage Protection Application Table 4. Changes of COMP function Operation by LATCH/AUTOR pin | | | | LATCH/AUTOR=GND | | | | LATCH/AUTOR=VREF | | | | |-----------|---------------------------------|---------------------|---------------------------|-----------------------------|----------------------------|--------------------------------------------------------------|---------------------------|-------------------------------|----------------------------|--| | ITEM | contents | detection<br>method | operation<br>at detection | release<br>mothod | operaetion<br>at detection | detection<br>method | operation<br>at detection | release<br>mothod | operaction<br>at detection | | | COMP func | on COMP pin protection function | continues between | nort operation ctons | COMP>0.50V<br>(COMP rising) | normal operation | COMP<0.5V state<br>continues between<br>150us (COMP falling) | part latch operation | P_VCC<6.5V<br>(P_VCC falling) | normal operation | | # (5)Quasi-Resonant DC/DC converter function Part of quasi-resonant DC/DC uses PFM(Pulse Frequency Modulation)mode control. The QR FB pin, QR ZT pin and QR CS pin are monitored to provide a system optimized for DC/DC." The switching MOSFET ON width (turn OFF) is controlled via the QR\_FB pin and QR\_CS pin, and the OFF width(turn ON). Show following detail explanation. (refer to figure 27). Figure 27. Diagram of Quasi-resonant DC/DC Operation # (5-1) Determination of ON width (turn OFF) ON width is controlled via the QR FB pin and QR CS pin. The QR\_FB pin voltage is compared with the IC internal voltage $V_{lim1}$ (1.0V typ) and, as is shown in Figure 28. And the comparator level changes linearly. The QR\_CS pin is also used for the pulse-by-pulse over current limiter circuit. By changing voltage at the QR\_FB pin, DC/DC results in changes of the maximum blanking frequency and over-current limiter level. - •mode1: Burst operation - mode2: Frequency reduction operation(reduces maximum frequency) - mode3: Maximum frequency operation(operates at maximum frequency) - •mode4: Overload operation(pulse operation is stopped when overload is detected) Figure 28. Relation of QR\_FB pin, over current limiter and maximum frequency The over current limiter level is adjusted, when the input voltage is changed, operate the soft start function. In this case, the Vlim1 and Vlim2 values are as listed below." Table 5. current protection voltage of Quasi-resonant DC/DC | 0-#-4 | AC= | 100V | AC=230V | | | | |--------------------|-----------------|-----------------|-----------------|-----------------|--|--| | Soft start | Vlim1 Vlim2 | | Vlim1 | Vlim2 | | | | Start~1ms | 0.250V ( 25.0%) | 0.039V ( 3.9%) | 0.176V ( 17.6%) | 0.026V ( 2.6%) | | | | 1ms~PFC Start &4ms | 0.750V ( 75.0%) | 0.113V ( 11.3%) | 0.525V ( 52.5%) | 0.079V ( 7.9%) | | | | PFC Start & 4ms∼ | 1.000V (100.0%) | 0.150V ( 15.0%) | 0.700V ( 70.0%) | 0.105V ( 10.5%) | | | <sup>\*( )</sup> is AC=100V, these show relative value of compare with $V_{lim1}(1.0Vtyp)$ of normal operation. This table is separated AC100V and AC230V for the function of QR\_CS current changing function that is shown (4-3). # (5-2)LEB(Leading Edge Blanking)function When the switching MOSFET is turned ON, surge current occurs at each capacitor charge /discharge or drive current. For that, QR CS voltage rise temporarily, over current limiter may be detected errors. To prevent detection errors blanking time is built in to mask T<sub>LEB</sub> (typ=250ns). This blanking function enables a reduction of CS pin filtering. ## (5-3) CS over current protection function When the AC input voltage (VHIN) is high, the ON time is reduced and the operating frequency increases. As a result, the maximum rated power is increased for a constant over current limiter level. As a countermeasure, DC/DC is switched over current detected level. AC input voltage detection method is that monitoring QR\_ZT current. When MOSFET is turn ON, the auxiliary voltage (Va) is the minus voltage that depends on input voltage (VH). QR ZT pin is clamped about 0V internal IC. Following is the formula for that case. Refer to the block figure 29. See the graph figure 30 and 31. $Izt = (V_a-V_{zt})/R_{zt1} = V_a/R_{zt1} = V_b * N_a/N_p /R_{zt1}$ Rzt1 = Va/Izt For that, VH voltage is set by the resistance value of $R_{zt1}$ . Then, $QR\_ZT$ bottom detection voltage is decided, Please set timing by Czt. Figure 29. Diagram of CS switching current Figure 30. QR\_CS Switching QR\_FB Voltage VS QR\_CS Voltage Figure 31. QR\_CS Switching Izt Current VS QR\_CS Voltage Voltage ex) setting method (operate changing AC100V and AC220V) AC100V 141V±42V(±30% margin) AC220V 308V±62V(±20% margin) The case of above, Between 182V $\sim$ 246V, operates changing of CS current => Operate VH=214VH Np=100, Na=15 $V_a=V_{in}*N_a/N_p=214V*15/100*(-1)=-32.1V$ Rzc = $V_a/I_{zT}=-32.1V/-1mA=32.1k\Omega$ By the above explanation, Rzt=32K $\Omega$ Figure 32. Example of Over current limiter of CS switching ## (5-4) Determination of OFF width(turn ON) OFF width is controlled at the QR\_ZT pin. When switching is OFF, the power stored in the coil is supplied to the secondary-side output capacitor. When this power supply ends there is no more current flowing to secondary side, so the switching MOS drain pin voltage drops. Consequently, the voltage on the auxiliary coil side also drops. A voltage that was resistance-divided from the QR\_ZT pin by Rzt1 and Rat2 is applied. When this voltage level drops to Vzt1(100mV typ) or below, switching is turned ON the QR\_ZT comparator. Since bottom status is detected at the QR\_ZT pin, time constants are generated using Czt, Rzt1, and Rzt2. Additionally, a QR\_ZT trigger mask function (described in section 5-5) and a QR\_ZT time out function (described in section 5-6) are built in. ## (5-5)QR ZT trigger mask function The QR ZT trigger mask function is shown below figure 33. When switching is set ON -> OFF, super position of noise may occur at the QR ZT pin. At such times, the QR\_ZT comparator is masked for the T<sub>ztmask</sub> time to prevent QR\_ZT comparator operation errors. Figure 33. ZT trigger mask Function - A: QR OUT OFF=>ON - B: QR OUT ON=>OFF - C: Because of generation of QR\_ZT pin noise, $T_{ZTMASK}$ doesn't operate the QR\_ZT comparator. - D: Same as A - E: Same as B - F: Same as C - G: Same as A ## (5-6)ZT time out function(Figeure34) After the ZT comparator is detected, this function forcibly turns switching ON if the following is not detected, even when $T_{ztout}$ (15us typ) has elapsed. If, the secondary output voltage is low, the auxiliary coil voltage VA is reduced, and the QR\_ZT pin voltage drops below $V_{zt1}$ (100mVtyp). In such cases, this function turns switching ON forcibly. As for $T_{ztout}$ , since 15 us (typ) = 66.7kHz, when the maximum frequency is in frequency reduction mode, the QR\_ZT timeout time depends on the frequency reduction mode Figure 34. ZT Time out Function - A: QR ZT < V<sub>ZT1</sub>, DC/DC is ON. Count maximum frequency at this point. - B: DC/DC ON=>OFF - C: Because noise is generated at QR ZT pin, TZTMASK doesn't operate QR ZT comparator. - D: DC/DC OFF=>ON - E: Same as B - F: Same as C - G: Count maximum frequency - H: Because 1cycle>T<sub>ZTOUT</sub>, forcibly be DC/DC OFF=>ON # (5-7)Soft start operations Normally, when the power supply is turned ON, a large current flows to the AC/DC power supply. The BM1050AF builds-in a soft start function to prevent large changes in the output voltage and output current during startup. this function is reset when the VCC pin voltage is at $V_{UVLO2}(7.0V \text{ typ})$ or below, soft start is performed again at the next AC power-on. During a soft start, the following post-startup operations are performed. (See turn OFF described in section 5-1) Start to 1ms -> Set to 25% when CS limiter value is normal 1ms PFC normal status -> Set to 75% when CS limiter value is normal ## (5-8)Overload protection function/Overload protection mode switching The overload protection function monitors the overload status of the secondary output current at the FB pin, and fixes the OUT pin at low level when overload status is detected. During overload status, current no longer flows to the photocoupler, so the QR\_FB pin voltage rises. When this status continues for the T<sub>FOLP</sub> time (64ms typ), it is considered an over load, and the OUT pin is fixed at low level. Once the QR\_FB pin voltage exceeds $V_{\text{FOLP1a}}(2.8\text{V typ})$ , if it drops to lower than $V_{\text{FOLP1b}}(2.6\text{V typ})$ during the $T_{\text{FOLP}}$ time (64ms typ), the overload protection timer is reset. At startup, the QR\_FB voltage is pulled up to the internal voltage by pull-up resistor, and operation starts once the voltage reaches $V_{\text{FOLP1a}}(2.8\text{V typ})$ or above. Therefore, the design must set the QR\_EB voltage at or below the $V_{\text{FOLP1b}}(2.6\text{V typ})$ voltage within the $T_{\text{FOLP}}(64\text{ms typ})$ time. In other words, the secondary output voltage start time must be set to within $T_{\text{FOLP}}(64\text{ms typ})$ after IC startup. When an overload is detected, either auto recovery mode or latch mode can be selected for the BM1050AF. When pull-down resistance $R_{\text{FOLP}}$ (100k $\Omega$ typ) is attached to QR\_FB pin, latch mode is set. Do not attach any $R_{\text{FOLP}}$ value other than 100k $\Omega$ typ, since that would prevent latching due to the IC7s internal resistance ratio. To release latching after selecting latch mode, first unplug the power supply, and then set VCC<V<sub>LATCH</sub> (typ=6.5V) to release latching. (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. ## (5-9)QR ZT pin OVP(Over Voltage Protection) An OVP (Over Voltage Protection) function is built in for the QR ZT pin. When the QR\_ZT pin voltage reaches $V_{\text{ZLT}}$ (TYP=3.5V),over voltage status is detected. QR\_ZT pin OVP protection performed latch mode. A mask time defined as T<sub>LATCH</sub> (TYP=150us) is built in for the QR\_ZT pin OVP function. When QR\_ZT OVP status continues for 150us, overvoltage is detected. This function masks any surges (etc.) that occur at the pin. See the illustration in Figure 35. (Like VCC OVP, T<sub>LATCH</sub> (TYP=150us) is built in) Figure 35. ZTOVP and Latch mask Function - A: DC/DC pulse operates. QR ZT pin operates too. - B: QR\_ZT pin voltage>V<sub>ZTL</sub> (TYP=3.5V) - C: QR\_ZT pin voltage > V<sub>ZTL</sub> (TYP=3.5V) state within T<sub>COMP</sub> (typ=150us), returns to normal DC/DC operation. - D: QR\_ZT pin voltage > V<sub>ZTL</sub> (TYP=3.5V) - E: QR\_ZT pin voltage > V<sub>ZTL</sub> (TYP=3.5V) state continues T<sub>COMP</sub> (typ=150us), operates latch and DC/DC OFF. (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. # (5-10) Quasi-resonant DC/DC block protection operation mode Show every protection function operation mode table 6. FB pin over load protection function is able to change AUTR/LATCH by FB pin pull down resistance. (Note) When the latch mode is used, it is necessary to apply $3.5V\sim4.5V$ to VREF terminal from the outside. | ITEM | contents | LATCH/AUTOR=GND | | | | LATCH/AUTOR=VREF | | | | |------------|--------------------------------------------------|--------------------------------------------------------|------------------------------|-------------------------------|----------------------------|-------------------------------------------------------|---------------------------------------|---------------------------|----------------------------| | | | detection<br>method | operation<br>at detection | release<br>mothod | operaction<br>at detection | detection<br>method | operation<br>at detection | release<br>mothod | operaction<br>at detection | | QR_FB_OLP1 | | QR_FB>2.8V state<br>continues 250ms<br>(QR_FB rising) | DC/DC part operation stop | QR_FB<2.6V<br>(QR_FB falling) | normal operation | same as LATCH/AUTOR=GND | | | | | QR_FB_OLP2 | QR_FB pin<br>over current protection<br>function | QR_FB>3.6V<br>(QR_FB rising) | DC/DC part operation stop | QR_FB<3.4V<br>(QR_FB falling) | normal operation | same as LATCH/AUTOR=GND | | | | | QR_ZT OVP | over voltage protection | QR_ZT>3.5V state<br>continue 150us<br>(QR QR ZTrising) | DC/DC part<br>operation stop | QR_ZT<3.5V<br>(QR_ZT falling) | | QR_ZT>3.5V state<br>continues 150us<br>(QR ZT rising) | DC/DC part<br>LATCH operation<br>stop | VCC<6.5V<br>(VCC falling) | normal operation | Table 6. Protection Circuit Operation Mode of Quasi-resonant DC/DC # (6)Power Factor Correction Circuit (PFC: Power Factor Correction)Part Power Factor Correction Circuit is peak current control method of fixed frequency. It is possible to supply proper system as PFC by monitoring P\_VS pin, P\_CS pin, and P\_BO. It is possible to control the MOSFET ON width by monitoring output voltage at P\_VS pin, AC input voltage at P\_BO pin, and MOSFET current at P\_CS pin. The switching frequency is $F_{PSW1}$ (typ=65kH), built in frequency hopping function (±4kHz), and contribute to low EMI. Following is detail explanation of PFC (reference figure36). Figure 36. Diagram of PFC block # (6-1) gm AMP P\_VS pin monitors a divide voltage between resistors of PFC output voltage. P\_VS pin is piled up ripple voltage of AC frequency (50kHz/60kHz). The gmAMP filters this ripple voltage and controls the voltage level of P\_VSEO, by responding to error of P\_VS pin voltage P\_VS pin voltage and internal reference voltage $V_{VSAMP}$ (typ 2.5V). Please set cut-off frequency of filter at P\_VSEO pin showed in figure 37, to about 5~10Hz. Gm constant is designed 44[uA/V]. Figure 37. Diagram of gmAMP # (6-2)Monitor of input voltage PFC is monitored AC input voltage at the P BO pin. Because the range of input voltage at P\_BO pin is 0~1.8V, please select Rbo1 and Rbo2 to set P\_BO voltage in the range. Refer to block figure at figure38. Figure 38. Diagram of Input Voltage Monitor ## (6-3)Maximum power limiting function PFC maximum power is also larger as input voltage is larger. To compensate this maximum power, PFC built-in Maximum power limiting. Maximum power is in proportion to the square of output of multiplier V\_MULT, so it is possible to correct that maximum power depends on input voltage by dividing P\_BO voltage by P\_BOPK voltage which is peak voltage of P\_BO pin. Figure 39. Diagram of Maximum Power Restriction Function ## (6-4)Multiplier A multiplier is calculated gmAMP output voltage and P\_BO pin voltage, and P\_BOPK pin voltage. Following is formula of Multiplier output. $$V_{MULT} = \frac{K1 \times \{V(P\_BO) \times K_2 \times V(P\_VSEO)\}}{K_3 \times \{V(P\_BOPK)\}}$$ $$= K \times V(P\_BO) \times V(P\_VSEO) / (V(P\_BOPK))$$ V<sub>MULT</sub>: Multiplier output voltage K: Multiplier constant #### (6-5) Switching frequency Switching frequency is averaged typ.65kHz. MAX DUTY is $D_{MAX}$ (typ 94%), always the period has OFF width. PFC built in frequency hopping function, frequency changes every 500us. The amplitude is $F_{PSWEL}$ (typ=±4kHz) The cycle is $F_{PSH}$ (typ = 125Hz)( figure40). By this function, frequency spectrums are diffused, and contribute to low EMI. Figure 40. Frequency Hopping Function # (6-6)LEB(Leading Edge Blanking) function When the switching MOSFET is turned ON, surge current occurs at each capacitor charge /discharge or drive current. For that, P CS voltage rise temporarily, over current limiter may be detected errors. To prevent detection errors blanking time is built in during $T_{PLEB}$ (typ=250ns) from P\_OUT pin changing L $\rightarrow$ H... This blanking function enables a reduction of P\_CS pin noise filter. ## (6-7) Over current protection function P\_CS pin built in over current protection function for MOSFET. This function operates in pulse by pulse, and detects over current. Over current detection voltage is changed by P\_BOPK pin voltage. Over current detection voltage is $V_{PCS1}$ (typ = 1.16V) at P\_BOPK voltage = 0.56V, $V_{PCS2}$ (typ = 0.60V) at P\_BOPK voltage = 1.30V. Show figure41 changing of over current detection voltage by P BOPK pin voltage. Over-current detection value I<sub>PCS</sub> is decided I<sub>PCS</sub>=V<sub>PCS</sub>/R<sub>s</sub> by external resistance R<sub>s</sub> at figure 42. P\_BOPK pill voltage i eculiarity[v] Figure 41. Over-current detection Voltage - P\_BOPK Voltage Peculiarity Figure 42. Diagram of Over current Protection # (6-8)P\_VS short protection function PFC built in short protection function at P\_VS. Switching is stopped at P\_VS voltage<V<sub>P\_SHORT</sub> (0.30Vtyp). Figure 43. P\_VS Short Protection Operation ## (6-9) Gain increase function in P VS low voltage Dropping output voltage by suddenly load change, because PFC voltage response is slow, output voltage is low for a long time. Therefore, PFC is speed up voltage control loop gain when P\_VS pin voltage is low up to $V_{PGUP}(typ = 2.25V)(Output voltage - 10\%)$ . In the operation, ON-duty at P\_OUT pin increases, PFC prevents from output voltage dropping for a long time. This operation is stopped when P\_VS pin voltage is upper than $V_{GUP}(typ=2.25V)$ . # (6-10)P VS first over voltage protection function In case of output voltage is rise by starting up or output load suddenly change, because PFC voltage response is slow, output voltage is high for a long time. Therefore, PFC is speed up voltage control loop gain when P\_VS pin voltage is rise $V_{P_{-}OVP^{1}}$ (typ=2.625). In this operation, ON-duty at P\_OUT pin decrease, PFC prevents from output voltage rising for a long time. This operation is stopped when P\_VS pin voltage is lower than $V_{P_{-}OVP^{1}}$ (typ=2.625V). ## (6-11)P VS second over voltage protection function PFC built in second over voltage protection, for the case that $P_VS$ voltage exceeds over first over voltage protection voltage $V_{P_DVP1}$ . It is possible to switch Latch protection (LATCH/AUTOR=H) or auto recovery (LATCH/AUTOR=L) by LATCH/AUTOR pin. In case of latch operation, $P_VS$ pin voltage exceeds $V_{P_DVP2}$ (typ=2.725V)(output voltage pulse9%) during $T_{P_DVP2}$ (Typ=32ms), PFC switching is stopped. In case of auto recovery, P\_VS pin voltage is exceeded $V_{P_{Q}OVP2}$ (typ=2.725V), switching is stopped instantly. When P\_VS pin voltage decrease lower than $V_{P_{Q}OVP2}$ (typ=2.725V), switching operation is re-start. Refer to figure44. (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. Figure 44. VS Second Over Voltage Protection (at auto recovery mode) Figure 45. Operation of P VS Second Over Voltage Protection (at latch mode) Switching is stopped by second over voltage protection in the case that the P\_VS pin loop of output voltage is open loop. ## (6-12)PFC burst operation PFC built-in burst operation for preventing PFC output voltage from rising at light load. This function is that PFC monitors P VSEO pin at light load, switched burst operation or not. Burst operation voltage depends on P\_BOPK voltage. In case of P\_BOPK voltage = 0.56V, burst function operates when P\_VSEO voltage is lower than VSEO= $V_{P\_BURST}$ (0.266V typ). In case of P\_BOPK voltage = 1.30V, burst function operates when P\_VSEO voltage is lower than VSEO= $V_{P\_BURST1}$ (0.128V typ) Refer to the change of burst voltage for P\_BOPK voltage figure46. Figure 46. Diagram of P VSEO burst voltage by P BOPK voltage # (6-13) Operation mode of PFC block protection Show operation mode every protection function at Table7. (Note) When the latch mode is used, it is necessary to apply 3.5V~4.5V to VREF terminal from the outside. Table 7. Protection Circuit Operation mode of PFC | ITEM | contents | LATCH/AUTOR=GND | | | | LATCH/AUTOR=VREF | | | | |--------------------------|-----------------------------------------------------|------------------------------|----------------------------|-------------------------------|----------------------------|------------------------------|--------------------------------------------|---------------------------|----------------------------| | | | detection<br>method | operation<br>at detection | release<br>mothod | operaetion<br>at detection | detection<br>method | operation<br>at detection | release<br>mothod | operaction<br>at detection | | P_VS SHORT<br>PROTECTION | P_VS PIN<br>short protection function | P_VS<0.30V<br>(P_VS falling) | PFCpart<br>operation stop | P_VS>0.30V<br>(P_VS rising) | normal operation | Same as LATCH/AUTOR=GND | | | | | P_VS GAIN<br>INCREASING | P_VS PIN<br>low voltage gain increasing<br>function | P_VS<2.25V<br>(P_VS falling) | GMAMP GAIN<br>INCREASE | P_VS>2.25V<br>(P_VSrising) | normal operation | Same as LATCH/AUTOR=GND | | | | | P_VS OVP1 | P_VS PIN<br>over voltage protection<br>function1 | P_VS>2.625V<br>(P_VS rising) | GM AMPGAIN<br>DECREASE | P_VS<2.625V<br>(P_VS falling) | normal operation | Same as LATCH/AUTOR=GND | | | | | P_VS OVP2 | P_VS PIN<br>over voltage protection<br>function2 | P_VS>2.725V<br>(P_VS rising) | PFC part<br>operation stop | P_VS<2.725V<br>(P_VS falling) | normal operation | P_VS>2.725V<br>(P_VS rising) | PFC part, DC/DC part latch operation stops | VCC<6.5V<br>(VCC falling) | normal operation | Fig-47-58 Max. Gm amplifier source current Fig-47-59 Max. Gm amplifier sink current Fig-47-60 P\_VSEO stop voltage1 Fig-47-70 P\_VS over voltage protection voltage Fig-47-71 P\_VS over voltage protection timer # Thermal loss The thermal design should set operation for the following conditions. (Since the temperature shown below is the guaranteed temperature, be sure to take a margin into account.) - 1. The ambient temperature Ta must be 85°C or less. - 2. The IC's loss must be within the allowable dissipation Pd. The thermal abatement characteristics are as follows. (Figure 47) Figure 48. SOP24 Temperature reduction peculiarity ### Use-related cautions ### (1) Absolute maximum ratings Damage may occur if the absolute maximum ratings such as for applied voltage or operating temperature range are exceeded, and since the type of damage (short, open circuit, etc.) cannot be determined, in cases where a particular mode that may exceed the absolute maximum ratings is considered, use of a physical safety measure such as a fuse should be investigated. # (2) Power supply and ground lines In the board pattern design, power supply and ground lines should be routed so as to achieve low impedance. If there are multiple power supply and ground lines, be careful with regard to interference caused by common impedance in the routing pattern. With regard to ground lines in particular, be careful regarding the separation of large current routes and small signal routes, including the external circuits. Also, with regard to all of the LSI's power supply pins, in addition to inserting capacitors between the power supply and ground pins, when using capacitors there can be problems such as capacitance losses at low temperature, so check thoroughly as to whether there are any problems with the characteristics of the capacitor to be used before determining constants. # (3) Ground potential The ground pin's potential should be set to the minimum potential in relation to the operation mode. #### (4) Pin shorting and attachment errors When attaching ICs to the set board, be careful to avoid errors in the IC's orientation or position. If such attachment errors occur, the IC may become damaged. Also, damage may occur if foreign matter gets between pins, between a pin and a power supply line, or between ground lines. #### (5) Operation in strong magnetic fields Note with caution that these products may become damaged when used in a strong magnetic field. #### (6) Input pins In IC structures, parasitic elements are inevitably formed according to the relation to potential. When parasitic elements are active, they can interfere with circuit operations, can cause operation faults, and can even result in damage. Accordingly, be careful to avoid use methods that enable parasitic elements to become active, such as when a voltage that is lower than the ground voltage is applied to an input pin. Also, do not apply voltage to an input pin when there is no power supply voltage being applied to the IC. In fact, even if a power supply voltage is being applied, the voltage applied to each input pin should be either below the power supply voltage or within the guaranteed values in the electrical characteristics. #### (7) External capacitors When a ceramic capacitor is used as an external capacitor, consider possible reduction to below the nominal capacitance due to current bias and capacitance fluctuation due to temperature and the like before determining constants. ## (8) Thermal design The thermal design should fully consider allowable dissipation (Pd) under actual use conditions. Also, use these products within ranges that do not put output Tr beyond the rated voltage and ASO. ## (9) Rush current In a CMOS IC, momentary rush current may flow if the internal logic is undefined when the power supply is turned ON, so caution is needed with regard to the power supply coupling capacitance, the width of power supply and GND pattern wires, and how they are laid out. # (10) Handling of test pins and unused pins Test pins and unused pins should be handled so as not to cause problems in actual use conditions, according to the descriptions in the function manual, application notes, etc. Contact us regarding pins that are not described. # (11) Document contents Documents such as application notes are design documents used when designing applications, and as such their contents are not guaranteed. Before finalizing an application, perform a thorough study and evaluation, including for external parts. # • Physical Dimension Tape and Reel Information # Marking Diagram # **Revision History** | Date | Revision | Changes | | | | |-------------|----------|--------------------------------------------------------------------|--|--|--| | 15.Mar.2013 | 001 | New Release | | | | | 7.Feb.2014 | 002 | Correction of errors | | | | | 11.Apr.2015 | 003 | P13, P16, P17, P23, P25, P31, P32, P37, P38 | | | | | | | The note external application of VREF when the latch mode is used. | | | | | 11.Apr.2015 | 003 | P12 Figure4->Figure6 (Reference of start-up time) | | | | | 11.Apr.2015 | 003 | P25 Figure25->Figure24 | | | | | 11.Apr.2015 | 003 | P25 Figure26->Figure25 | | | | # **Notice** # **Precaution on using ROHM Products** Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications. (Note1) Medical Equipment Classification of the Specific Applications | JAPAN | USA | EU | CHINA | |---------|-----------|----------|------------| | CLASSⅢ | CL ACCIII | CLASSIIb | П 20 | | CLASSIV | CLASSⅢ | CLASSⅢ | - CLASSIII | - 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures: - [a] Installation of protection circuits or other protective devices to improve system safety - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure - 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary: - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub> - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items - [f] Sealing or coating our Products with resin or other coating materials - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering - [h] Use of the Products in places subject to dew condensation - 4. The Products are not subject to radiation-proof design. - 5. Please verify and confirm characteristics of the final or mounted products in using the Products. - 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability. - 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature. - 8. Confirm that operation temperature is within the specified range described in the product specification. - 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document. # Precaution for Mounting / Circuit board design - 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability. - 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance. For details, please refer to ROHM Mounting specification # **Precautions Regarding Application Examples and External Circuits** - 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics. - 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information. #### **Precaution for Electrostatic** This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control). # **Precaution for Storage / Transportation** - 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where: - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2 - [b] the temperature or humidity exceeds those recommended by ROHM - [c] the Products are exposed to direct sunshine or condensation - [d] the Products are exposed to high Electrostatic - 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period. - 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton. - 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period. # **Precaution for Product Label** QR code printed on ROHM Products label is for ROHM's internal use only. ## **Precaution for Disposition** When disposing Products please dispose them properly using an authorized industry waste company. ## **Precaution for Foreign Exchange and Foreign Trade act** Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export. ## **Precaution Regarding Intellectual Property Rights** - 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. - 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software). - 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein. # **Other Precaution** - 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM. - 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM. - In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons. - 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties. Notice-PGA-E Rev.001 ## **General Precaution** - 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document. - 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative. - 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information. **Notice – WE** © 2015 ROHM Co., Ltd. All rights reserved. Rev.001