## **INTEGRATED CIRCUITS** # DATA SHEET # PCF2116 family LCD controller/drivers Product specification Supersedes data of 1996 Oct 25 File under Integrated Circuits, IC12 1997 Apr 07 # LCD controller/drivers # PCF2116 family | CONTE | NTS | 9.3 | Entry mode set | |--------------|---------------------------------------------------|--------------|---------------------------------------------------------------| | 1 | FEATURES | 9.4<br>9.5 | Display on/off control Cursor/display shift | | 2 | APPLICATIONS | 9.6 | Function set | | | GENERAL DESCRIPTION | 9.7 | Set CGRAM address | | 3 | | 9.8 | Set DDRAM address | | 3.1 | Packages | 9.9 | Read busy flag and address | | 4 | ORDERING INFORMATION | 9.10 | Write data to CGRAM or DDRAM | | 5 | BLOCK DIAGRAM | 9.11 | Read data from CGRAM or DDRAM | | 6 | PINNING | 10 | INTERFACE TO MICROCONTROLLER (PARALLEL INTERFACE) | | 7 | PIN FUNCTIONS | 44 | · | | 7.1 | RS: register select (parallel control) | 11 | INTERFACE TO MICROCONTROLLER (I <sup>2</sup> C-BUS INTERFACE) | | 7.2 | R/W: read/write (parallel control) | | | | 7.3 | E: data bus clock | 11.1 | Characteristics of the I <sup>2</sup> C-bus | | 7.4 | DB0 to DB7: data bus | 11.2 | Bit transfer | | 7.5 | C1 to C60: column driver outputs | 11.3<br>11.4 | START and STOP conditions | | 7.6 | R1 to R32: row driver outputs | | System configuration | | 7.7 | VLCD: LCD power supply | 11.5<br>11.6 | Acknowledge<br>I <sup>2</sup> C-bus protocol | | 7.8 | V0: VLCD control input | | • | | 7.9 | OSC: oscillator | 12 | LIMITING VALUES | | 7.10<br>7.11 | SCL: serial clock line<br>SDA: serial data line | 13 | HANDLING | | 7.11<br>7.12 | SA0: address pin | 14 | DC CHARACTERISTICS | | 7.12 | T1: test pad | 15 | DC CHARACTERISTICS (PCF2116K) | | 8 | FUNCTIONAL DESCRIPTION | 16 | AC CHARACTERISTICS | | 8.1 | LCD supply voltage generator, PCF2114x and | 17 | TIMING CHARACTERISTICS | | | PCF2116x | 18 | APPLICATION INFORMATION | | 8.2 | LCD supply voltage generator, PCF2116K | 18.1 | 8-bit operation, 1-line display using internal | | 8.3 | Character generator ROM (CGROM) | | reset | | 8.4<br>8.5 | LCD bias voltage generator Oscillator | 18.2 | 4-bit operation, 1-line display using internal | | 8.6 | External clock | | reset | | 8.7 | Power-on reset | 18.3 | 8-bit operation, 2-line display | | 8.8 | Registers | 18.4 | I <sup>2</sup> C operation, 1-line display | | 8.9 | Busy Flag | 18.5 | Initializing by instruction | | 8.10 | Address Counter (AC) | 19 | BONDING PAD LOCATIONS | | 8.11 | Display data RAM (DDRAM) | 20 | PACKAGE OUTLINE | | 8.12 | Character generator ROM (CGROM) | 21 | SOLDERING | | 8.13 | Character generator RAM (CGRAM) | | | | 8.14 | Cursor control circuit | 22 | DEFINITIONS | | 8.15 | Timing generator | 23 | LIFE SUPPORT APPLICATIONS | | 8.16 | LCD row and column drivers | 24 | PURCHASE OF PHILIPS I2C COMPONENTS | | 8.17 | Programming MUX 1 : 16 displays with the PCF2114x | | | | 8.18 | Programming MUX 1:32 displays with the | | | | | PCF2114x | | | | 8.19 | Reset function | | | | 9 | INSTRUCTIONS | | | | 9.1 | Clear display | | | Return home 9.2 ## LCD controller/drivers ## PCF2116 family #### 1 FEATURES - · Single chip LCD controller/driver - 1 or 2-line display of up to 24 characters per line, or 2 or 4 lines of up to 12 characters per line - 5 × 7 character format plus cursor; 5 × 8 for kana (Japanese syllabary) and user defined symbols - · On-chip: - generation of LCD supply voltage (external supply also possible) - generation of intermediate LCD bias voltages - oscillator requires no external components (external clock also possible) - Display data RAM: 80 characters - Character generator ROM: 240 characters - Character generator RAM: 16 characters - 4 or 8-bit parallel bus or 2-wire I2C-bus interface - CMOS/TTL compatible - 32 row. 60 column outputs - MUX rates 1:32 and 1:16 - Uses common 11 code instruction set - Logic supply voltage range, V<sub>DD</sub> V<sub>SS</sub>: 2.5 to 6 V - Display supply voltage range, V<sub>DD</sub> V<sub>LCD</sub>: 3.5 to 9 V - · Low power consumption - I<sup>2</sup>C-bus address: 011101 SA0. ## 2 APPLICATIONS - · Telecom equipment - · Portable instruments - Point-of-sale terminals. #### 3 GENERAL DESCRIPTION The PCF2116 family of LCD controller/drivers consists of the PCF2116x, the PCF2114x and the PCF2116K. The term 'PCF2116' is used to refer to all devices for common information. Specific information is given in separate paragraphs. The 'x' in 'PCF2116x' and 'PCF2114x' represents a specific letter code for a character set in the character generator ROM (CGROM). The different character sets currently available are specified by the letters A, C, and G (see Figs 8 to 10). Other character sets are available on request. The PCF2116 is a low-power CMOS LCD controller and driver, designed to drive a split screen dot matrix LCD display of 1 or 2 lines by 24 characters or 2 or 4 lines by 12 characters with $5\times 8$ dot format. All necessary functions for the display are provided in a single chip, including on-chip generation of LCD bias voltages, resulting in a minimum of external components and lower system power consumption. The chip contains a character generator and displays alphanumeric and kana (Japanese) characters. The PCF2116 interfaces to most microcontrollers via a 4 or 8-bit bus or via the 2-wire $\rm I^2C$ -bus. To allow partial V\_DD shutdown the ESD protection system of the SCL and SDA pins does not use a diode connected to V\_DD. The PCF2116K differs from the other members of the family in that: - V<sub>LCD</sub>/V<sub>OP</sub> generation is different (see Section 8.1) - It is available with character set C only (see Fig.9). #### 4 ORDERING INFORMATION | TYPE | | PACKAGE | | |-----------------------|---------|-------------------------------------------------------------------------|----------| | NUMBER <sup>(1)</sup> | NAME | DESCRIPTION | VERSION | | PCF2116xU/10 | _ | chip on flexible film carrier | _ | | PCF2114xU/10 | _ | chip on flexible film carrier | _ | | PCF2116xU/12 | _ | chip with bumps on flexible film carrier | _ | | PCF2114xU/12 | _ | chip with bumps on flexible film carrier | _ | | PCF2116xHZ | LQFP128 | plastic low profile quad flat package; 128 leads; body 14 × 20 × 1.4 mm | SOT425-1 | #### Note 1. The letter 'x' in the type number represents the letter of the required built-in character set: A, C or G. ## LCD controller/drivers ## PCF2116 family ## 5 BLOCK DIAGRAM # LCD controller/drivers # PCF2116 family ## 6 PINNING | SYMBOL | LQFP128 | FFC PAD | TYPE | DESCRIPTION | |-------------------|------------|-----------|------|-----------------------------------------------| | R31 | 1 | 27 | 0 | LCD row driver output | | n.c. | 2 and 3 | _ | _ | not connected | | R32 | 4 | 28 | 0 | LCD row driver output | | C60 to C30 | 5 to 35 | 29 to 59 | 0 | LCD column driver outputs 60 to 30 | | n.c. | 36 and 37 | _ | _ | not connected | | C29 to C2 | 38 to 65 | 60 to 87 | 0 | LCD column driver outputs 29 to 2 | | n.c. | 66 and 67 | _ | _ | not connected | | C1 | 68 | 88 | 0 | LCD column driver output 1 | | R24 to R17 | 69 to 76 | 89 to 96 | 0 | LCD row driver outputs | | R8 to R1 | 77 to 84 | 97 to 104 | 0 | LCD row driver outputs | | n.c. | 85 and 86 | _ | _ | not connected | | DB7 | 87 | 105 | I/O | 1 bit of 8-bit bidirectional data bus | | SCL | 88 | 106 | I | I <sup>2</sup> C-bus serial clock input | | DB6 | 89 | 107 | I/O | 1 bit of 8-bit bidirectional data bus | | SDA | 90 | 108 | I/O | I <sup>2</sup> C-bus serial data input/output | | DB5 | 91 | 109 | I/O | 1 bit of 8-bit bidirectional data bus | | V <sub>0</sub> | 92 | 110 | I | control input for V <sub>LCD</sub> | | V <sub>LCD1</sub> | 93 | 111 | I/O | LCD supply voltage input/output 1 | | DB4 | 94 | 112 | I/O | 1 bit of 8-bit bidirectional data bus | | V <sub>LCD2</sub> | 95 | 113 | I/O | LCD supply voltage input/output 2 | | DB3 | 96 | 114 | I/O | 1 bit of 8-bit bidirectional data bus | | V <sub>LCD3</sub> | 97 | 115 | I/O | LCD supply voltage input/output 3 | | DB2 | 98 | 116 | I/O | 1 bit of 8-bit bidirectional data bus | | n.c. | 99 to 101 | _ | _ | not connected | | OSC | 102 | 1 | I | oscillator/external clock input | | DB1 | 103 | 2 | I/O | 1 bit of 8-bit bidirectional data bus | | $V_{DD2}$ | 104 | 3 | Р | supply voltage 2 | | DB0 | 105 | 4 | I/O | 1 bit of 8-bit bidirectional data bus | | $V_{DD1}$ | 106 | 5 | Р | supply voltage 1 | | SA0 | 107 | 6 | I | I <sup>2</sup> C-bus address pin | | E | 108 | 7 | I | data bus clock input (parallel control) | | V <sub>SS1</sub> | 109 | 8 | Р | ground (logic) 1 | | R/W | 110 | 9 | I | read/write input (parallel control) | | T1 | 111 | 10 | I | test pad (connect to V <sub>SS</sub> ) | | V <sub>SS2</sub> | 112 | 11 | Р | ground (logic) 2 | | RS | 113 | 12 | I | register select input (parallel control) | | n.c. | 114 | _ | _ | not connected | | R9 to R16 | 115 to 122 | 13 to 20 | 0 | LCD row driver outputs | | R25 to R30 | 123 to 128 | 21 to 26 | 0 | LCD row driver outputs | ## LCD controller/drivers ## PCF2116 family ## LCD controller/drivers ## PCF2116 family #### 7 PIN FUNCTIONS #### 7.1 RS: register select (parallel control) RS selects the register to be accessed for read and write when the device is controlled by the parallel interface. RS = logic 0 selects the instruction register for write and the Busy Flag and Address Counter for read. RS = logic 1 selects the data register for both read and write. There is an internal pull-up on pin RS. ## 7.2 R/W: read/write (parallel control) $R/\overline{W}$ selects either the read ( $R/\overline{W}$ = logic 1) or write ( $R/\overline{W}$ = logic 0) operation when control is by the parallel interface. There is an internal pull-up on this pin. #### 7.3 E: data bus clock The E pin is set HIGH to signal the start of a read or write operation when the device is controlled by the parallel interface. Data is clocked in or out of the chip on the negative edge of the clock. Note that this pin must be tied to logic 0 (V<sub>SS</sub>) when I<sup>2</sup>C-bus control is used. #### 7.4 DB0 to DB7: data bus The bidirectional, 3-state data bus transfers data between the system controller and the PCF2116. DB7 may be used as the Busy Flag, signalling that internal operations are not yet completed. In 4-bit operations the 4 higher order lines DB4 to DB7 are used; DB0 to DB3 must be left open circuit. There is an internal pull-up on each of the data lines. Note that these pins must be left open circuit when I<sup>2</sup>C-bus control is used. #### 7.5 C1 to C60: column driver outputs These pins output the data for pairs of columns. This arrangement permits optimized chip-on-glass (COG) layout for 4-line by 12 characters. #### 7.6 R1 to R32: row driver outputs These pins output the row select waveforms to the left and right halves of the display. #### 7.7 V<sub>LCD</sub>: LCD power supply Negative power supply for the liquid crystal display. This may be generated on-chip or supplied externally. #### 7.8 V<sub>0</sub>: V<sub>LCD</sub> control input The input level at this pin determines the generated $V_{\text{LCD}}$ output voltage. #### 7.9 OSC: oscillator When the on-chip oscillator is used this pin must be connected to $V_{DD}$ . An external clock signal, if used, is input at this pin. #### 7.10 SCL: serial clock line Input for the I<sup>2</sup>C-bus clock signal. #### 7.11 SDA: serial data line Input/output for the I<sup>2</sup>C-bus data line. #### 7.12 SA0: address pin The hardware sub-address line is used to program the device sub-address for 2 different PCF2116s on the same I<sup>2</sup>C-bus. ## 7.13 T1: test pad Must be connected to $V_{SS}$ . Not user accessible. #### 8 FUNCTIONAL DESCRIPTION (see Fig.1) # 8.1 LCD supply voltage generator, PCF2114x and PCF2116x The on-chip voltage generator is controlled by bit G of the 'Function set' instruction and $V_0$ . $V_0$ is a high-impedance input and draws no current from the system power supply. Its range is between $V_{SS}$ and $V_{DD}-1\ V$ . When $V_0$ is connected to $V_{DD}$ the generator is switched off and an external voltage must be supplied to pin $V_{LCD}.$ This may be more negative than $V_{SS}.$ When G = logic 1 the generator produces a negative voltage at pin $V_{LCD}$ , controlled by the input voltage at pin $V_0$ . The LCD operating voltage is given by the relationship: $$V_{OP} = 1.8V_{DD} - V_0$$ Where: $$V_{OP} = V_{DD} - V_{LCD}$$ $$V_{LCD} = V_0 - (0.8V_{DD})$$ When G = logic 0, the generated output voltage $V_{LCD}$ is equal to $V_0$ (between $V_{SS}$ and $V_{DD}$ ). In this instance: $$V_{OP} = V_{DD} - V_0$$ When $V_{LCD}$ is generated on-chip the $V_{LCD}$ pin should be decoupled to $V_{DD}$ with a suitable capacitor. $V_{DD}$ and $V_{0}$ must be selected to limit the maximum value of $V_{OP}$ to 9 V. Figure 3 shows the two generator control characteristics. ## LCD controller/drivers ## PCF2116 family ## 8.2 LCD supply voltage generator, PCF2116K In the PCF2116K version, $V_0$ is connected through an on-chip resistor ( $R_0$ ) to $V_{LCD}$ . Resistor $R_0$ has a nominal value of 1 M $\Omega$ and draws a typical current of 4 $\mu$ A from the pin $V_0$ . A constant voltage (equal to 1.34 $V_{DD}$ ) is always present across $R_0$ . The voltage range of the PCF2116K is between $V_{SS}$ and $V_{DD}-0.5~V$ (see Fig.4). When $V_0$ is connected to $V_{DD}$ the generator is switched off and an external voltage must be supplied to pin $V_{LCD}$ . This may be more negative than $V_{SS}$ . When G = logic 1 the generator produces a negative voltage at pin $V_{LCD}$ , controlled by the input voltage at pin $V_0$ . The LCD operating voltage is given by the relationship: $$V_{OP} = 2.34V_{DD} - V_0$$ Where: $$V_{OP} = V_{DD} - V_{LCD}$$ $$V_{LCD} = V_0 - (1.34V_{DD})$$ When G = logic 0, the generated output voltage $V_{LCD}$ is equal to $V_0$ (between $V_{SS}$ and $V_{DD}$ ). In this instance: $$V_{OP} = V_{DD} - V_0$$ #### 8.3 Character generator ROM (CGROM) The standard character sets A, C and G are available for the PCF2114x and PCF2116x. Standard character set C is available for the PCF2116K. #### 8.4 LCD bias voltage generator The intermediate bias voltages for the LCD display are also generated on-chip. This removes the need for an external resistive bias chain and significantly reduces the system power consumption. The optimum levels depend on the multiplex rate and are selected automatically when the number of lines in the display is defined. The optimum value of $V_{OP}$ depends on the multiplex rate, the LCD threshold voltage ( $V_{th}$ ) and the number of bias levels and is given by the relationships in Table 1.Using a 5-level bias scheme for 1 : 16 MUX rate allows $V_{OP} < 5$ V for most LCD liquids. The effect on the display contrast is negligible. **Table 1** Optimum values for V<sub>OP</sub> 1:32 # MUX RATE NUMBER OF BIAS LEVELS V<sub>OP</sub>/V<sub>th</sub> DISCRIMINATION V<sub>on</sub>/V<sub>off</sub> 1:16 5 3.67 1.277 #### 8.5 Oscillator The on-chip oscillator provides the clock signal for the display system. No external components are required. Pin OSC must be connected to $V_{\rm DD}$ . #### 8.6 External clock If an external clock is to be used, it must be input at pin OSC. The resulting display frame frequency is given by $f_{frame} = \frac{1}{2304} f_{osc}$ . A clock signal must always be present, otherwise the LCD may be frozen in a DC state. #### 8.7 Power-on reset The power-on reset block initializes the chip after power-on or power failure. #### 8.8 Registers The PCF2116 has two 8-bit registers, an Instruction Register (IR) and a Data Register (DR). The Register Select signal (RS) determines which register will be accessed. The instruction register stores instruction codes such as 'Display clear' and 'Cursor shift', and address information for the Display Data RAM (DDRAM) and Character Generator RAM (CGRAM). The instruction register can be written to, but not read, by the system controller. The data register temporarily stores data to be read from the DDRAM and CGRAM. When reading, data from the DDRAM or CGRAM corresponding to the address in the Address Counter is written to the data register prior to being read by the 'Read data' instruction. ## 8.9 Busy Flag 5.19 The Busy Flag indicates the free/busy status of the PCF2116. Logic 1 indicates that the chip is busy and further instructions will not be accepted. The Busy Flag is output to pin DB7 when RS = logic 0 and $R/\overline{W}$ = logic 1. Instructions should only be written after checking that the Busy Flag is logic 0 or waiting for the required number of clock cycles. 1.196 6 ## LCD controller/drivers # PCF2116 family a. High-voltage mode $V_{OP} = 1.8V_{DD} - V_0$ . b. Buffer mode $V_{OP} = V_{DD} - V_0$ . Fig.3 $V_{OP}$ as a function of $V_0$ control characteristics. ## LCD controller/drivers # PCF2116 family a. High-voltage mode $V_{OP} = 2.34V_{DD} - V_0$ . b. Buffer mode $V_{OP} = V_{DD} - V_0$ . Fig.4 $V_{OP}$ as a function of $V_0$ control characteristics (PCF2116K). ## LCD controller/drivers ## PCF2116 family ## 8.10 Address Counter (AC) The Address Counter assigns addresses to the DDRAM and CGRAM for reading and writing and is set by the instructions 'Set CGRAM address' and 'Set DDRAM address'. After a read/write operation the Address Counter is automatically incremented or decremented by 1.The Address Counter contents are output to the bus (DB0 to DB6) when RS = logic 0 and $R/\overline{W}$ = logic 1. #### 8.11 Display data RAM (DDRAM) The display data RAM stores up to 80 characters of display data represented by 8-bit character codes. RAM locations not used for storing display data can be used as general purpose RAM. The basic DDRAM-to-display mapping scheme is shown in Fig.5. With no display shift the characters represented by the codes in the first 12 or 24 RAM locations starting at address 00 in line 1 are displayed. Subsequent lines display data starting at addresses 20, 40, or 60 Hex. Figs 6 and 7 show the DDRAM-to-display mapping principle when the display is shifted. The address range for a 1-line display is 00 to 4F; for a 2-line display from 00 to 27 (line 1) and 40 to 67 (line 2); for a 4-line display from 00 to 13, 20 to 33, 40 to 53 and 60 to 73 for lines 1, 2, 3 and 4 respectively. For 2 and 4-line displays the end address of one line and the start address of the next line are not consecutive. When the display is shifted each line wraps around independently of the others (Figs 6 and 7). When data is written into the DDRAM wrap-around occurs from 4F to 00 in 1-line mode and from 27 to 40 and 67 to 00 in 2-line mode; from 13 to 20, 33 to 40, 53 to 60 and 73 to 00 in 4-line mode. ## 8.12 Character generator ROM (CGROM) The character generator ROM generates 240 character patterns in $5\times 8$ dot format from 8-bit character codes. Figures 8 to 10 show the character sets currently available. ## 8.13 Character generator RAM (CGRAM) Up to 16 user-defined characters may be stored in the character generator RAM. The CGROM and CGRAM use a common address space, of which the first column is reserved for the CGRAM (see Fig.8). Figure 11 shows the addressing principle for the CGRAM. #### 8.14 Cursor control circuit The cursor control circuit generates the cursor (underline and/or character blink as shown in Fig.12) at the DDRAM address contained in the Address Counter. When the Address Counter contains the CGRAM address the cursor will be inhibited. #### 8.15 Timing generator The timing generator produces the various signals required to drive the internal circuitry. Internal chip operation is not disturbed by operations on the data buses. #### 8.16 LCD row and column drivers The PCF2116 contains 32 row and 60 column drivers, which connect the appropriate LCD bias voltages in sequence to the display, in accordance with the data to be displayed. The bias voltages and the timing are selected automatically when the number of lines in the display is selected. Figures 13 and 14 show typical waveforms. In 1-line mode (1 : 16) the row outputs are driven in pairs: R1/R17, R2/R18 for example. This allows the output pairs to be connected in parallel, providing greater drive capability. Unused outputs should be left unconnected. ## LCD controller/drivers ## PCF2116 family ## LCD controller/drivers ## PCF2116 family ## LCD controller/drivers # PCF2116 family | lower<br>6 bits | upper<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 11 | |-----------------|-----------------|------|-------------|-------------------------------------------|---------|---------|------|------------|--------------|------|------|------|-------------|----------|------------------|----------|-----| | xxxx | 0000 | 1 | | | | | | • | | | | | | -::: | ::: <u>.</u> | | ii. | | xxxx | 0001 | 2 | | | | | | -::: | -::: | | | ::: | :: | :::- | : <u>.</u> | | ::: | | xxxx | 0010 | 3 | | :: | :::: | | | | <u></u> | | | : | · ‡ · | | .:: <sup>:</sup> | | :: | | xxxx | 0011 | 4 | | | : | | :: | : | :::. | | | | ::: | | === | :::. | ::· | | xxxx | 0100 | 5 | | | | | | | <b></b> | | | ٠. | | <b>.</b> | - | | :" | | xxxx | 0101 | 6 | | :::::<br>:::::::::::::::::::::::::::::::: | | | | | | | | :: | | | | | i. | | xxxx | 0110 | 7 | | | <b></b> | | | #" | i.,.: | | | | | | | ::: | :: | | xxxx | 0111 | 8 | | : | ::: | | | :::: | 1,.,1 | : | | -;;: | - | ::: | | | :: | | xxxx | 1000 | 9 | | • | | | | <b>!</b> : | ::: <u>:</u> | | | .:i | ::: | | i ,i | : | : | | xxxx | 1001 | 10 | | | • | | • | | : <b>:</b> | | | •::: | • | Ŀ | | : | ٠ | | xxxx | 1010 | 11 | <u>:</u> | : | :: | | ::: | : | ::: | | | | | | <u>.</u> | | | | xxxx | 1011 | 12 | : | | :: | E. | | | : | | ::: | :: | ::: | i | | :: | ;: | | xxxx | 1100 | 13 | ••••• | : | | <u></u> | | 1 | i | | | *** | <b>∷.</b> : | : | ::: | :::- | iii | | xxxx | 1101 | 14 | i | •••• | | | | <b>:</b> | : | 1 | | .::. | .:: | ···: | : | <b>.</b> | : | | xxxx | 1110 | 15 | <b>::</b> : | :: | | H | | !": | • | | | | | | | | | | xxxx | 1111 | 16 | :::- | | | | | :": | | | | :::: | ٠: | -: | <b>:::</b> | | | Fig.8 Character set 'A' in CGROM: PCF2116A; PCF2114A. ## LCD controller/drivers # PCF2116 family | lower<br>4 bits | upper<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | | |-----------------|-----------------|-------------|------|----------|--------------|------|------|------------|-------------|---------|---------------|-------------------------------------------|----------|---------|------|----------|--| | xxxx | 0000 | CG<br>RAM 1 | | | | | :::: | | | | :::: | | | | | <u>:</u> | | | xxxx | 0001 | 2 | | | II. | | | :<br>:: | :: # | | | i | | | | | | | xxxx | 0010 | 3 | | | : <u>.</u> . | | | <b>!!!</b> | ≣ | :::: | - <b>:</b> :- | :: | | | | | | | xxxx | 0011 | 4 | | | :::: | | | :<br>::::: | | | | | | :::: | :: | : | | | xxxx | 0100 | 5 | | | - | | | | <b>.</b> | <b></b> | ··· | | : | | | | | | xxxx | 0101 | 6 | | | | | | | | | ::: | :::::<br>:::::::::::::::::::::::::::::::: | : | | | | | | xxxx | 0110 | 7 | | | • | | | | :: | | <b>:::</b> | | ::::: | <b></b> | | | | | xxxx | 0111 | 8 | | | .:<br>:: | | | | <b>:</b> :: | | - | : | ::: | | | | | | xxxx | 1000 | 9 | | | | | | | # | | | ŧ. | | | ::: | | | | xxxx | 1001 | 10 | | | <u> </u> | :: | :-: | | | :::: | | | • | I | •••• | | | | xxxx | 1010 | 11 | | | | | :::: | | | i. | | : | ##<br>## | | ::: | : | | | xxxx | 1011 | 12 | | | | | | | | | | | :: | | | | | | xxxx | 1100 | 13 | | | | **** | | : | | :::: | | : | | | | | | | xxxx | 1101 | 14 | .: | | | | | # | | :::: | | | | | | <b>:</b> | | | xxxx | 1110 | 15 | •••• | <b>*</b> | | | | : | | | | :: | | | | i"i | | | xxxx | 1111 | 16 | | • | | | | | | | | | • | | | :::: | | Fig.9 Character set 'C' in CGROM: PCF2116C; PCF2114C. ## LCD controller/drivers # PCF2116 family | lower<br>6 bits | upper<br>4 bits | | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | |-----------------|-----------------|-------------|------|-------|------|------|---------|--------------|-------------|------|-------|------------|------|------|---------|------|--------------| | | 0000 | CG<br>RAM 1 | | | | | <u></u> | · | <b></b> | | | | | | :::' | ::: | i | | xxxx | 0001 | 2 | | : | | | | -:::: | -::: | | | <b>:::</b> | 1 | | :::: | -::: | ::: | | xxxx | 0010 | 3 | | :: | | | | | i | | | | • | | ·:: | | <b>::::</b> | | xxxx | 0011 | 4 | | | | | | : | -:::- | :::: | | ": | | | <b></b> | :::- | :::: | | xxxx | 0100 | 5 | | ::::: | ::: | | | | | :::: | :: | •• | | | | | ::: | | xxxx | 0101 | 6 | | ::: | :: | | | :::: | · · · · · · | :::: | :::: | :: | | • | | | <u></u> | | xxxx | 0110 | 7 | | | | | | . <u>.</u> . | : :: | | | | | | | ÷: | | | xxxx | 0111 | 8 | | : | 1 | | | :::: | ::: | | | :::: | | ::: | | :::: | | | xxxx | 1000 | 9 | • | | | | | ļi | ::: | | | ٠ŧ. | | | • | ·*i | ::: | | xxxx | 1001 | 10 | :::: | | | | | i. | | | | : | | • | | : | : | | xxxx | 1010 | 11 | : | :4:: | :: | • | | • | :::: | | | :::: | | | Ĭ · | • | :: | | xxxx | 1011 | 12 | | | :: | | | | - | | :::- | : | | | | :: | <u>:</u> ::: | | xxxx | 1100 | 13 | : | : | | | | | | | | | ::-: | | | :::- | <b>!</b> ::: | | xxxx | 1101 | 14 | i | | | | | | | iii | ::::: | : | | : | : | # | | | xxxx | 1110 | 15 | ·::: | == | | | | <b></b> | | | | | | | | ii | | | xxxx | 1111 | 16 | :::- | ٠ | | | | :::: | | | | ::: | | ÷ | | :::: | | Fig.10 Character set 'G' in CGROM: PCF2116G; PCF2114G. ## LCD controller/drivers ## PCF2116 family Character code bits 0 to 3 correspond to CGRAM address bits 3 to 6. CGRAM address bits 0 to 2 designate character pattern line position. The 8th line is the cursor position and display is performed by logical OR with the cursor. Data in the 8th line will appear in the cursor position. Character pattern column positions correspond to CGRAM data bits 0 to 4, as shown in Fig.11 (bit 4 being at the left end). As shown in Figs 8 and 11, CGRAM character patterns are selected when character code bits 4 to 7 are all logic 0. CGRAM data = logic 1 corresponds to selection for display. Only bits 0 to 5 of the CGRAM address are set by the 'Set CGRAM address' instruction. Bit 6 can be set using the 'Set DDRAM address' instruction or by using the auto-increment feature during CGRAM write. All bits 0 to 6 can be read using the 'Read busy flag and address' instruction. Fig.11 Relationship between CGRAM addresses and data and display patterns. ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers ## PCF2116 family # 8.17 Programming MUX 1 : 16 displays with the PCF2114x The PCF2114x can be used in: - 1-line mode to drive a 2-line display - 2 x 12 characters with MUX rate 1 : 16, resulting in better contrast. The internal data flow of the chip is optimized for this purpose. With the 'Function set' instruction M and N are set to 0, 0. Figures 15 to 17 show DDRAM addresses of the display characters. The second row of each table corresponds to either the right half of a 1-line display or to the second line of a 2-line display. Wrap around of data during display shift or when writing data is non-standard. ## LCD controller/drivers ## PCF2116 family # 8.18 Programming MUX 1 : 32 displays with the PCF2114x To drive a 2-line by 24 characters MUX 1: 32 display, use instruction 'Function set' M, N to 0, 1. Note that the right half of the display needs mirrored column connection compared to a display driven by a PCF2116x. To drive a 4-line by 12 characters MUX 1: 32 display the PCF2116x operating instructions apply. There is no functional difference between the PCF2114x and the PCF2116x in this mode. For such an application set M, N to 1, 1 with the 'Function set' instruction. #### 8.19 Reset function The PCF2116 automatically initializes (resets) when power is turned on. After reset the chip has the following state. Table 2 State after reset | STEP | | DESCRIPTI | ON | |------|--------------------------------|-------------------------------------------|------------------------------------------------------------| | 1 | display clear | | | | 2 | function set | DL = 1 | 8-bit interface | | | | M, N = 0 | 1-line display | | | | G = 0 | voltage<br>generator;<br>V <sub>LCD</sub> = V <sub>0</sub> | | 3 | display on/off | D = 0 | display off | | | control | C = 0 | cursor off | | | | B = 0 | blink off | | 4 | entry mode set | I/D = 1 | +1 (increment) | | | | S = 0 | no shift | | 5 | | es the busy<br>ends. The l<br>nay also be | initialized by | | 6 | I <sup>2</sup> C-bus interface | reset | | #### 9 INSTRUCTIONS Only two PCF2116 registers, the Instruction Register (IR) and the Data Register (DR) can be directly controlled by the microcontroller. Before internal operation, control information is stored temporarily in these registers to allow interface to various types of microcontrollers which operate at different speeds or to allow interface to peripheral control ICs. The PCF2116 operation is controlled by the instructions shown in Table 3 together with their execution time. Details are explained in subsequent sections. Instructions are of 4 categories, those that: - 1. Designate PCF2116 functions such as display format, data length, etc. - 2. Set internal RAM addresses - 3. Perform data transfer with internal RAM - 4. Others. In normal use, category 3 instructions are used most frequently. However, automatic incrementing by 1 (or decrementing by 1) of internal RAM addresses after each data write lessens the microcontroller program load. The display shift in particular can be performed concurrently with display data write, enabling the designer to develop systems in minimum time with maximum programming efficiency. During internal operation, no instruction other than 'Read busy flag and address' will be executed. Because the Busy Flag is set to logic 1 while an instruction is being executed, check to make sure it is on logic 0 before sending the next instruction or wait for the maximum instruction execution time, as given in Table 3. An instruction sent while the Busy Flag is HIGH will not be executed. Table 3 Instructions (note 1) Philips Semiconductors Product specification | INSTRUCTION | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | REQUIRED<br>CLOCK<br>CYCLES <sup>(2)</sup> | |-------------------------------|----|-----|-----|-----|-----|-------|-----------------|-----|-----|-----|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | NOP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No operation. | 0 | | Clear display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clears entire display and sets DDRAM address 0 in Address Counter. | 165 | | Return Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Sets DDRAM address 0 in Address Counter. Also returns shifted display to original position. DDRAM contents remain unchanged. | 3 | | Entry mode set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Sets cursor move direction and specifies shift of display. These operations are performed during data write and read. | 3 | | Display control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets entire display on/off (D), cursor on/off (C) and blink of cursor position character (B). | 3 | | Cursor/display shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | 0 | 0 | Moves cursor and shifts display without changing DDRAM contents. | 3 | | Function set | 0 | 0 | 0 | 0 | 1 | DL | N | М | G | 0 | Sets interface data length (DL), number of display lines (N, M) and voltage generator control (G). | 3 | | Set CGRAM address | 0 | 0 | 0 | 1 | | | A | CG | • | • | Sets CGRAM address. | 3 | | Set DDRAM address | 0 | 0 | 1 | | • | | A <sub>DD</sub> | | | | Sets DDRAM address. | 3 | | Read busy flag<br>and address | 0 | 1 | BF | | | | A <sub>C</sub> | | | | Reads Busy Flag (BF) indicating internal operation is being performed and reads Address Counter contents. | 0 | | Read data | 1 | 1 | | | | read | data | | | | Reads data from CGRAM or DDRAM. | 3 | | Write data | 1 | 0 | | | | write | data | | | | Writes data to CGRAM or DDRAM. | 3 | ## Notes - 1. In the I<sup>2</sup>C-bus mode the DL bit is don't care. 8-bit mode is assumed. In the I<sup>2</sup>C-bus mode a control byte is required when RS or R/W is changed; control byte: Co, RS, R/W, 0, 0, 0, 0, 0, 0; command byte: DB7 to DB0. - 2. Example: $f_{osc} = 150 \text{ kHz}$ , $T_{cy} = \frac{1}{f_{osc}} = 6.67 \text{ } \mu\text{s}$ ; 3 cycles = 20 $\mu\text{s}$ , 165 cycles = 1.1 ms. ## LCD controller/drivers # PCF2116 family Table 4 Command bit identities | BIT | 0 | 1 | |------------|------------------------------------------------------|---------------------------------------------------------| | I/D | decrement | increment | | S | display freeze | display shift | | D | display off | display on | | С | cursor off | cursor on | | В | character at cursor position does not blink | character at cursor position blinks | | S/C | cursor move | display shift | | R/L | left shift | right shift | | DL | 4 bits | 8 bits | | G | voltage generator: V <sub>LCD</sub> = V <sub>0</sub> | voltage generator; $V_{LCD} = V_0 - 0.8V_{DD}$ | | N, (M = 0) | | | | PCF2116x | 1 line × 24 characters; MUX 1 : 16 | 2 lines × 24 characters; MUX 1 : 32 | | PCF2114x | 2 line × 12 characters; MUX 1 : 16 | 2 lines × 24 characters; MUX 1 : 32 | | N, (M = 1) | reserved | 4 lines × 12 characters; MUX 1 : 32 | | BF | end of internal operation | internal operation in progress | | Со | last control byte, only data bytes to follow | next two bytes are a data byte and another control byte | ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers ## PCF2116 family ## 9.1 Clear display 'Clear display' writes space code 20 (hexadecimal) into all DDRAM addresses (The character pattern for character code 20 must be blank pattern). Sets the DDRAM Address Counter to logic 0. Returns display to its original position if it was shifted. Thus, the display disappears and the cursor or blink position goes to the left edge of the display (the first line if 2 or 4 lines are displayed). Sets entry mode I/D = logic 1 (increment mode). S of entry mode does not change. The instruction 'Clear display' requires extra execution time. This may be allowed for by checking the busy-flag (BF) or by waiting until 2 ms has elapsed. The latter must be applied where no read-back options are foreseen, as in some chip-on-glass (COG) applications. #### 9.2 Return home 'Return home' sets the DDRAM Address Counter to logic 0. Returns display to its original position if it was shifted. DDRAM contents do not change. The cursor or blink position goes to the left of the display (the first line if 2 or 4 lines are displayed). I/D and S of entry mode do not change. ## 9.3 Entry mode set ## 9.3.1 I/D When I/D = logic 1 (0) the DDRAM or CGRAM address increments (decrements) by 1 when data is written into or read from the DDRAM or CGRAM. The cursor or blink position moves to the right when incremented and to the left when decremented. The cursor and blink are inhibited when the CGRAM is accessed. #### 9.3.2 When S = logic 1, the entire display shifts either to the right (I/D = logic 0) or to the left (I/D = logic 1) during a DDRAM write. Thus it looks as if the cursor stands still and the display moves. The display does not shift when reading from the DDRAM, or when writing into or reading out of the CGRAM. When S = logic 0 the display does not shift. ## 9.4 Display on/off control #### 9.4.1 D The display is on when D = logic 1 and off when D = logic 0. Display data in the DDRAM are not affected and can be displayed immediately by setting D to logic 1. #### 9.4.2 C The cursor is displayed when C = logic 1 and inhibited when C = logic 0. Even if the cursor disappears, the display functions I/D, etc. remain in operation during display data write. The cursor is displayed using 5 dots in the $8^{th}$ line (see Fig.12). #### 9.4.3 B The character indicated by the cursor blinks when B = logic 1. The blink is displayed by switching between display characters and all dots on with a period of 1 second when $f_{\rm osc}$ = 150 kHz (see Fig.12). At other clock frequencies the blink period is equal to 150 kHz/ $f_{\rm osc}$ . The cursor and the blink can be set to display simultaneously. #### 9.5 Cursor/display shift 'Cursor/display shift' moves the cursor position or the display to the right or left without writing or reading display data. This function is used to correct a character or move the cursor through the display. In 2 or 4-line displays, the cursor moves to the next line when it passes the last position (40 or 20 decimal) of the line. When the displayed data is shifted repeatedly all lines shift at the same time; displayed characters do not shift into the next line. The Address Counter (AC) content does not change if the only action performed is shift display, but increments or decrements with the cursor shift. #### 9.6 Function set ## 9.6.1 DL (PARALLEL MODE ONLY) Defines interface data width when the parallel data interface is used. Data is sent or received in bytes (bits DB7 to DB0) when DL = logic 1, or in two 4-bit nibbles (DB7 to DB4) when DL = logic 0. When 4-bit width is selected, data is transmitted in two cycles using the parallel bus<sup>(1)</sup>. When using the I<sup>2</sup>C-bus interface the DL should not previously have been set to 0 using the parallel interface. #### 9.6.2 N, M 26 Sets number of display lines. (1) In a 4-bit application DB3 to DB0 are left open (internal pull-ups). Hence in the first 'Function set' instruction after power-on, G and H are set to 1. A second 'Function set' must then be sent (2 nibbles) to set G and H to their required values. ## LCD controller/drivers ## PCF2116 family 9.6.3 G Controls the V<sub>LCD</sub> voltage generator characteristic. #### 9.7 Set CGRAM address 'Set CGRAM address' sets bit 0 to 5 of the CGRAM address ( $A_{CG}$ in Table 3) into the Address Counter (binary A[5] to A[0]). Data can then be written to or read from the CGRAM. Only bits 0 to 5 of the CGRAM address are set by the 'Set CGRAM address' instruction. Bit 6 can be set using the 'Set DDRAM address' instruction or by using the auto-increment feature during CGRAM write. All bits 0 to 6 can be read using the 'Read busy flag and address' instruction. #### 9.8 Set DDRAM address 'Set DDRAM address' sets the DDRAM address (A<sub>DD</sub> in Table 3) into the Address Counter (binary A[6] to A[0]). Data can then be written to or read from the DDRAM. #### Hexadecimal address ranges. | ADDRESS | FUNCTION | |-------------------------------------------|---------------------------| | 00 to 4F | 1-line by 24; 2114x/2116x | | 00 to 0B and 0C to 4F | 2-line by 12; 2114x | | 00 to 27 and 40 to 67 | 2-line by 24; 2114x/2116x | | 00 to 13, 20 to 33, 40 to 53 and 60 to 73 | 4-line by 12; 2114x/2116x | ## 9.9 Read busy flag and address 'Read busy flag and address' reads the Busy Flag (BF). BF = logic 1 indicates that an internal operation is in progress. The next instruction will not be executed until BF = logic 0, so BF should be checked before sending another instruction. At the same time, the value of the Address Counter ( $A_C$ in Table 3) expressed in binary A[6] to A[0] is read out. The Address Counter is used by both CGRAM and DDRAM, and its value is determined by the previous instruction. ## 9.10 Write data to CGRAM or DDRAM Writes binary 8-bit data D[7] to D[0] to the CGRAM or the DDRAM. Whether the CGRAM or DDRAM is to be written into is determined by the previous specification of CGRAM or DDRAM address setting. After writing, the address automatically increments or decrements by 1, in accordance with the entry mode. Only bits D[4] to D[0] of CGRAM data are valid, bits D[7] to D[5] are 'don't care'. #### 9.11 Read data from CGRAM or DDRAM Reads binary 8-bit data D[7] to D[0] from the CGRAM or DDRAM. The most recent 'Set address' instruction determines whether the CGRAM or DDRAM is to be read. The 'Read data' instruction gates the content of the data register (DR) to the bus while E = HIGH. After E goes LOW again, internal operation increments (or decrements) the AC and stores RAM data corresponding to the new AC into the DR. **Remark**: the only three instructions that update the data register (DR) are: - · 'Set CGRAM address' - 'Set DDRAM address' - 'Read data' from CGRAM or DDRAM. Other instructions (e.g. 'Write data', 'Cursor/Display shift', 'Clear display', 'Return home') will not modify the data register content. # 10 INTERFACE TO MICROCONTROLLER (PARALLEL INTERFACE) The PCF2116 can send data in either two 4-bit operations or one 8-bit operation and can thus interface to 4-bit or 8-bit microcontrollers. In 8-bit mode data is transferred as 8-bit bytes using the 8 data lines DB0 to DB7. Three further control lines E, RS, and $R/\overline{W}$ are required. In 4-bit mode data is transferred in two cycles of 4-bits each. The higher order bits (corresponding to DB4 to DB7 in 8-bit mode) are sent in the first cycle and the lower order bits (DB0 to DB3 in 8-bit mode) in the second. Data transfer is complete after two 4-bit data transfers. It should be noted that two cycles are also required for the Busy Flag check. 4-bit operation is selected by instruction. See Figs 18, 19 and 20 for examples of bus protocol. In 4-bit mode pins DB3 to DB0 must be left open-circuit. They are pulled up to $V_{DD}$ internally. ## LCD controller/drivers ## PCF2116 family # 11 INTERFACE TO MICROCONTROLLER (I<sup>2</sup>C-BUS INTERFACE) #### 11.1 Characteristics of the I<sup>2</sup>C-bus The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy. #### 11.2 Bit transfer One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal. #### 11.3 START and STOP conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P). ## 11.4 System configuration A device generating a message is a 'transmitter', a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves'. ## 11.5 Acknowledge The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. ## 11.6 I<sup>2</sup>C-bus protocol Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always carried out with the first byte transmitted after the start procedure. The I<sup>2</sup>C-bus configuration for the different PCF2116 READ and WRITE cycles is shown in Figs 25 to 27. 1997 Apr 07 ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers # PCF2116 family Product specification (1) Last data byte is a dummy byte (may be omitted). Fig.26 Master reads after setting word address; write word address, set RS/RW; READ data. ## LCD controller/drivers # PCF2116 family # LCD controller/drivers # PCF2116 family ## LCD controller/drivers PCF2116 family ## 12 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |------------------------------------------------------|--------------------------------------------------------------------|------------------------|-----------------------|------| | V <sub>DD</sub> | supply voltage | -0.5 | +8.0 | V | | V <sub>LCD</sub> | LCD supply voltage | V <sub>DD</sub> – 11 | $V_{DD}$ | V | | VI | input voltage OSC, $V_0$ , RS, $R/\overline{W}$ , E and DB0 to DB7 | V <sub>SS</sub> - 0.5 | V <sub>DD</sub> + 0.5 | V | | Vo | output voltage R1 to R32, C1 to C60 and V <sub>LCD</sub> | V <sub>LCD</sub> - 0.5 | V <sub>DD</sub> + 0.5 | V | | I | DC input current | -10 | +10 | mA | | Io | DC output current | -10 | +10 | mA | | I <sub>DD</sub> , I <sub>SS</sub> , I <sub>LCD</sub> | V <sub>DD</sub> , V <sub>SS</sub> or V <sub>LCD</sub> current | -50 | +50 | mA | | P <sub>tot</sub> | total power dissipation | _ | 400 | mW | | Po | power dissipation per output | _ | 100 | mW | | T <sub>stg</sub> | storage temperature | -65 | +150 | °C | ## 13 HANDLING Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices"). ## LCD controller/drivers # PCF2116 family ## 14 DC CHARACTERISTICS $V_{DD} = 2.5 \text{ to 6 V; } V_{SS} = 0 \text{ V; } V_{LCD} = V_{DD} - 3.5 \text{ to } V_{DD} - 9 \text{ V; } T_{amb} = -40 \text{ }^{\circ}\text{C to } +85 \text{ }^{\circ}\text{C; unless otherwise specified.}$ | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|------|-----------------------|------| | Supplies | | • | | • | • | • | | $V_{DD}$ | supply voltage | | 2.5 | _ | 6.0 | V | | V <sub>LCD</sub> | LCD supply voltage | | V <sub>DD</sub> – 9 | _ | V <sub>DD</sub> – 3.5 | ٧ | | I <sub>DD</sub> | supply current external V <sub>LCD</sub> | note 1 | | | | | | $I_{DD1}$ | supply current 1 | | _ | 200 | 500 | μΑ | | I <sub>DD2</sub> | supply current 2 | $V_{DD} = 5 \text{ V}; V_{OP} = 9 \text{ V};$<br>$f_{osc} = 150 \text{ kHz};$<br>$T_{amb} = 25 ^{\circ}\text{C}$ | _ | 200 | 300 | μА | | I <sub>DD3</sub> | supply current 3 | $V_{DD} = 3 \text{ V}; V_{OP} = 5 \text{ V};$<br>$f_{osc} = 150 \text{ kHz};$<br>$T_{amb} = 25 \text{ °C}$ | _ | 150 | 200 | μΑ | | I <sub>DD</sub> | supply current internal V <sub>LCD</sub> | notes 1, 2 and 8 | | | | | | $I_{DD4}$ | supply current 4 | | _ | 700 | 1100 | μΑ | | I <sub>DD5</sub> | supply current 5 | $V_{DD} = 5 \text{ V}; V_{OP} = 9 \text{ V};$<br>$f_{osc} = 150 \text{ kHz};$<br>$T_{amb} = 25 ^{\circ}\text{C}$ | - | 600 | 900 | μΑ | | I <sub>DD6</sub> | supply current 6 | $V_{DD} = 3 \text{ V}; V_{OP} = 5 \text{ V};$<br>$f_{osc} = 150 \text{ kHz};$<br>$T_{amb} = 25 \text{ °C}$ | _ | 500 | 800 | μΑ | | I <sub>LCD</sub> | V <sub>LCD</sub> input current | notes 1 and 7 | _ | 50 | 100 | μΑ | | $V_{POR}$ | power-on reset voltage level | note 3 | _ | 1.3 | 1.8 | V | | Logic | | | • | | | | | V <sub>IL1</sub> | LOW level input voltage E, RS, R/W, DB0 to DB7 and SA0 | | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | V <sub>IH1</sub> | HIGH level input voltage E, RS, R/W, DB0 to DB7 and SA0 | | 0.7V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | V <sub>IL(osc)</sub> | LOW level input voltage OSC | | V <sub>SS</sub> | _ | V <sub>DD</sub> – 1.5 | V | | V <sub>IH(osc)</sub> | HIGH level input voltage OSC | | $V_{DD} - 0.1$ | _ | $V_{DD}$ | V | | $V_{IL(V0)}$ | LOW level input voltage V <sub>0</sub> | | V <sub>SS</sub> | _ | $V_{DD} - 0.5$ | V | | V <sub>IH(V0)</sub> | HIGH level input voltage V <sub>0</sub> | | $V_{DD} - 0.05$ | _ | $V_{DD}$ | V | | I <sub>pu</sub> | pull-up current at DB0 to DB7 | $V_I = V_{SS}$ | 0.04 | 0.15 | 1.00 | μΑ | | I <sub>OL(DB)</sub> | LOW level output current DB0 to DB7 | $V_{OL} = 0.4 \text{ V}; V_{DD} = 5 \text{ V}$ | 1.6 | _ | _ | mA | | I <sub>OH(DB)</sub> | HIGH level output current DB0 to DB7 | V <sub>OH</sub> = 4 V; V <sub>DD</sub> = 5 V | -1.0 | _ | _ | mA | | I <sub>L1</sub> | leakage current OSC, V <sub>0</sub> , E, RS, R/W, DB0 to DB7 and SA0 | $V_I = V_{DD}$ or $V_{SS}$ | <b>-1</b> | _ | +1 | μΑ | ### LCD controller/drivers ## PCF2116 family | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|--------------------------------------------------|------------------------------------------------|--------------------|------|--------------------|------| | I <sup>2</sup> C-bus | | | | | | • | | SDA, SCL | | | | | | | | V <sub>IL2</sub> | LOW level input voltage | note 4 | V <sub>SS</sub> | _ | 0.3V <sub>DD</sub> | V | | V <sub>IH2</sub> | HIGH level input voltage | note 4 | 0.7V <sub>DD</sub> | _ | $V_{DD}$ | V | | I <sub>L2</sub> | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | <b>-1</b> | _ | +1 | μΑ | | C <sub>i</sub> | input capacitance | note 5 | _ | _ | 7 | pF | | I <sub>OL(SDA)</sub> | LOW level output current (SDA) | $V_{OL} = 0.4 \text{ V}; V_{DD} = 5 \text{ V}$ | 3 | _ | _ | mA | | LCD outputs | | | | | | | | R <sub>ROW</sub> | row output resistance R1 to R32 | note 6 | _ | 1.5 | 3 | kΩ | | R <sub>COL</sub> | column output resistance C1 to C60 | note 6 | _ | 3 | 6 | kΩ | | V <sub>tol1</sub> | bias voltage tolerance R1 to R32 and C1 to C60 | note 7 | _ | ±20 | ±130 | mV | | V <sub>tol2</sub> | LCD supply voltage (V <sub>LCD</sub> ) tolerance | note 2 | _ | ±40 | ±300 | mV | #### **Notes** - 1. LCD outputs are open-circuit; inputs at $V_{DD}$ or $V_{SS}$ ; $V_0 = V_{DD}$ ; bus inactive; internal or external clock with duty cycle 50% ( $I_{DD1}$ only). - 2. LCD outputs are open-circuit; LCD supply voltage generator is on; load current at $V_{LCD}$ = 20 $\mu$ A. - 3. Resets all logic when $V_{DD} < V_{POR}$ . - 4. When the voltages are above or below the supply voltages $V_{DD}$ or $V_{SS}$ , an input current may flow; this current must not exceed $\pm 0.5$ mA. - 5. Tested on sample basis. - 6. Resistance of output terminals (R1 to R32 and C1 to C60) with load current = 150 $\mu$ A; $V_{OP} = V_{DD} V_{LCD} = 9$ V; outputs measured one at a time; (external $V_{LCD}$ ). - 7. LCD outputs open-circuit; external V<sub>LCD</sub>. - 8. Maximum value occurs at 85 °C. #### 15 DC CHARACTERISTICS (PCF2116K) $V_{DD}$ = 2.5 to 6 V; $V_{SS}$ = 0 V; $V_{LCD}$ = $V_{DD}$ - 3.5 to $V_{DD}$ - 9 V; $V_{amb}$ = -40 °C to +85 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------|--------------------------------------------|----------------------------------|---------------------|------|-----------------------|------| | $V_{DD}$ | supply voltage | | 2.5 | _ | 6.0 | V | | $V_{LCD}$ | LCD supply voltage | | V <sub>DD</sub> – 9 | _ | $V_{DD} - 3.5$ | V | | V <sub>0</sub> | voltage generator control input voltage | | V <sub>SS</sub> | _ | V <sub>DD</sub> – 0.5 | ٧ | | R <sub>0</sub> | voltage generator control input resistance | T <sub>amb</sub> = 25 °C; note 1 | 700 | 1000 | 1300 | kΩ | #### Note 1. $R_0$ has a temperature coefficient of resistance of +0.6%/K. ## LCD controller/drivers PCF2116 family ### **16 AC CHARACTERISTICS** $V_{DD} = 2.5 \text{ to } 6.0 \text{ V; } V_{SS} = 0 \text{ V; } V_{LCD} = V_{DD} - 3.5 \text{ V to } V_{DD} - 9 \text{ V; } T_{amb} = -40 \text{ }^{\circ}\text{C to } +85 \text{ }^{\circ}\text{C; unless otherwise specified.}$ | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |---------------------|---------------------------------------------------|------|------|------|------| | f <sub>FR</sub> | LCD frame frequency (internal clock); note 1 | 40 | 65 | 100 | Hz | | f <sub>osc</sub> | external clock frequency | 90 | 150 | 225 | kHz | | Bus timing cha | aracteristics: Parallel Interface; notes 1 and 2 | • | • | | • | | WRITE OPERATION | ON (WRITING DATA FROM MICROCONTROLLER TO PCF2116) | ) | | | | | T <sub>cy</sub> | enable cycle time | 500 | _ | _ | ns | | PW <sub>EH</sub> | enable pulse width | 220 | _ | _ | ns | | t <sub>ASU</sub> | address set-up time | 50 | _ | _ | ns | | t <sub>AH</sub> | address hold time | 25 | _ | _ | ns | | t <sub>DSW</sub> | data set-up time | 60 | _ | _ | ns | | t <sub>HD</sub> | data hold time | 25 | _ | _ | ns | | READ OPERATION | N (READING DATA FROM PCF2116 TO MICROCONTROLLER) | • | • | | • | | T <sub>cy</sub> | enable cycle time | 500 | _ | _ | ns | | PW <sub>EH</sub> | enable pulse width | 220 | _ | _ | ns | | t <sub>ASU</sub> | address set-up time | 50 | _ | - | ns | | t <sub>AH</sub> | address hold time | 25 | _ | _ | ns | | t <sub>DHD</sub> | data delay time | _ | _ | 150 | ns | | t <sub>HD</sub> | data hold time | 20 | _ | 100 | ns | | Timing charac | teristics: I <sup>2</sup> C-bus interface; note 2 | | | | | | f <sub>SCL</sub> | SCL clock frequency | - | _ | 100 | kHz | | t <sub>SW</sub> | tolerable spike width on bus | _ | _ | 100 | ns | | t <sub>BUF</sub> | bus free time | 4.7 | _ | _ | μs | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | 4.7 | _ | _ | μs | | t <sub>HD;STA</sub> | START condition hold time | 4 | _ | _ | μs | | t <sub>LOW</sub> | SCL LOW time | 4.7 | _ | _ | μs | | t <sub>HIGH</sub> | SCL HIGH time | 4 | _ | _ | μs | | t <sub>r</sub> | SCL and SDA rise time | - | _ | 1 | μs | | t <sub>f</sub> | SCL and SDA fall time | - | _ | 0.3 | μs | | t <sub>SU;DAT</sub> | data set-up time | 250 | _ | - | ns | | t <sub>HD;DAT</sub> | data hold time | 0 | _ | - | ns | | t <sub>SU;STO</sub> | set-up time for STOP condition | 4 | _ | _ | μs | ### **Notes** - 1. $V_{DD} = 5 V$ . - 2. All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to $V_{IL}$ and $V_{IH}$ with an input voltage swing of $V_{SS}$ to $V_{DD}$ . ## LCD controller/drivers # PCF2116 family ### 17 TIMING CHARACTERISTICS ## LCD controller/drivers # PCF2116 family #### **18 APPLICATION INFORMATION** ## LCD controller/drivers # PCF2116 family ### LCD controller/drivers ## PCF2116 family # 18.1 8-bit operation, 1-line display using internal reset Table 6 shows an example of a 1-line display in 8-bit operation. The PCF2116 functions must be set by the 'Function set' instruction prior to display. Since the display data RAM can store data for 80 characters, the RAM can be used for advertising displays when combined with display shift operation. Since the display shift operation changes display position only and DDRAM contents remain unchanged, display data entered first can be displayed when the Return Home operation is performed. # 18.2 4-bit operation, 1-line display using internal reset The program must set functions prior to 4-bit operation. Table 5 shows an example. When power is turned on, 8-bit operation is automatically selected and the PCF2116 attempts to perform the first write as an 8-bit operation. Since nothing is connected to DB0 to DB3, a rewrite is then required. However, since one operation is completed in two accesses of 4-bit operation, a rewrite is required to set the functions (see Table 5 step 3). Thus, DB4 to DB7 of the function set are written twice. ### 18.3 8-bit operation, 2-line display For a 2-line display, the cursor automatically moves from the first to the second line after the 40<sup>th</sup> digit of the first line has been written. Thus, if there are only 8 characters in the first line, the DDRAM address must be set after the eighth character is completed (see Table 7). Note that both lines of the display are always shifted together; data does not shift from one line to the other. #### 18.4 I<sup>2</sup>C operation, 1-line display A control byte is required with most instructions (see Table 8). #### 18.5 Initializing by instruction If the power supply conditions for correctly operating the internal reset circuit are not met, the PCF2116 must be initialized by instruction. Tables 9 and 10 show how this may be performed for 8-bit and 4-bit operation. Table 5 4-bit operation, 1-line display example; using internal reset | STEP | | | INSTRU | JCTION | | | DISPLAY | OPERATION | |------|---------|------------------|---------|--------|-----------|-------|---------|--------------------------------------------------------------------------------------------------| | 1 | 1. | supply o | • | | initializ | ed by | | Initialized. No display appears. | | 2 | functio | n set | | | | | | | | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | | Sets to 4-bit operation. In this instance operation | | | 0 | 0 | 0 | 0 | 1 | 0 | | is handled as 8-bits by initialization and only this instruction completes with one write. | | 3 | functio | n set | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | Sets to 4-bit operation, selects 1-line display and | | | 0 | 0 | 0 | 0 | 0 | 0 | | $V_{LCD} = V_0$ . 4-bit operation starts from this point and resetting is needed. | | 4 | display | on/off | control | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | _ | Turns on display and cursor. Entire display is | | | 0 | 0 | 1 | 1 | 1 | 0 | | blank after initialization. | | 5 | entry r | node se | t | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | _ | Sets mode to increment the address by 1 and to | | | 0 | 0 | 0 | 1 | 1 | 0 | | shift the cursor to the right at the time of write to the DD/CGRAM. Display is not shifted. | | 6 | write d | lata to C | GRAM/ | DDRAN | 1 | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | P_ | Writes 'P'. The DDRAM has already been | | | 1 | 0 | 0 | 0 | 0 | 0 | | selected by initialization at power-on. The cursor is incremented by 1 and shifted to the right. | PCF2116 family | STEP | | | | II | ISTRU | JCTIO | N | | | | DISPLAY | OPERATION | |------|--------|------------------|---------|---------|--------|-----------|-------|---------|-------|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | powe | er supp<br>ion) | ly on ( | PCF2 | 116 is | initializ | ed by | the int | ernal | reset | | Initialized. No display appears. | | 2 | functi | ion set | | | | | | | | | | | | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | Sets to 8-bit operation, selects 1-line display and | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | $V_{LCD} = V_0$ . | | 3 | displa | ay mod | le on/c | off con | trol | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | _ | Turns on display and cursor. Entire display is blank after initialization. | | 4 | entry | mode | set | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | ı | Sets mode to increment the address by 1 and to shift the cursor to the right at the time of the write to the DD/CGRAM. Display is not shifted. | | 5 | write | data to | CGR | AM/DI | ORAM | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | P_ | Writes 'P'. The DDRAM has already been selected by initialization at power-on. The cursor is incremented by 1 and shifted to the right. | | 6 | write | data to | CGR | AM/DI | DRAM | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | PH_ | Writes 'H'. | | 7 | | | | | | | | | | | I | | | | | | | | | | | | | | I | | | | | | | | | | | | | | ı | | | 8 | write | data to | CGR | AM/DI | DRAM | | | | | | · | | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | PHILIPS_ | Writes 'S'. | | 9 | entry | mode | set | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | PHILIPS_ | Sets mode for display shift at the time of write. | | 10 | write | data to | CGR | AM/DI | DRAM | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | PHILIPS_ | Writes space. | | 11 | write | data to | CGR | AM/DI | ORAM | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | PHILIPS M_ | Writes 'M'. | Table 6 8-bit operation, 1-line display example; using internal reset (character set 'A') Philips Semiconductors Product specification | STEP | | | | II | NSTRU | ICTIO | N | | | | DISPLAY | OPERATION | |------|-------|---------|---------|-------|-------|-------|---|---|---|---|------------------|-----------------------------------------------------------------------| | 12 | | | | | | | | | | | I | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | 1 | | | 13 | write | data to | CGR | AM/DI | DRAM | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | MICROKO_ | Writes 'O'. | | 14 | curso | r or di | splay s | shift | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | MICROK <u>O</u> | Shifts only the cursor position to the left. | | 15 | curso | r or di | splay s | shift | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | MICRO <u>K</u> O | Shifts only the cursor position to the left. | | 16 | write | data to | | | DRAM | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | ICROC <u>O</u> | Writes 'C' correction. The display moves to the left. | | 17 | | | splay s | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | MICROC <u>O</u> | Shifts the display and cursor to the right. | | Z18 | | | splay s | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | MICROCO_ | Shifts only the cursor to the right. | | 19 | | | | | DRAM | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | ICROCOM_ | Writes 'M'. | | 20 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | 21 | Retur | n Hon | ne | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | PHILIPS M | Returns both display and cursor to the original position (address 0). | 10 PCF2116 family | STEP | | | | II | NSTRU | JCTIO | N | | | | DISPLAY | OPERATION | |------|----------------|------------------|---------|-------|--------|-----------|--------|--------|-------|-------|----------|-------------------------------------------------------------------------------------------------------------------| | 1 | powe<br>functi | | ly on ( | PCF2 | 116 is | initializ | zed by | the in | ernal | reset | | Initialized. No display appears. | | 2 | functi | on set | | | | | | | | | | Sets to 8-bit operation, selects 2-line display and voltage generator off. | | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | | | 3 | displa | ay on/o | off con | trol | | | | | | | _ | Turns on display and cursor. Entire display is blank afte initialization. | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | | | 4 | entry | mode | set | | | | | | | | _ | Sets mode to increment the address by 1 and to shift the cursor to the right at the time of write to the CG/DDRAM | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | Display is not shifted. | | 5 | Write | data t | o CGF | RAM/D | DRAM | 1 | | | | | P_ | Writes 'P'. The DDRAM has already been selected by initialization at power-on. The cursor is incremented by | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | and shifted to the right. | | 6 | | | | | | | | | | | <br> | | | 7 | write | data t | CGR | AM/D | DRAM | | | | | | PHILIPS_ | Writes 'S'. | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | | | 8 | set D | DRAM | 1 addre | ess | | | | | | | DUII IDE | Sets DDRAM address to position the cursor at the head the 2nd line. | #### PHILIPS the 2nd line. 0 0 0 0 0 0 0 write data to CGRAM/ DDRAM Writes 'M'. 9 PHILIPS 0 M\_ 0 1 1 Product specification | STEP | | | | I | NSTR | JCTIO | N | | | | DISPLAY | OPERATION | |------|--------|---------|-------|--------|-------|-------|---|---|---|---|----------|----------------------------------------------------------------------------------------| | 11 | write | data t | o CGF | RAM/ E | DDRAN | Л | | | | | PHILIPS | Writes 'O'. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | MICROCO_ | _ | | 12 | write | data to | o CGF | | DDRAN | | | | | | PHILIPS | Sets mode for display shift at the time of write. | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | MICROCO_ | | | 13 | write | data to | o CGF | RAM/ [ | DDRAN | Л | | | | | PHILIPS | Writes 'M'. Display is shifted to the left. The first and second lines shift together. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | ICROCOM_ | | | 14 | | | | | | | | | | | ı | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | I | | | 15 | returi | n Hom | е | | | | | | | | PHILIPS | Returns both display and cursor to the original position (address 0). | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | MICROCOM | | Product specification **STEP** I<sup>2</sup>C BYTE **DISPLAY OPERATION** I<sup>2</sup>C START Initialized. No display appears. 1 2 slave address for write SA6 SA5 SA4 SA3 SA2 SA1 SA0 R/W Ack During the acknowledge cycle SDA will be pulled-down by the PCF2116. 0 0 send a control byte for function set 3 Co RS R/W Control byte sets RS and $R/\overline{W}$ for following data bytes. Ack 0 Χ Χ Χ Χ Χ 1 4 function set DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Selects 1-line display and $V_{LCD} = V_0$ ; SCL pulse during Ack acknowledge cycle starts execution of instruction. 0 Χ 0 0 0 0 1 display on/off control Turns on display and cursor. Entire display shows character DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack Hex 20 (blank in ASCII-like character sets). 0 0 0 0 entry mode set DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack Sets mode to increment the address by 1 and to shift the cursor to the right at the time of write to the DDRAM or CGRAM. Display is not shifted. I<sup>2</sup>C START 7 For writing data to DDRAM, RS must be set to 1. Therefore a control byte is needed. slave address for write 8 SA6 SA5 SA4 SA3 SA2 SA1 SA0 R/W Ack 0 1 1 1 0 0 1 9 send a control byte for write data RS R/W Ack 1 Χ Χ Χ Χ 1 write data to DDRAM DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack Writes 'P'. The DDRAM has been selected at power-up. The cursor is incremented by 1 and shifted to the right. **P**\_ 0 0 0 **Table 8** Example of $I^2C$ operation; 1-line display (using internal reset, assuming SA0 = $V_{SS}$ ; note 1) Philips Semiconductors PCF2116 family | STEP | | | | l <sup>2</sup> | СВҮТ | Έ | | | | DISPLAY | OPERATION | |----------|--------------------|---------|------------------|----------------------|----------|-------|---------|------------------|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | write | data t | DDR | AM | | | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | | Writes 'H'. | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | PH_ | | | 12 to 15 | | | | | | | | | | | | | | | | | | | | | | | I | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | 16 | write | data t | DDR | ΔΜ | | | | | | <u> </u> | | | | | | DB5 | | DB3 | DR2 | DB1 | DB0 | Ack | | Writes 'S'. | | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | PHILIPS | William C. | | 17 | | | | ) I <sup>2</sup> C s | tart + s | | ddres | s for w | | | | | | (as st | | | , | | | | | | PHILIPS_ | | | 18 | contro | ol byte | <b>!</b> | | | | | | | | | | | Co | RS | $R/\overline{W}$ | | | | | | Ack | | | | | 1 | 0 | 0 | Χ | Χ | Х | Х | Χ | 1 | PHILIPS_ | | | 19 | Retur | n Hon | ne | | | | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | | Sets DDRAM address 0 in Address Counter. (also returns | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | <u>P</u> HILIPS | shifted display to original position. DDRAM contents unchanged). This instruction does not update the Data Register | | 20 | contro | ol byte | for re | ad | | | | | | | anonangea). This mediacion accomet apade and Data Regiote. | | | Co | - | R/W | | | | | | Ack | | DDRAM content will be read from following instructions. | | | 0 | 1 | 1 | Χ | Χ | Χ | Χ | Χ | 1 | <u>P</u> HILIPS | The R/W has to be set to 1 while still in I <sup>2</sup> C-write mode. | | 21 | I <sup>2</sup> C S | TART | | | | | | | | PHILIPS | | | 22 | slave | addre | ss for | read | | | | | | | | | | SA6 | SA5 | SA4 | SA3 | SA2 | SA1 | SA0 | $R/\overline{W}$ | Ack | | During the acknowledge cycle the content of the DR is loaded | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | P <u>H</u> ILIPS | into the internal I <sup>2</sup> C interface to be shifted out. In the previous | | | | | | | | | | | | | instruction neither a 'Set address' nor a 'Read data' has been performed. Therefore the content of the DR was unknown. | | 23 | read | data: 8 | $3 \times SC$ | L + ma | aster a | cknow | /ledge; | note 2 | 2 | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | | 8 × SCL; content loaded into interface during previous | | | Х | Χ | Х | Х | Х | Х | Х | Х | 0 | PH <u>I</u> LIPS | acknowledge cycle is shifted out over SDA. MSB is DB7. During master acknowledge content of DDRAM address 01 is loaded into the I <sup>2</sup> C interface. | Product specification PCF2116 family | STEP | | | | <b> </b> 2 | С ВҮТ | Έ | | | | DISPLAY | OPERATION | |------|--------------------|---------|---------------|------------|---------|---------|--------|----------|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | read | data: 8 | $3 \times SC$ | L + ma | aster a | cknow | /ledge | ; note 2 | 2 | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | | 8 × SCL; code of letter 'H' is read first. During master | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | PHILIPS | acknowledge code of 'l' is loaded into the I <sup>2</sup> C interface. | | 25 | read | data: 8 | $3 \times SC$ | L + no | maste | er ackr | nowled | lge; no | te 2 | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | | No master acknowledge; After the content of the I <sup>2</sup> C interface | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | PHI <u>L</u> IPS | register is shifted out no internal action is performed. No new data is loaded to the interface register, Data Register (DR) is not updated, Address Counter (AC) is not incremented and cursor is not shifted. | | 26 | I <sup>2</sup> C S | TOP | | | | | | | | PHI <u>L</u> IPS | | ### Notes - 1. X = don't care. - 2. SDA is left at high-impedance by the microcontroller during the READ acknowledge. Product specification Table 9 Initialization by instruction, 8-bit interface (note 1) | | | | | ST | EP | | | | | DESCRIPTION | |----------|----------|--------------------|----------|--------------------|-----|-----|-----|-----|-----|----------------------------------------------------------------------------------------| | powe | r-on or | unknow | n state | ! | | | | | | | | | | | | | | | | | | | | wait 2 | ms aft | er V <sub>DD</sub> | rises al | ove V <sub>I</sub> | POR | | | | | | | | | | | | | | | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | BF cannot be checked before this instruction. | | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | Function set (interface is 8-bits long). | | | | | | | | | | | | | | wait 2 | ms | | | | | | | | | | | | | | | | | | | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | BF cannot be checked before this instruction. | | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | Function set (interface is 8-bits long). | | | | | | | | | | | | | | wait n | nore tha | an 40 μ | s | | | | | | | | | | | | | | | | | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | BF cannot be checked before this instruction. | | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | Function set (interface is 8-bits long). | | | | | | | | | | | | BF can be checked after the following instructions. When BF is not checked, | | | | | | | | | | | | the waiting time between instructions is the specified instruction time (see Table 3). | | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Function set (interface is 8-bits long). Specify the number of display lines and | | 0 | 0 | 0 | 0 | 1 | 1 | Ν | M | G | 0 | voltage generator characteristic. | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Display off. | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clear display. | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Entry mode set. | | | | | | | | | | | | | | Initiali | zation e | ends | | | | | | | | | ### Note 1. X = don't care. PCF2116 family **Table 10** Initialization by instruction, 4-bit interface. Not applicable for I<sup>2</sup>C-bus operation | | | ST | EP | | | DESCRIPTION | |-----------|------------------|-------------------------|----------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | power- | on or unk | nown state | Э | | | | | | | | | | | | | wait 2 r | ns after \ | ∕ <sub>DD</sub> rises a | bove V <sub>PC</sub> | )R | | | | | | | | | | | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | BF cannot be checked before this instruction. | | 0 | 0 | 0 | 0 | 1 | 1 | Function set (interface is 8-bits long). | | | | | | | | | | wait 2 r | ns | | | | | | | | | | | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | BF cannot be checked before this instruction. | | 0 | 0 | 0 | 0 | 1 | 1 | Function set (interface is 8-bits long). | | | | | | | | | | wait 40 | μs | | | | | | | | | | | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | BF cannot be checked before this instruction. | | 0 | 0 | 0 | 0 | 1 | 1 | Function set (interface is 8-bits long). | | | | | | | | BF can be checked after the following instructions. When BF is not checked, the waiting time between instructions is the specified instruction time. (See Table 3). | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | Function set (set interface to 4-bits long). | | 0 | 0 | 0 | 0 | 1 | 0 | Interface is 8-bits long. | | 0 | 0 | 0 | 0 | 1 | 0 | Function set (interface is 4-bits long). | | 0 | 0 | N | М | G | 0 | Specify number of display lines and voltage generator characteristic. | | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 0 | 0 | 0 | Display off. | | 0 | 0 | 0 | 0 | 0 | 0 | Clear display. | | 0 | 0 | 0 | 0 | 0 | 1 | Olda display. | | 0 | 0 | 0 | 0 | 0 | 0 | Entry mode set. | | 0 | 0 | 0 | 1 | I/D | S | Ziniy mode don | | | | | | | | | | Initializ | ation end | S | | | | | ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers # PCF2116 family ## LCD controller/drivers # PCF2116 family ### LCD controller/drivers ## PCF2116 family #### 19 BONDING PAD LOCATIONS ## LCD controller/drivers # PCF2116 family Table 11 Bonding pad locations (dimensions in $\mu m$ ) All x/y coordinates are referenced to centre of chip, see Fig.40. | SYMBOL | PAD | x | у | | |------------------|-----|-------------|-------|--| | osc | 1 | -2445 | -3300 | | | DB1 | 2 | -2211 -3300 | | | | V <sub>DD2</sub> | 3 | -2034 -3300 | | | | DB0 | 4 | -1806 -3300 | | | | $V_{DD1}$ | 5 | -1627 | -3300 | | | SA0 | 6 | -1437 | -3300 | | | E | 7 | -1245 | -3300 | | | V <sub>SS1</sub> | 8 | -1056 | -3300 | | | R/W | 9 | -867 | -3300 | | | T1 | 10 | -672 | -3300 | | | V <sub>SS2</sub> | 11 | -486 | -3300 | | | RS | 12 | -297 | -3300 | | | R9 | 13 | 77 | -3300 | | | R10 | 14 | 247 | -3300 | | | R11 | 15 | 417 | -3300 | | | R12 | 16 | 587 | -3300 | | | R13 | 17 | 757 | -3300 | | | R14 | 18 | 927 | -3300 | | | R15 | 19 | 1097 | -3300 | | | R16 | 20 | 1267 | -3300 | | | R25 | 21 | 1436 | -3300 | | | R26 | 22 | 1606 | -3300 | | | R27 | 23 | 1776 | -3300 | | | R28 | 24 | 1946 | -3300 | | | R29 | 25 | 2116 | -3300 | | | R30 | 26 | 2286 | -3300 | | | R31 | 27 | 2456 | -3300 | | | R32 | 28 | 2626 | -3013 | | | C60 | 29 | 2626 | -2760 | | | C59 | 30 | 2626 | -2590 | | | C58 | 31 | 2626 | -2420 | | | C57 | 32 | 2626 | -2250 | | | C56 | 33 | 2626 –2080 | | | | C55 | 34 | 2626 –1910 | | | | C54 | 35 | 2626 –1740 | | | | C53 | 36 | 2626 –1570 | | | | C52 | 37 | 2626 | -1400 | | | C51 | 38 | 2626 –1230 | | | | | | Ι | | | |--------|-----|------------|-----------|--| | SYMBOL | PAD | x y | | | | C50 | 39 | 2626 –1060 | | | | C49 | 40 | 2626 | -890 | | | C48 | 41 | 2626 | -720 | | | C47 | 42 | 2626 | -550 | | | C46 | 43 | 2626 | -380 | | | C45 | 44 | 2626 | 582 | | | C44 | 45 | 2626 | 752 | | | C43 | 46 | 2626 | 922 | | | C42 | 47 | 2626 | 1092 | | | C41 | 48 | 2626 | 1262 | | | C40 | 49 | 2626 | 1432 | | | C39 | 50 | 2626 | 1602 | | | C38 | 51 | 2626 | 1772 | | | C37 | 52 | 2626 | 1942 | | | C36 | 53 | 2626 | 2112 | | | C35 | 54 | 2626 | 2282 | | | C34 | 55 | 2626 | 2452 | | | C33 | 56 | 2626 | 2622 | | | C32 | 57 | 2626 | 2792 | | | C31 | 58 | 2626 | 2962 | | | C30 | 59 | 2626 | 3132 | | | C29 | 60 | 2339 | 3302 | | | C28 | 61 | 2169 | 3302 | | | C27 | 62 | 1999 | 3302 | | | C26 | 63 | 1829 | 3302 | | | C25 | 64 | 1659 | 3302 | | | C24 | 65 | 1489 | 3302 | | | C23 | 66 | 1319 | 3302 | | | C22 | 67 | 1149 | 3302 | | | C21 | 68 | 979 | 3302 | | | C20 | 69 | 809 | 3302 | | | C19 | 70 | 639 | 3302 | | | C18 | 71 | 469 | 3302 | | | C17 | 72 | 299 3302 | | | | C16 | 73 | 129 | 3302 | | | C15 | 74 | -245 | 3302 | | | C14 | 75 | -415 | 3302 | | | C13 | 76 | -585 | -585 3302 | | # PCF2116 family | SYMBOL | PAD | х | у | | |-------------------|-----|-------------|-------------|--| | C12 | 77 | -755 | 3302 | | | C11 | 78 | -925 3302 | | | | C10 | 79 | -1095 3302 | | | | C9 | 80 | -1265 3302 | | | | C8 | 81 | -1435 | 3302 | | | C7 | 82 | -1605 | 3302 | | | C6 | 83 | -1775 | 3302 | | | C5 | 84 | -1945 | 3302 | | | C4 | 85 | -2115 | 3302 | | | C3 | 86 | -2285 | 3302 | | | C2 | 87 | -2455 | 3302 | | | C1 | 88 | -2625 | 3015 | | | R24 | 89 | -2625 | 2846 | | | R23 | 90 | -2625 | 2676 | | | R22 | 91 | -2625 | 2506 | | | R21 | 92 | -2625 | 2336 | | | R20 | 93 | -2625 | 2166 | | | R19 | 94 | -2625 | 1996 | | | R18 | 95 | -2625 | 1826 | | | R17 | 96 | -2625 | 1656 | | | R8 | 97 | -2625 | 1487 | | | R7 | 98 | -2625 | 1317 | | | R6 | 99 | -2625 | 1147 | | | R5 | 100 | -2625 | 977 | | | R4 | 101 | -2625 | 807 | | | R3 | 102 | -2625 | 637 | | | R2 | 103 | -2625 | 467 | | | R1 | 104 | -2625 | 297 | | | DB7 | 105 | -2625 | -290 | | | SCL | 106 | -2625 | -479 | | | DB6 | 107 | -2625 | <b>-716</b> | | | SDA | 108 | -2625 | -976 | | | DB5 | 109 | -2625 | -1202 | | | V <sub>0</sub> | 110 | -2625 | 25 –1388 | | | V <sub>LCD1</sub> | 111 | -2625 -1580 | | | | DB4 | 112 | -2625 -1808 | | | | V <sub>LCD2</sub> | 113 | -2625 -1985 | | | | DB3 | 114 | -2625 | -2213 | | | V <sub>LCD3</sub> | 115 | -2625 | -2390 | | | DB2 | 116 | -2625 | -2621 | | ### LCD controller/drivers ## PCF2116 family #### **20 PACKAGE OUTLINE** LQFP128: plastic low profile quad flat package; 128 leads; body 14 x 20 x 1.4 mm SOT425-1 #### Note 0.05 1.35 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. 0.17 0.09 19.9 13.9 | OUTLINE | REFERENCES | | EUROPEAN | ISSUE DATE | | | |----------|------------|-------|----------|------------|------------|------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT425-1 | | | | | | 96-04-02 | 21.85 15.85 ### LCD controller/drivers ## PCF2116 family #### 21 SOLDERING #### 21.1 Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). #### 21.2 Reflow soldering Reflow soldering techniques are suitable for all LQFP packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C. #### 21.3 Wave soldering Wave soldering is **not** recommended for LQFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices. If wave soldering cannot be avoided, the following conditions must be observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners. Even with these conditions, do not consider wave soldering LQFP packages LQFP48 (SOT313-2), LQFP64 (SOT314-2) or LQFP80 (SOT315-1). During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. ### 21.4 Repairing soldered joints Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 $^{\circ}$ C. 1997 Apr 07 ### LCD controller/drivers PCF2116 family #### 22 DEFINITIONS | Data sheet status | | |---------------------------|---------------------------------------------------------------------------------------| | Objective specification | This data sheet contains target or goal specifications for product development. | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | Product specification | This data sheet contains final product specifications. | | Limiting values | | #### Limiting values Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. ### **Application information** Where application information is given, it is advisory and does not form part of the specification. #### 23 LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. #### 24 PURCHASE OF PHILIPS I2C COMPONENTS Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011. # LCD controller/drivers PCF2116 family NOTES # Philips Semiconductors – a worldwide company Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213. Tel. +43 1 60 101. Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 4 Rue du Port-aux-Vins. BP317. 92156 SURESNES Cedex. Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, MUMBAI 400 018, Tel. +91 22 4938 541, Fax. +91 22 4938 722 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381 Middle East: see Italy Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: Ul. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 South America: Rua do Rocio 220, 5th floor, Suite 51, 04552-903 São Paulo, SÃO PAULO - SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 829 1849 Spain: Balmes 22 08007 BARCELONA Tel. +34 3 301 6312. Fax. +34 3 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 632 2000, Fax. +46 8 632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2686, Fax. +41 1 481 7730 Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Haves. MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381 Uruguay: see South America Vietnam: see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777 For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825 Internet: http://www.semiconductors.philips.com © Philips Electronics N.V. 1997 SCA54 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 417067/1200/04/pp64 Date of release: 1997 Apr 07 Document order number: 9397 750 01754 Let's make things better.