SDAS036D - APRIL 1982 - REVISED AUGUST 1995 - 3-State Buffer-Type Outputs Drive Bus Lines Directly - Bus-Structured Pinout - Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Plastic (NT) and Ceramic (JT) DIPs #### description These dual 4-bit D-type latches feature 3-state outputs designed specifically for bus driving. These devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The dual 4-bit latches are transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs in true form, according to the function table. When LE is low, the outputs are latched. When the clear $(\overline{CLR})$ input goes low, the Q outputs go low independently of LE. The outputs are in the high-impedance state when the output-enable $(\overline{OE})$ input is at a high logic level. The SN54ALS873B and SN54AS873A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS873B and SN74AS873A are characterized for operation from 0°C to 70°C. SN54ALS873B, SN54AS873A . . . JT PACKAGE SN74ALS873B, SN74AS873A . . . DW OR NT PACKAGE (TOP VIEW) SN54ALS873B, SN54AS873A . . . FK PACKAGE (TOP VIEW) NC - No internal connection ## FUNCTION TABLE (each latch) | | INPU | JTS | | OUTPUT | |----|------|-----|---|--------| | ŌĒ | CLR | LE | D | Q | | L | L | Χ | Х | L | | L | Н | Н | Н | Н | | L | Н | Н | L | L | | L | Н | L | Χ | $Q_0$ | | Н | X | Χ | Χ | Z | SDAS036D - APRIL 1982 - REVISED AUGUST 1995 ## logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, and NT packages. ## logic diagram (each quad latch, positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, V <sub>CC</sub> | $\dots \dots $ | |--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Input voltage, V <sub>I</sub> | 7 V | | Voltage applied to a disabled 3-state output | | | Operating free-air temperature range, T <sub>A</sub> : SN54ALS873B | 55°C to 125°C | | SN74ALS873B | 0°C to 70°C | | Storage temperature range | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | SN54ALS873B | | | SN7 | 4ALS87 | '3B | | |----------|--------------------------------|-------------|-----|-----|-----|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | 0.7 | | | 0.8 | V | | ЮН | High-level output current | | | -1 | | | -2.6 | mA | | loL | Low-level output current | | | 12 | | | 24 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | SDAS036D - APRIL 1982 - REVISED AUGUST 1995 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | 24244555 | 7507.0 | SN5 | 4ALS87 | '3B | SN7 | '4ALS87 | 3B | LINIT | | | |------------------|---------------------------------------------|----------------------------|--------------------|------|-------|--------------------|------|-------|------|--| | PARAMETER | TEST CO | ONDITIONS | MIN | TYP† | MAX | MIN | TYP† | MAX | UNIT | | | VIK | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | -1.2 | | | -1.2 | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | ! | | V <sub>CC</sub> -2 | 2 | | | | | ∨он | V 45 V | $I_{OH} = -1 \text{ mA}$ | 2.4 | 3.3 | | | | | V | | | | $V_{CC} = 4.5 \text{ V}$ | $I_{OH} = -2.6 \text{ mA}$ | | | | 2.4 | 3.2 | | | | | ., | V 45V | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | ٧ | | | VOL | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | V | | | lozh | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | | lozL | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | -20 | | | -20 | μΑ | | | Ι <sub>Ι</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | lін | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | | I <sub>IL</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | - 0.2 | | | - 0.2 | mA | | | 1 <sub>0</sub> ‡ | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | | | | Outputs high | | 11 | 21 | | 11 | 21 | | | | Icc | V <sub>CC</sub> = 5.5 V | Outputs low | | 16 | 29 | | 16 | 29 | mA | | | | | Outputs disabled | | 20 | 31 | | 20 | 31 | | | ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | | SN54AL | S873B | SN74AL | S873B | | |------------------|-----------------------------|---------|--------|-------|--------|-------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | A Dules duration | Dulas duration | CLR low | 15 | | 15 | | | | t <sub>W</sub> | Pulse duration | LE high | 10 | | 10 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | | 10 | | 10 | | ns | | th | Hold time, data after LE↓ | | 7 | | 7 | | ns | <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. SDAS036D - APRIL 1982 - REVISED AUGUST 1995 ## switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub> (<br>C <sub>L</sub> :<br>R1 :<br>R2 :<br>T <sub>A</sub> : | UNIT | | | | |------------------|-----------------|----------------|--------------------------------------------------------------------------|--------|--------|-------|----| | | | | SN54AL | .S873B | SN74AL | S873B | | | | | | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | 6 | 0 | 2 | 23 | 2 | 14 | ns | | <sup>t</sup> PHL | D | Q | 2 | 17 | 2 | 14 | | | tPLH | | 0 | 8 | 31 | 8 | 22 | | | <sup>t</sup> PHL | LE | Q | 8 | 26 | 8 | 21 | ns | | <sup>t</sup> PHL | CLR | Q | 6 | 27 | 6 | 20 | ns | | <sup>t</sup> PZH | ŌĒ | _ | 4 | 24 | 4 | 18 | | | t <sub>PZL</sub> | OE | Q | 4 | 23 | 4 | 18 | ns | | <sup>t</sup> PHZ | ŌĒ | Q | 2 | 12 | 2 | 10 | nc | | t <sub>PLZ</sub> | OE | ď | 2 | 30 | 2 | 15 | ns | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, V <sub>CC</sub> | 7 V | |-------------------------------------------------------------------|------------------| | Input voltage, V <sub>I</sub> | 7 V | | Voltage applied to a disabled 3-state output | | | Operating free-air temperature range, T <sub>A</sub> : SN54AS873A | . −55°C to 125°C | | SN74AS873A | 0°C to 70°C | | Storage temperature range | . −65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | SN | 54AS873 | 3A | SN | 74AS873 | 3A | | |-----------------|--------------------------------|-----|---------|-----|-----|---------|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 8.0 | | | 0.8 | V | | ЮН | High-level output current | | | -12 | | | -15 | mA | | lOL | Low-level output current | | | 32 | | | 48 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | SDAS036D - APRIL 1982 - REVISED AUGUST 1995 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | 242445752 | | TEST CONDITIONS | | | | SN | 74AS873 | BA | | | |------------------|---------------------------------------------|--------------------------|--------------------|------|-------|-------|---------|-------|------|--| | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | MIN | TYP† | MAX | UNIT | | | VIK | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | -1.2 | | | -1.2 | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | VCC-2 | 2 | | | | | ∨он | V 45.V | I <sub>OH</sub> = -12 mA | 2.4 | 3.2 | | | | | V | | | | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -15 mA | | | | 2.4 | 3.3 | | | | | V | V 45V | I <sub>OL</sub> = 32 mA | | 0.25 | 0.5 | | | | ., | | | V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 48 mA | | | | | 0.35 | 0.5 | V | | | lozh | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 50 | | | 50 | μΑ | | | I <sub>OZL</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | -50 | | | -50 | μΑ | | | lį | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | lін | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | | I <sub>IL</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | - 0.5 | | | - 0.5 | mA | | | I <sub>O</sub> ‡ | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | | | | Outputs high | | 68 | 110 | | 68 | 110 | | | | ICC | V <sub>CC</sub> = 5.5 V | Outputs low | | 67 | 109 | | 67 | 109 | mA | | | | | Outputs disabled | | 80 | 129 | | 80 | 129 | | | ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | | SN54AS | 8873A | SN74AS | S873A | | |-------------------|-----------------------------|-------|--------|-------|--------|-------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | 4 * | | R low | 5 | | 5 | | | | t <sub>W</sub> * | Pulse duration LE | high | 6 | | 5 | | ns | | t <sub>su</sub> * | Setup time, data before LE↓ | | 2 | | 2 | | ns | | th* | Hold time, data after LE↓ | · | 4.5 | | 4.5 | | ns | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested. <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. # SN54ALS873B, SN54AS873A, SN74ALS873B, SN74AS873A DUAL 4-BIT D-TYPE LATCHES WITH 3-STATE OUTPUTS SDAS036D - APRIL 1982 - REVISED AUGUST 1995 ## switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>L</sub><br>R1<br>R2 | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>R1 = 500 Ω,<br>R2 = 500 Ω,<br>$T_A$ = MIN to MAX $^{\dagger}$ | | | | | | | |------------------|-----------------|----------------|----------------------------|---------------------------------------------------------------------------------------------------------------|-------|-------|----|--|--|--| | | | | SN54A | S873A | SN74A | S873A | | | | | | | | | MIN | MAX | MIN | MAX | | | | | | <sup>t</sup> PLH | D | 0 | 3 | 12.5 | 3 | 9.5 | ns | | | | | <sup>t</sup> PHL | U | Q | 3 | 8.5 | 3 | 7.5 | | | | | | <sup>t</sup> PLH | | 0 | 6 | 15.5 | 6 | 13 | | | | | | <sup>t</sup> PHL | LE | Q | 4 | 9 | 4 | 7.5 | ns | | | | | <sup>t</sup> PHL | CLR | Q | 3 | 10.5 | 3 | 9 | ns | | | | | <sup>t</sup> PZH | ŌĒ | 0 | 2 | 8 | 2 | 6.5 | | | | | | t <sub>PZL</sub> | OE . | Q | 4 | 11 | 4 | 10.5 | ns | | | | | <sup>t</sup> PHZ | ŌĒ | Q | 2 | 8 | 2 | 7.5 | ne | | | | | <sup>t</sup> PLZ | OE . | Q Q | 2 | 8.5 | 2 | 7.5 | ns | | | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2$ ns. $t_f \leq 2$ ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms www.ti.com 10-Jun-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|--------------------|--------------|---------------------------------|---------| | 84032013A | ACTIVE | LCCC | FK | 28 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 84032013A<br>SNJ54ALS<br>873BFK | Samples | | 8403201LA | ACTIVE | CDIP | JT | 24 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 8403201LA<br>SNJ54ALS873BJT | Samples | | SN74ALS873BDW | ACTIVE | SOIC | DW | 24 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS873B | Samples | | SN74ALS873BDWR | ACTIVE | SOIC | DW | 24 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS873B | Samples | | SNJ54ALS873BFK | ACTIVE | LCCC | FK | 28 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 84032013A<br>SNJ54ALS<br>873BFK | Samples | | SNJ54ALS873BJT | ACTIVE | CDIP | JT | 24 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 8403201LA<br>SNJ54ALS873BJT | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 10-Jun-2022 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54ALS873B, SN74ALS873B: Catalog: SN74ALS873B Military: SN54ALS873B NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ## **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jan-2022 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74ALS873BDWR | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | www.ti.com 5-Jan-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74ALS873BDWR | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 | ## PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74ALS873BDW | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | ## JT (R-GDIP-T\*\*) #### 24 LEADS SHOWN #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB ## FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 DW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated