## GENERAL DESCRIPTION The 87974I is a low skew, low jitter 1-to-15 LVCMOS/LVTTL Clock Generator/Zero Delay Buffer. The device has a fully integrated PLL and three banks whose divider ratios can be independently controlled, providing output frequency relationships of 1:1, 2:1, 3:1, 3:2, 3:2:1. In addition, the external feedback connection provides for a wide selection of output-to-input frequency ratios. The CLK0 and CLK1 pins allow for redundant clocking on the input and dynamically switching the PLL between two clock sources. Guaranteed low jitter and output skew characteristics make the 87974I ideal for those applications demanding well defined performance and repeatability. ## **FEATURES** - · Fully integrated PLL - Fifteen single ended 3.3V LVCMOS/LVTTL outputs - Two LVCMOS/LVTTL clock inputs for redundant clock applications - CLK0 and CLK1 accepts the following input levels: LVCMOS/LVTTL - Output frequency range: 8.33MHz to 125MHz - VCO range: 200MHz to 500MHz - · External feedback for "zero delay" clock regeneration - Cycle-to-cycle jitter: ±100ps (typical) - Output skew: 350ps (maximum) - · 3.3V operating supply - -40°C to 85°C ambient operating temperature - Available in lead-free RoHS-compliant package ## PIN ASSIGNMENT 52-Lead LQFP 10mm x 10mm x 1.4mm package body Y package Top View # **BLOCK DIAGRAM** # SIMPLIFIED BLOCK DIAGRAM TABLE 1. PIN DESCRIPTIONS | Number | Name | Ty | /ре | Description | | |---------------------------------------------|------------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 15, 19,<br>24, 30, 35, 39,<br>43, 47, 51 | GND | Power | | Power supply ground. | | | 2 | nMR/OE | Input | Pullup | Active HIGH outputs enabled (active). When LOW, outputs are disabled (High-impedance state) and reset of the device. During reset/output disable the PLL feedback loop is open and the internal VCO is tied to its lowest frequency. The 87974I requires reset after any loss of PLL lock. Loss of PLL lock may occur when the external feedback path is interrupted. The length of the reset pulse should be greater than one reference clock cycle (CLKx) | | | 3 | CLK_EN | Input | Pullup | Synchronizing clock enable. When HIGH, clock outputs QAx:QCx are enabled. When LOW, clock outputs QAx:QCx are low. LVCMOS / LVTTL interface levels. | | | 4 | SEL_B | Input | Pulldown | Selects divide value for Bank B output as described in Table 3D. LVCMOS / LVTTL interface levels. | | | 5 | SEL_C | Input | Pulldown | Selects divide value for Bank C output as described in Table 3D. LVCMOS / LVTTL interface levels. | | | 6 | PLL_SEL | Input | Pullup | Selects between the PLL and the reference clock as the input to the dividers. When HIGH, selects PLL. When LOW, selects the reference clock. LVCMOS / LVTTL interface levels. | | | 7 | SEL_A | Input | Pulldown | WIN Selects divide value for Bank A output as described in Table 3D. LVC / LVTTL interface levels. | | | 8 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1. When LOW, selects CLK0. LVCMOS / LVTTL interface levels. | | | 9 | CLK0 | Input | Pulldown | Reference clock input. LVCMOS / LVTTL interface levels. | | | 10 | CLK1 | Input | Pullup | Reference clock input. LVCMOS / LVTTL interface levels. | | | 11, 27, 42 | nc | Unused | | No connect. | | | 12 | V <sub>DD</sub> | Power | | Core supply pin. | | | 13 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | | 14, 20 | FB_SEL0, FB_<br>SEL1 | Input | Pulldown | Selects divide value for Bank feedback output as described in Table 3E. LVCMOS / LVTTL interface levels. | | | 16, 18,<br>21, 23, 25 | QA4, QA3,<br>QA2, QA1, QA0 | Output | | Bank A clock outputs. $7\Omega$ typical output impedance. LVCMOS / LVTTL interface levels. | | | 17, 22, 26 | $V_{\tiny DDOA}$ | Power | | Output supply pins for Bank A clock outputs. | | | 28 | $V_{\text{DDOFB}}$ | Power | | Output supply pin for QFB clock output. | | | 29 | QFB | Output | | Clock output. LVCMOS / LVTTL interface levels. | | | 31 | FB_IN | Input | Pullup | Feedback input to phase detector for generating clocks with<br>"zero delay". Connect to pin 29.<br>LVCMOS / LVTTL interface levels. | | | 32, 34,<br>36, 38, 40 | QB4, QB3,<br>QB2, QB1, QB0 | Output | | Bank B clock outputs. $7\Omega$ typical output impedance. LVCMOS / LVTTL interface levels. | | | 33, 37, 41 | V <sub>DDOB</sub> | Power | | Output supply pins for Bank B clock outputs. | | | 44, 46,<br>48, 50 | QC3, QC2, QC1,<br>QC0 | Output | | Bank C clock outputs. $7\Omega$ typical output impedance. LVCMOS / LVTTL interface levels. | | | 45, 49 | V <sub>DDOC</sub> | Power | | Output supply pins for Bank C clock outputs. | | | 52 | VCO_SEL | Input | Pulldown | Selects VCO ÷ 4 when HIGH. Selects VCO ÷ 2 when LOW. LVCMOS / LVTTL interface levels. | | NOTE: and refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|----------------------------------------------------|-------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | | C <sub>PD</sub> | Power Dissipation Capacitance (per output); Note 1 | $V_{DD,}V_{DDA}, V_{DDOx} = 3.465V$ | | | 15 | pF | | R <sub>OUT</sub> | Output Impedance | | 5 | 7 | 12 | Ω | NOTE 1: $V_{\text{DDOx}}$ denotes $V_{\text{DDOA}}$ , $V_{\text{DDOB}}$ , $V_{\text{DDOC}}$ , $V_{\text{DDOFB}}$ . TABLE 3A. OUTPUT CONTROL PIN FUNCTION TABLE | Inp | outs | | Out | outs | | |--------|--------|---------|---------|---------|--------| | nMR/OE | CLK_EN | QA0:QA4 | QB0:QB4 | QC0:QC3 | QFB | | 0 | Х | HiZ | HiZ | HiZ | HiZ | | 1 | 0 | LOW | LOW | LOW | Enable | | 1 | 1 | Enable | Enable | Enable | Enable | TABLE 3B. OPERATING MODE FUNCTION TABLE | Inputs | Operating Mode | | | |---------|----------------|--|--| | PLL_SEL | Operating Mode | | | | 0 | Bypass | | | | 1 | PLL | | | TABLE 3C. PLL INPUT FUNCTION TABLE | Inputs | | | | |---------|-----------|--|--| | CLK_SEL | PLL Input | | | | 0 | CLK0 | | | | 1 | CLK1 | | | TABLE 3D. SELECT PIN FUNCTION TABLE | SEL_A | QAx | SEL_B | QBx | SEL_C | QCx | |-------|-----|-------|-----|-------|-----| | 0 | ÷ 2 | 0 | ÷ 2 | 0 | ÷ 4 | | 1 | ÷ 4 | 1 | ÷ 4 | 1 | ÷ 6 | TABLE 3E. FB SELECT FUNCTION TABLE | Inp | Outputs | | |---------|---------|------| | FB_SEL1 | FB_SEL0 | QFB | | 0 | 0 | ÷ 4 | | 1 | 0 | ÷ 6 | | 0 | 1 | ÷ 8 | | 1 | 1 | ÷ 12 | TABLE 3F. VCO SELECT FUNCTION TABLE | Inputs | | | | |---------|-------|--|--| | VCO_SEL | fVCO | | | | 0 | VCO/2 | | | | 1 | VCO/4 | | | #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_I$ -0.5 V to $V_{DD}$ + 0.5 V Outputs, $V_O$ -0.5V to $V_{DDO} + 0.5V$ Package Thermal Impedance, $\theta_{JA}$ 73.2°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. **Table 4A. Power Supply DC Characteristics,** $V_{DD} = V_{DDA} = V_{DDOx} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|-------------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | 2.935 | 3.3 | 3.465 | V | | V <sub>DDOx</sub> | Output Supply Voltage; NOTE 1 | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 121 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 15 | mA | | I <sub>DDOx</sub> | Output Supply Current; NOTE 2 | | | | 24 | mA | $\begin{array}{l} \text{NOTE 1: V}_{\text{DDOx}} \text{ denotes V}_{\text{DDOA}}, \text{V}_{\text{DDOB}}, \text{V}_{\text{DDOC}}, \text{V}_{\text{DDOFB}}. \\ \text{NOTE 2: } I_{\text{DDOx}} \text{ denotes } I_{\text{DDOA}}, I_{\text{DDOB}}, I_{\text{DDOC}}, I_{\text{DDOFB}}. \end{array}$ Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDA} = V_{DDOx} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|------------------------------------------------------------------------------------------|--------------------------------|---------|---------|-----------------|-------| | V <sub>IH</sub> | Input<br>High Voltage | SEL_A:SEL_C, nMR/OE,<br>VCO_SEL, PLL_SEL,<br>CLK_SEL, CLK_EN,<br>FB_SEL0, FB_SEL1, FB_IN | | 2 | | V <sub>DD</sub> | V | | | | CLK0, CLK1 | | 2 | | V <sub>DD</sub> | V | | V <sub>IL</sub> | Input<br>Low Voltage | SEL_A:SEL_C, nMR/OE,<br>VCO_SEL, PLL_SEL,<br>CLK_SEL, CLK_EN,<br>FB_SEL0, FB_SEL1, FB_IN | | | | 0.8 | V | | | | CLK0, CLK1 | | | | 0.8 | V | | I <sub>IH</sub> | Input | FB_SEL0, FB_SEL1,<br>SEL_A:SEL_C, CLK0, VCO_<br>SEL, CLK_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 100 | μΑ | | "' | High Current | CLK1, FB_IN, nMR/OE, PLL_<br>SEL, CLK_EN | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I <sub>IL</sub> | Input<br>Low Current | FB_SEL0, FB_SEL1,<br>SEL_A:SEL_C, CLK0, VCO_<br>SEL, CLK_SEL | $V_{IN} = 0V, V_{DD} = 3.465V$ | -5 | | | μA | | | Low Current | CLK1, FB_IN, nMR/OE, PLL_<br>SEL, CLK_EN | $V_{IN} = 0V, V_{DD} = 3.465V$ | -100 | | | μΑ | | V <sub>OH</sub> | Output High Vol | tage; NOTE 1 | | 2.4 | | | V | | V <sub>OL</sub> | Output Low Volt | age; NOTE 1 | | | | 0.5 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{DDOx}/2$ . Table 5. AC Characteristics, $V_{DD} = V_{DDA} = V_{DDOx} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|--------------------------------------------------|------------------------------------------------|------------------------------|------------------------------|------------------------------|-------| | | | Qx , ÷2, VCO , ÷2 | | | 125 | MHz | | f <sub>MAX</sub> | Output Frequency | Qx , ÷4, VCO , ÷2 | | | 63 | MHz | | | | Qx , ÷6, VCO , ÷2 | | | 42 | MHz | | f <sub>vco</sub> | PLL VCO Lock Range; NOTE 5 | | 200 | | 500 | MHz | | t <sub>PD</sub> | SYNC to Feedback<br>Propagation Delay; NOTE 2, 5 | PLL_SEL = 3.3V,<br>fREF = 50MHz | -250 | | 100 | ps | | tsk(o) | Output Skew; NOTE 4, 5 | Measured on rising edge at V <sub>DDO</sub> /2 | | | 350 | ps | | tjit(cc) | Cycle-to-Cycle Jitter;<br>NOTE 5, 6 | | | ±100 | | ps | | t <sub>L</sub> | PLL Lock Time | | | | 10 | mS | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 0.8V to 2.0V | 0.15 | | 1.5 | ns | | t <sub>PW</sub> | Output Pulse Width | | t <sub>Period</sub> /2 - 800 | t <sub>Period</sub> /2 ± 500 | t <sub>Period</sub> /2 + 800 | ps | | t <sub>EN</sub> | Output Enable Time | | 2 | | 10 | ns | | t <sub>DIS</sub> | Output Disable Time | | 2 | | 10 | ns | All parameters measured at $f_{MAX}$ unless noted otherwise. NOTE 1: Measured from the $V_{DD}/2$ point of the input to the $V_{DDOx}/2$ of the output. NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew within a bank with equal load conditions. NOTE 4: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{\text{DDOx}}/2$ . NOTE 5: This parameter is defined in accordance with JEDEC Standard 65. NOTE 6: Measured as peak-to-peak. # PARAMETER MEASUREMENT INFORMATION ## 3.3V OUTPUT LOAD AC TEST CIRCUIT **O**UTPUT **S**KEW ### CYCLE-TO-CYCLE JITTER ## OUTPUT RISE/FALL TIME OUTPUT PULSE WIDTH/PULSE WIDTH PERIOD SYNC TO FEEDBACK PROPAGATION DELAY # **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The 879741 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\text{DD}}, V_{\text{DDA}}, \text{ and } V_{\text{DDOx}}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu\text{F}$ and a $.01\mu\text{F}$ bypass capacitor should be connected to each $V_{\text{DDA}}$ pin. The $10\Omega$ resistor can also be replaced by a ferrite bead. FIGURE 1. POWER SUPPLY FILTERING #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS # INPUTS: #### CLK INPUT: For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a $1 \text{k}\Omega$ resistor can be tied from the CLK input to ground. #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ## OUTPUTS: #### LVCMOS OUTPUT: All unused LVCMOS output can be left floating. We recommend that there is no trace attached. #### LAYOUT GUIDELINE The schematic of the 87974l layout example used in this layout guideline is shown in *Figure 2A*. The 87974l recommended PCB board layout for this example is shown in *Figure 2B*. This layout example is used as a general guideline. The layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stack up of the P.C. board. FIGURE 2A. 87974I LVCMOS/LVTTL ZERO DELAY BUFFER SCHEMATIC EXAMPLE The following component footprints are used in this layout example: All the resistors and capacitors are size 0603. #### POWER AND GROUNDING Place the decoupling capacitors as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via. Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. The RC filter consisting of R7, C11, and C16 should be placed as close to the $V_{\rm DDA}$ pin as possible. #### **CLOCK TRACES AND TERMINATION** Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces. - The differential $50\Omega$ output traces should have same length. - Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines. - Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity. - To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace. - Make sure no other signal traces are routed between the clock trace pair. - The series termination resistors should be located as close to the driver pins as possible. FIGURE 2B. PCB BOARD LAYOUT FOR 879741 # RELIABILITY INFORMATION # Table 6. $\theta_{\rm JA}{\rm vs.}$ Air Flow Table for 52 Lead LQFP ## θJA by Velocity (Linear Feet per Minute) 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 58.0°C/W 47.1°C/W 42.0°C/W Multi-Layer PCB, JEDEC Standard Test Boards 42.3°C/W 36.4°C/W 34.0°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### **TRANSISTOR COUNT** The transistor count for 87974l is: 4225 ### PACKAGE OUTLINE - Y SUFFIX FOR 52 LEAD LQFP TABLE 7. PACKAGE DIMENSIONS | | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | |---------|-----------------------------------------------|-------------|---------|--|--|--| | SYMBOL | BCC | | | | | | | STWIBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | N | | 52 | | | | | | Α | | | 1.60 | | | | | A1 | 0.05 | | 0.15 | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | b | 0.22 | 0.32 | 0.38 | | | | | С | 0.09 | | 0.20 | | | | | D | | 12.00 BASIC | | | | | | D1 | | 10.00 BASIC | | | | | | E | | 12.00 BASIC | | | | | | E1 | | 10.00 BASIC | | | | | | е | | 0.65 BASIC | | | | | | L | 0.45 0.75 | | | | | | | θ | 0° | | 7° | | | | | ccc | | | 0.08 | | | | Reference Document: JEDEC Publication 95, MS-026 ### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------------|--------------------------|--------------------|----------------| | 87974CYILF | ICS87974CYILF | 52 lead "Lead Free" LQFP | Tray | -40°C to +85°C | | 87974CYILFT | ICS87974CYILF | 52 lead "Lead Free" LQFP | Tape and Reel | -40°C to +85°C | | | REVISION HISTORY SHEET | | | | | | |-----|------------------------|----------|-----------------------------------------------------------------------------------------------------------------------|----------|--|--| | Rev | Table | Page | Description of Change | Date | | | | Α | | 10 & 11 | Added Layout Guideline and PCB Board Layout. | 4/2/02 | | | | Α | | 3 | Added simplified block diagram. | 4/4/02 | | | | | T7 | 12 | Revised Package Outline drawing. Corrected Package Dimensions table to corre- | | | | | Α | | | spond with the Package Outline drawing. | 11/15/02 | | | | | | | Update format throughout datasheet. | | | | | | T1 | 4 | Pin Description table - updated nMR/OE and V <sub>DDOx</sub> pin descriptions. | | | | | В | T4A | 6 | 3V Power Supply table - changed $V_{DD}$ parameter to "Core" from "Positive". | 3/20/03 | | | | | | | Changed I <sub>DD</sub> max. limit from 105mA max. to 118mA max., | 3/20/03 | | | | | | | and I <sub>DDOx</sub> from 20mA max. to 22mA max. | | | | | В | T2 | 5 | Pin Characteristics Table - changed C <sub>IN</sub> 8pF max. to 4pF typical. | 5/15/03 | | | | | T3E | 5 | FB Select Function Table - switched FB_SELx headings, FB_SEL1 heading is in column 1, FB_SEL0 heading is in column 2. | | | | | В | T2 | 5 | Pin Characteristics Table - added R <sub>OUT</sub> , Output Impedance row. | 7/9/03 | | | | | | 12 | Revised Package Outline. | | | | | | | | Change from die rev. A to B on part marking throughout data sheet. | | | | | | T4A | 6 | Change max. temperature to 70°C down from 85°C throughout data sheet. | | | | | С | | | Power Supply DC Characteristics table - adjusted: | 7/23/03 | | | | | | | V <sub>DDA</sub> from 3.135V min. to 2.9375V min., | | | | | | | | I <sub>DD</sub> from 118mA max. to 125mA max., and I <sub>DDOX</sub> from 22mA max. to 25mA max. | | | | | | | | | | | | | | _ | 6 | Through out the data sheet the maximum temperature was changed from 70°C to 85°C. | | | | | D | 14/ | | Power Supply DC Characteristics Table - I <sub>DD</sub> changed from 125mA max. to 121mA | 8/4/03 | | | | | | | max. and I <sub>DDOx</sub> changed from 25mA max. to 24mA max. | | | | | | | 2 & 3 | Swaped labels for FB_SEL0 and FB_SEL1 in the Block Diagram and Simplified | 2/9/04 | | | | D | | | Block Diagram. | | | | | D | T3E | 5 | Corrected FB Select Function Table. | 6/9/04 | | | | D | T8 | 13 | Ordering Information Table - added Lead-Free part number. | 10/11/04 | | | | | | 9 | Added Recommendations for Unused Input and Output Pins. | | | | | D | Т8 | 14 | Ordering Information Table - part number and order number is now a | 1/19/06 | | | | | | | revision C. Corrected lead-free part number and marking, and added lead-free | 1/13/00 | | | | | | | note. | | | | | _ | Т8 | 14 | Updated datasheet's header/footer with IDT from ICS. | 7/26/10 | | | | E | | 14<br>16 | Removed ICS prefix from Part/Order Number column. Added Contact Page. | | | | | | T1 | 4 | Updated description of nMR/OE pin | | | | | E | '' | | opulated description of them to be pin | 04/18/13 | | | | | | 1<br>14 | Removed ICS from part numbers where needed. | | | | | E | | | Features section - removed reference to leaded packages. | 1/26/16 | | | | | T8 | | Ordering Information - removed quantity from tape and reel. Deleted LF note below | | | | | | | | the table. | | | | | | | | Updated header and footer. | | | | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales Tech Support www.idt.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary. Copyright ©2016 Integrated Device Technology, Inc. All rights reserved