

### **Freescale Semiconductor**

Data Sheet: Technical Data

MCF5208EC Rev. 3, 9/2009

# MCF5208 ColdFire<sup>®</sup> Microprocessor Data Sheet

### Supports MCF5207 & MCF5208

by: Microcontroller Solutions Group

The MCF5207 and MCF5208 devices are highly-integrated, 32-bit microprocessors based on the version 2 ColdFire microarchitecture. Both devices contain a 16-Kbyte internal SRAM, an 8-Kbyte configurable cache, a 2-bank SDR/DDR SDRAM controller, a 16-channel DMA controller, up to three UARTs, a queued SPI, a low-power management modeule, and other peripherals that enable the MCF5207 and MCF5208 for use in industrial control and connectivity applications. The MCF5208 device also features a 10/100 Mbps fast ethernet controller.

This document provides detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications of the MCF5207 and MCF5208 microprocessors. It was written from the perspective of the MCF5208 device. See the following section for a summary of differences between the two devices.

#### **Table of Contents**

| 1 | MCF5207/8 Device Configurations | 2  |
|---|---------------------------------|----|
| 2 |                                 |    |
| 3 | Signal Descriptions             | 3  |
| 4 |                                 |    |
| 5 | Electrical Characteristics      | 17 |
| 6 | Revision History                | 43 |

Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. © Freescale Semiconductor, Inc., 2009. All rights reserved.





MCF5207/8 Device Configurations

# **1 MCF5207/8 Device Configurations**

The following table compares the two devices described in this document:

#### Table 1. MCF5207 & MCF5208 Configurations

| Module                                                                   | MCF5207                | MCF5208               |  |  |
|--------------------------------------------------------------------------|------------------------|-----------------------|--|--|
| Version 2 ColdFire Core with EMAC<br>(Enhanced Multiply-Accumulate Unit) | •                      | ٠                     |  |  |
| Core (System) Clock                                                      | up to 166              | 6.67 MHz              |  |  |
| Peripheral and External Bus Clock<br>(Core clock ÷ 2)                    | up to 83.33 MHz        |                       |  |  |
| Performance (Dhrystone/2.1 MIPS)                                         | up to                  | 0 159                 |  |  |
| Instruction/Data Cache                                                   | 8 Kb                   | oytes                 |  |  |
| Static RAM (SRAM)                                                        | 16 K                   | bytes                 |  |  |
| SDR/DDR SDRAM Controller                                                 | •                      | •                     |  |  |
| Fast Ethernet Controller (FEC)                                           | —                      | •                     |  |  |
| Low-Power Management Module                                              | •                      | •                     |  |  |
| UARTs                                                                    | 3                      | 3                     |  |  |
| I <sup>2</sup> C                                                         | •                      | ٠                     |  |  |
| QSPI                                                                     | •                      | •                     |  |  |
| 32-bit DMA Timers                                                        | 4                      | 4                     |  |  |
| Watchdog Timer (WDT)                                                     | •                      | •                     |  |  |
| Periodic Interrupt Timers (PIT)                                          | 4                      | 4                     |  |  |
| Edge Port Module (EPORT)                                                 | •                      | •                     |  |  |
| Interrupt Controllers (INTC)                                             | 1                      | 1                     |  |  |
| 16-channel Direct Memory Access (DMA)                                    | •                      | •                     |  |  |
| FlexBus External Interface                                               | •                      | •                     |  |  |
| General Purpose I/O Module (GPIO)                                        | •                      | •                     |  |  |
| JTAG - IEEE <sup>®</sup> 1149.1 Test Access Port                         | •                      | •                     |  |  |
| Package                                                                  | 144 LQFP<br>144 MAPBGA | 160 QFP<br>196 MAPBGA |  |  |

# 2 Ordering Information

#### **Table 2. Orderable Part Numbers**

| Freescale Part<br>Number | Description                             | Speed      | Temperature                      |
|--------------------------|-----------------------------------------|------------|----------------------------------|
| MCF5207CAG166            | MCF5207 RISC Microprocessor, 144 LQFP   | 166.67 MHz | $-40^{\circ}$ to $+85^{\circ}$ C |
| MCF5207CVM166            | MCF5207 RISC Microprocessor, 144 MAPBGA | 166.67 MHz | $-40^{\circ}$ to $+85^{\circ}$ C |
| MCF5208CAB166            | MCF5208 RISC Microprocessor, 160 QFP    | 166.67 MHz | $-40^{\circ}$ to $+85^{\circ}$ C |
| MCF5208CVM166            | MCF5208 RISC Microprocessor, 196 MAPBGA | 166.67 MHz | $-40^{\circ}$ to $+85^{\circ}$ C |



# 3 Signal Descriptions

The following table lists all the MCF5208 pins grouped by function. The Dir column is the direction for the primary function of the pin only. Refer to Section 4, "Mechanicals and Pinouts" for package diagrams. For a more detailed discussion of the MCF5208 signals, consult the *MCF5208 Reference Manual* (MCF5208RM).

#### NOTE

In this table and throughout this document, a single signal within a group is designated without square brackets (i.e., A23), while designations for multiple signals within a group use brackets (i.e., A[23:21]) and is meant to include all signals within the two bracketed numbers when these numbers are separated by a colon.

#### NOTE

The primary functionality of a pin is not necessarily its default functionality. Pins that are muxed with GPIO default to their GPIO functionality.

| Signal Name        | GPIO | Alternate 1              | Alternate 2 | Dir. <sup>1</sup> | Voltage<br>Domain | MCF5207<br>144<br>LQFP       | MCF5207<br>144<br>MAPBGA          | MCF5208<br>160<br>QFP              | MCF5208<br>196<br>MAPBGA           |  |  |
|--------------------|------|--------------------------|-------------|-------------------|-------------------|------------------------------|-----------------------------------|------------------------------------|------------------------------------|--|--|
| Reset              |      |                          |             |                   |                   |                              |                                   |                                    |                                    |  |  |
| RESET <sup>2</sup> | —    | —                        | —           | I                 | EVDD              | 82                           | J10                               | 90                                 | J14                                |  |  |
| RSTOUT             | _    | —                        | —           | 0                 | EVDD              | 74                           | M12                               | 82                                 | N14                                |  |  |
| Clock              |      |                          |             |                   |                   |                              |                                   |                                    |                                    |  |  |
| EXTAL              | _    | —                        | —           | Ι                 | EVDD              | 78                           | K12                               | 86                                 | L14                                |  |  |
| XTAL               | —    | —                        | —           | 0                 | EVDD              | 80                           | J12                               | 88                                 | K14                                |  |  |
| FB_CLK             | _    | —                        | —           | 0                 | SDVDD             | 34                           | L1                                | 40                                 | N1                                 |  |  |
|                    |      |                          | Mod         | e Sel             | ection            |                              |                                   |                                    |                                    |  |  |
| RCON <sup>2</sup>  | _    | —                        | —           | Ι                 | EVDD              | 144                          | C4                                | 160                                | C3                                 |  |  |
| DRAMSEL            | _    | —                        | —           | I                 | EVDD              | 79                           | H10                               | 87                                 | K11                                |  |  |
|                    |      | ·                        | l           | FlexB             | us                |                              |                                   |                                    |                                    |  |  |
| A[23:22]           | _    | FB_CS[5:4]               | —           | 0                 | SDVDD             | 118, 117                     | B9, A10                           | 126, 125                           | B11, A11                           |  |  |
| A[21:16]           | _    | _                        | _           | 0                 | SDVDD             | 116–114,<br>112, 108,<br>107 | C9, A11,<br>B10, A12,<br>C11, B11 | 124, 123,<br>122, 120,<br>116, 115 | B12, A12,<br>A13, B13,<br>B14, C13 |  |  |
| A[15:14]           |      | SD_BA[1:0] <sup>3</sup>  | —           | 0                 | SDVDD             | 106, 105                     | B12, C12                          | 114, 113                           | C14, D12                           |  |  |
| A[13:11]           | _    | SD_A[13:11] <sup>3</sup> | _           | 0                 | SDVDD             | 104–102                      | D11, E10,<br>D12                  | 112, 111,<br>110                   | D13, D14,<br>E11                   |  |  |
| A10                | _    | _                        | —           | 0                 | SDVDD             | 101                          | C10                               | 109                                | E12                                |  |  |

Table 3. MCF5207/8 Signal Information and Muxing



Signal Descriptions

|                   | 1        | 1                        |             |                   |                   |                        |                                                                               |                       |                                                              |
|-------------------|----------|--------------------------|-------------|-------------------|-------------------|------------------------|-------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------|
| Signal Name       | GPIO     | Alternate 1              | Alternate 2 | Dir. <sup>1</sup> | Voltage<br>Domain | MCF5207<br>144<br>LQFP | MCF5207<br>144<br>MAPBGA                                                      | MCF5208<br>160<br>QFP | MCF5208<br>196<br>MAPBGA                                     |
| A[9:0]            | _        | SD_A[9:0] <sup>3</sup>   | _           | 0                 | SDVDD             | 100–91                 | E11, D9,<br>E12, F10,<br>F11, E9,<br>F12, G10,<br>G12, F9                     | 108–99                | E13, E14,<br>F11–F14,<br>G11–G14                             |
| D[31:16]          | _        | SD_D[31:16] <sup>4</sup> | _           | I/O               | SDVDD             | 21–28,<br>40–47        | F1, F2, G1,<br>G2, G4, G3,<br>H1, H2, K3,<br>L2, L3, K2,<br>M3, J4, M4,<br>K4 | 27–34,<br>46–53       | J4–J1,<br>K4–K1, M3,<br>N3, M4, N4,<br>P4, L5, M5,<br>N5     |
| D[15:0]           | _        | FB_D[31:16] <sup>4</sup> | _           | I/O               | SDVDD             | 8–15, 51–58            | B2, B1, C2,<br>C1, D2, D1,<br>E2, E1, L5,<br>K5, L6, J6,<br>M6, J7, L7,<br>K7 | 16–23,<br>57–64       | F3–F1,<br>G4–G1, H1,<br>N6, P6, L7,<br>M7, N7, P7,<br>N8, P8 |
| BE/BWE[3:0]       | PBE[3:0] | SD_DQM[3:0] <sup>3</sup> | —           | 0                 | SDVDD             | 20, 48, 18,<br>50      | F4, L4, E3,<br>J5                                                             | 26, 54, 24,<br>56     | H2, P5, H4,<br>M6                                            |
| OE                | PBUSCTL3 | —                        | —           | 0                 | SDVDD             | 60                     | J8                                                                            | 66                    | M8                                                           |
| $\overline{TA}^2$ | PBUSCTL2 | —                        |             | I                 | SDVDD             | 90                     | G11                                                                           | 98                    | H14                                                          |
| R/W               | PBUSCTL1 | _                        | —           | 0                 | SDVDD             | 59                     | K6                                                                            | 65                    | L8                                                           |
| TS                | PBUSCTL0 | DACK0                    | —           | 0                 | SDVDD             | 4                      | B3                                                                            | 12                    | E3                                                           |
|                   |          |                          | Ch          | ip Sel            | ects              |                        |                                                                               |                       |                                                              |
| FB_CS[3:2]        | PCS[3:2] | —                        | —           | 0                 | SDVDD             | 119, 120               | D7, A9                                                                        | —                     | C11, A10                                                     |
| FB_CS1            | PCS1     | SD_CS1                   | —           | 0                 | SDVDD             | 121                    | C8                                                                            | 127                   | B10                                                          |
| FB_CS0            |          | _                        | _           | 0                 | SDVDD             | 122                    | B8                                                                            | 128                   | C10                                                          |
|                   |          | ·                        | SDRA        | M Co              | ntroller          | ·                      |                                                                               |                       |                                                              |
| SD_A10            | —        | —                        | —           | 0                 | SDVDD             | 37                     | M1                                                                            | 43                    | N2                                                           |
| SD_CKE            | —        |                          | —           | 0                 | SDVDD             | 6                      | C3                                                                            | 14                    | E1                                                           |
| SD_CLK            | —        | —                        | —           | 0                 | SDVDD             | 31                     | J1                                                                            | 37                    | L1                                                           |
| SD_CLK            |          | _                        |             | 0                 | SDVDD             | 32                     | K1                                                                            | 38                    | M1                                                           |
| SD_CS0            | —        |                          |             | 0                 | SDVDD             | 7                      | A1                                                                            | 15                    | F4                                                           |
| SD_DQS[3:2]       | _        | —                        | _           | 0                 | SDVDD             | 19, 49                 | F3, M5                                                                        | 25, 55                | H3, L6                                                       |
| SD_SCAS           |          | —                        | —           | 0                 | SDVDD             | 38                     | M2                                                                            | 44                    | P2                                                           |
| SD_SRAS           |          | —                        | —           | 0                 | SDVDD             | 39                     | J2                                                                            | 45                    | P3                                                           |
| SD_SDR_DQS        | —        | —                        | —           | 0                 | SDVDD             | 29                     | H3                                                                            | 35                    | L3                                                           |
| SD_WE             | —        |                          | —           | 0                 | SDVDD             | 5                      | D3                                                                            | 13                    | E2                                                           |

### Table 3. MCF5207/8 Signal Information and Muxing (continued)



**Signal Descriptions** 

| Table 3. MCF5207/8 Signal | Information and Muxing | (continued) |
|---------------------------|------------------------|-------------|
|---------------------------|------------------------|-------------|

| Signal Name GPIO Alternate 1 |                       | Alternate 2                          | Dir. <sup>1</sup> | Voltage<br>Domain | MCF5207<br>144<br>LQFP | MCF5207<br>144<br>MAPBGA | MCF5208<br>160<br>QFP | MCF5208<br>196<br>MAPBGA |              |    |
|------------------------------|-----------------------|--------------------------------------|-------------------|-------------------|------------------------|--------------------------|-----------------------|--------------------------|--------------|----|
|                              | 1                     |                                      | External          | Interr            | upts Por               | rt <sup>5</sup>          | I                     |                          |              |    |
| IRQ7 <sup>2</sup>            | PIRQ7 <sup>2</sup>    |                                      |                   | Ι                 | EVDD                   | 134                      | A5                    | 142                      | C7           |    |
| IRQ4 <sup>2</sup>            | PIRQ4 <sup>2</sup>    | DREQ0 <sup>2</sup>                   | —                 | I                 | EVDD                   | 133                      | C6                    | 141                      | D7           |    |
| IRQ1 <sup>2</sup>            | PIRQ1 <sup>2</sup>    |                                      |                   | I                 | EVDD                   | 132                      | B6                    | 140                      | D8           |    |
|                              |                       |                                      |                   | FEC               |                        |                          | I                     |                          |              |    |
| FEC_MDC                      | PFECI2C3              | I2C_SCL <sup>2</sup>                 | U2TXD             | 0                 | EVDD                   | —                        | _                     | 148                      | D6           |    |
| FEC_MDIO                     |                       |                                      | U2RXD             | I/O               | EVDD                   | _                        | _                     | 147                      | C6           |    |
| FEC_TXCLK                    | PFECH7                |                                      |                   | I                 | EVDD                   |                          |                       | 157                      | B3           |    |
| _                            | PFECH6                |                                      | U1RTS             | 0                 | EVDD                   | 142                      | A2                    | —                        | —            |    |
| FEC_TXEN                     | PFECH6                |                                      | U1RTS             | 0                 | EVDD                   |                          |                       | 158                      | A2           |    |
| FEC_TXD0                     | PFECH5                |                                      | —                 | 0                 | EVDD                   |                          |                       | 3                        | B1           |    |
| FEC_COL                      | PFECH4                |                                      | —                 | Ι                 | EVDD                   | _                        | —                     | 7                        | D3           |    |
| FEC_RXCLK                    | PFECH3                |                                      | —                 | Ι                 | EVDD                   | _                        | —                     | 154                      | B4           |    |
| FEC_RXDV                     | PFECH2                |                                      | —                 | Ι                 | EVDD                   | —                        | —                     | 153                      | A4           |    |
| FEC_RXD0                     | PFECH1                | _                                    | —                 | I                 | EVDD                   | _                        | —                     | 152                      | D5           |    |
| FEC_CRS                      | PFECH0                | _                                    | —                 | Ι                 | EVDD                   | _                        | —                     | 8                        | D2           |    |
| FEC_TXD[3:1]                 | PFECL[7:5]            | _                                    | —                 | 0                 | EVDD                   | _                        | —                     | 6–4                      | C1, C2, B2   |    |
| —                            | PFECL4                | _                                    | UORTS             | 0                 | EVDD                   | 141                      | D5                    | _                        | _            |    |
| FEC_TXER                     | PFECL4                |                                      | —                 | UORTS             | 0                      | EVDD                     | _                     | —                        | 156          | A3 |
| FEC_RXD[3:2]                 | PFECL[3:2]            | —                                    | —                 | Ι                 | EVDD                   | _                        | —                     | 149–150                  | A5, B5       |    |
| —                            | PFECL1                | _                                    | U1CTS             | I                 | EVDD                   | 139                      | B4                    | —                        | _            |    |
| FEC_RXD1                     | PFECL1                | _                                    | U1CTS             | Ι                 | EVDD                   | _                        | —                     | 151                      | C5           |    |
| _                            | PFECL0                | _                                    | UOCTS             | I                 | EVDD                   | 140                      | E4                    | _                        | —            |    |
| FEC_RXER                     | PFECL0                | _                                    | UOCTS             | Ι                 | EVDD                   | _                        | —                     | 155                      | C4           |    |
|                              |                       | ontain an FEC mo<br>opriate FEC GPI0 |                   |                   | UART0 a                | nd UART1 cor             | htrol signals (as     | s well as their (        | GPIO signals |    |
| I2C_SDA <sup>2</sup>         | PFECI2C0 <sup>2</sup> | U2RXD <sup>2</sup>                   | _                 | I/O               | EVDD                   | —                        | —                     | —                        | D1           |    |
| I2C_SCL <sup>2</sup>         | PFECI2C1 <sup>2</sup> | U2TXD <sup>2</sup>                   | —                 | I/O               | EVDD                   |                          |                       |                          | E4           |    |
| Ī                            | DACK0 and DRE         | EQO do not have<br>TS and QSPI       | a dedicated b     | DMA<br>ond pa     | ads. Plea              | se refer to the          | following pins        | for muxing:              |              |    |



Signal Descriptions

| Signal Name GPIO Alterna           |              | Alternate 1          | Alternate 2    | Dir. <sup>1</sup> | Voltage<br>Domain    | MCF5207<br>144<br>LQFP | MCF5207<br>144<br>MAPBGA | MCF5208<br>160<br>QFP | MCF5208<br>196<br>MAPBGA |
|------------------------------------|--------------|----------------------|----------------|-------------------|----------------------|------------------------|--------------------------|-----------------------|--------------------------|
|                                    |              |                      |                | QSP               | I                    |                        |                          |                       | 1                        |
| QSPI_CS2                           | PQSPI3       | DACK0                | U2RTS          | 0                 | EVDD                 | 126                    | A8                       | 132                   | D10                      |
| QSPI_CLK                           | PQSPI0       | I2C_SCL <sup>2</sup> | -              | 0                 | EVDD                 | 127                    | C7                       | 133                   | A9                       |
| QSPI_DOUT                          | PQSPI1       | I2C_SDA <sup>2</sup> | —              | 0                 | EVDD                 | 128                    | A7                       | 134                   | B9                       |
| QSPI_DIN                           | PQSPI2       | DREQ0 <sup>2</sup>   | U2CTS          | I                 | EVDD                 | 129                    | B7                       | 135                   | C9                       |
| Note: The QSPI packages.           | _CS1 and QSP | I_CS0 signals ar     | e available on | the U             | 1CTS, U <sup>-</sup> | 1RTS, U0CTS            | , or UORTS pir           | ns for the 196        | and 160-pin              |
|                                    |              |                      |                | UART              | s                    |                        |                          |                       |                          |
| U1CTS                              | PUARTL7      | DT1IN                | QSPI_CS1       | Ι                 | EVDD                 | —                      | —                        | 136                   | D9                       |
| <b>U1RTS</b>                       | PUARTL6      | DT1OUT               | QSPI_CS1       | 0                 | EVDD                 |                        | _                        | 137                   | C8                       |
| U1TXD                              | PUARTL5      | —                    | -              | 0                 | EVDD                 | 131                    | A6                       | 139                   | A8                       |
| U1RXD                              | PUARTL4      | _                    | —              | Ι                 | EVDD                 | 130                    | D6                       | 138                   | B8                       |
| UOCTS                              | PUARTL3      | DT0IN                | QSPI_CS0       | Ι                 | EVDD                 | _                      | _                        | 76                    | N12                      |
| UORTS                              | PUARTL2      | DT0OUT               | QSPI_CS0       | 0                 | EVDD                 |                        | _                        | 77                    | P12                      |
| U0TXD                              | PUARTL1      | _                    | —              | 0                 | EVDD                 | 71                     | L10                      | 79                    | P13                      |
| U0RXD                              | PUARTL0      | _                    | _              | Ι                 | EVDD                 | 70                     | M10                      | 78                    | N13                      |
| Note: The UART<br>UART1 control si | •            | •                    |                |                   | , FEC, ar            | nd I2C pins. Fo        | or the MCF520            | 7 devices, the        | UART0 and                |
|                                    |              |                      | DN             | IA Tir            | ners                 |                        |                          |                       |                          |
| DT3IN                              | PTIMER3      | DT3OUT               | U2CTS          | Ι                 | EVDD                 | 135                    | B5                       | 143                   | B7                       |
| DT2IN                              | PTIMER2      | DT2OUT               | U2RTS          | Ι                 | EVDD                 | 136                    | C5                       | 144                   | A7                       |
| DT1IN                              | PTIMER1      | DT1OUT               | U2RXD          | Ι                 | EVDD                 | 137                    | A4                       | 145                   | A6                       |
| DT0IN                              | PTIMER0      | DT0OUT               | U2TXD          | Ι                 | EVDD                 | 138                    | A3                       | 146                   | B6                       |
|                                    |              |                      | B              | OM/JT             | AG <sup>6</sup>      |                        |                          |                       | I                        |
| JTAG_EN <sup>7</sup>               | _            | _                    | _              | Ι                 | EVDD                 | 83                     | J11                      | 91                    | J13                      |
| DSCLK                              |              | TRST <sup>2</sup>    |                | Ι                 | EVDD                 | 76                     | K11                      | 84                    | L12                      |
| PSTCLK                             |              | TCLK <sup>2</sup>    |                | 0                 | EVDD                 | 64                     | M7                       | 70                    | P9                       |
| BKPT                               | _            | TMS <sup>2</sup>     | -              | I                 | EVDD                 | 75                     | L12                      | 83                    | M14                      |
| DSI                                | —            | TDI <sup>2</sup>     | -              | I                 | EVDD                 | 77                     | H9                       | 85                    | K12                      |
| DSO                                | _            | TDO                  | _              | 0                 | EVDD                 | 69                     | M9                       | 75                    | M12                      |
| DDATA[3:0]                         |              |                      | -              | 0                 | EVDD                 | _                      | K9, L9, M11,<br>M8       |                       | P11, N11,<br>M11, P10    |
| PST[3:0]                           | _            | —                    | -              | 0                 | EVDD                 |                        | L11, L8,<br>K10, K8      |                       | N10, M10,<br>L10, L9     |



**Signal Descriptions** 

| Signal Name         GPIO         Alternate 1         Alternate 2 $\frac{5}{2}$ $\frac{9}{9}$ 144<br>LOFP         144<br>MAPBGA         160<br>OFP         196<br>MAPBGA           ALLPST         —         —         —         O         EVDD         67         —         73         —           ALLPST         —         —         —         O         EVDD         67         —         73         —           TEST <sup>7</sup> —         —         —         1         EVDD         109         —         —         C12           PLL_TEST         —         —         —         1         EVDD         —         —         M13           EVDD         —         —         —         1         EVDD         —         —         M13           EVDD         —         —         —         1,33,63,66, F         E5-E6, F5, G8-G9, H7, K8-K10, K13, M9         S0,89,95, F6, G5, H11, J9, J10, K8-K10, K13, M9         S0,89,95, F6, G5, H11, J9, J10, K8-K10, K13, M9         S0,74,92, J12, D4, K13, K13, S13         J12, D4, J14, J1, J4, J13, J13, J13, J13, J13, J13, J13, J13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |      |             |             |                   |                   |             |            |                          |                                                          |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|-------------|-------------|-------------------|-------------------|-------------|------------|--------------------------|----------------------------------------------------------|--|--|--|--|
| Test           TEST <sup>7</sup> -         -         I         EVDD         109         -         -         C12           PLL_TEST         -         -         I         EVDD         -         -         C12           Power Supplies           EVDD         -         -         -         M13           Display         -         -         -         M13           Display         -         -         -         M13           Display         -         -         -         M13           EVDD         -         -         -         -         M13           EVDD         -         -         -         -         M13           EVDD         -         -         -         -         1,33,63,66, E5-E6,F5, G8-G9, B0,89,95, 131         E5-E7, F6         E5-E6,F5, 131,139,41, F6,E5,H5,H6, 67,97,113, H9,9,10, 10, 123         E8-E10,131         M9,910, 123           IVDD         -         -         -         -         30,68,84, 113,143         D4,D8,H4, 36,74,92, 112,D4, D1, H1, 141         D11,H11         L4, L11, L4, L5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Signal Name       | GPIO | Alternate 1 | Alternate 2 | Dir. <sup>1</sup> | Voltage<br>Domain | 144         | 144        | 160                      | MCF5208<br>196<br>MAPBGA                                 |  |  |  |  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ALLPST            | _    | —           | —           | 0                 | EVDD              | 67          | _          | 73                       | —                                                        |  |  |  |  |
| PLL_TEST         —         —         I         EVDD         —         —         —         M13           Power Supplies           EVDD         —         —         —         —         M13           EVDD         —         —         —         —         —         M13           IVDD         —         —         —         —         —         1, 33, 63, 66, 72, 81, 87, 125         E5–E6, F5, 68, 69, 131         80, 89, 95, 131         J9, J10, J3, J31, J9, J10, J31, J9, J11, J9, J121, J9, J11, J9, J121, J9, J11, J8, J9, J11, J9, J121, J59         J12, D4, D4, D8, H4, 111, J9, 121, J59         J12, D4, D11, H11         L4, L11, PLL_VDD         —         —         —         —         86         H12         94         H13           SD_VDD         —         —         —         —         3, 17, 35, 61, 87, 11, 39, 41, 124         E8–E10, F6, K7, L2         F6, G7, 97, 118, 129         F10, 610, F5, F6, F5, F10, 610, F5, F10, 510, 65, F10, 5                                                                                                                                                                                                                                                                                                                                                                        |                   |      |             |             |                   |                   |             |            |                          |                                                          |  |  |  |  |
| EVDD         —         —         —         —         —         Image: Constraint of the system         Image: Consystem <thimage: cons<="" td=""><td>TEST<sup>7</sup></td><td>_</td><td>—</td><td>—</td><td>Ι</td><td>EVDD</td><td>109</td><td>—</td><td>_</td><td>C12</td></thimage:>                                                            | TEST <sup>7</sup> | _    | —           | —           | Ι                 | EVDD              | 109         | —          | _                        | C12                                                      |  |  |  |  |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PLL_TEST          | _    | _           | —           | I                 | EVDD              | _           | _          | _                        | M13                                                      |  |  |  |  |
| $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |      |             | Pow         | er Su             | pplies            |             |            |                          |                                                          |  |  |  |  |
| PLL_VDD         —         —         —         —         —         86         H11, J9         121, 159         D11, H11         L4, L11,           PLL_VDD         —         —         —         —         86         H12         94         H13           SD_VDD         —         —         —         —         86         H12         94         H13           SD_VDD         —         —         —         —         3, 17, 35, 61,<br>89, 110, 123         E7–E8, F8,<br>G5, H5–H6,<br>J3         11, 39, 41,<br>67, 97, 118,<br>129         E8–E10, F9           VSS         —         —         —         —         —         3, 17, 35, 61,<br>89, 110, 123         E7–E8, F8,<br>G5, H5–H6,<br>J3         11, 39, 41,<br>67, 97, 118,<br>129         E8–E10, F9           VSS         —         —         —         —         —         2, 16, 36, 62,<br>65, 73, 88,<br>111, 124         D10, F6–F7,<br>G6–G7         1, 10, 42, 68,<br>71, 81, 96,<br>177, 119,<br>130         A1, A14,<br>F7–F8,<br>G6–G9,<br>H6–H9,<br>J7–J8, L13           W2, N9, P*         —         —         —         —         2, 16, 36, 62,<br>65, 73, 88,<br>111, 124         D10, F6–F7,<br>130         1, 0, 42, 68,<br>71, 81, 96,<br>177, 18, 130         A1, A14,<br>F7–F8,<br>G6–G9           W2, N9, P*         —         —         —         —         2, 16, 36, 62,<br>65, 73, 88,<br>111, 124                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | EVDD              | —    | _           | _           | _                 | _                 | 72, 81, 87, | G8–G9,     | 80, 89, 95,              | K8–K10,                                                  |  |  |  |  |
| SD_VDD         —         —         —         —         —         —         —         3, 17, 35, 61, 89, 110, 123         E7–E8, F8, G5, H5–H6, G7, 97, 118, 129         E8–E10, F9, F10, G10, H5, J5, J6, G7, 97, 118, 129         E8–E10, F9, F10, G10, H5, J5, J6, G7, G7, 97, 118, 129         E8–E10, F9, F10, G10, H5, J5, J6, G7, G7, 97, 118, 129         E8–E10, F9, F10, G10, H5, J5, J6, G7, G7, 11, 10, 42, 68, K5–K7, L2           VSS         —         —         —         —         —         2, 16, 36, 62, 65, 73, 88, 111, 124         D10, F6–F7, G6–G7         1, 10, 42, 68, F7–F8, G6–G7         A1, A14, F7–F8, G6–G9, 117, 119, 130         F7–F8, 130, 96, F7–F8, 143, 96, F7–F8, 143, 96, 146–H9, J7–J8, L13, 146, 146, 146, 146, 146, 146, 146, 146                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | IVDD              | _    | —           | —           | _                 |                   |             |            |                          | D11, H11,                                                |  |  |  |  |
| VSS         —         —         —         —         —         —         —         —         Z, 16, 36, 62, 65, 73, 88, 111, 124         D10, F6–F7, G6–G7         1, 10, 42, 68, F7–F8, F7–F8, 111, 124         A1, A14, F7–F8, G6–G7           VSS         —         —         —         —         —         —         —         Image: Constraint of the state of the s | PLL_VDD           | _    | —           | —           | —                 | _                 | 86          | H12        | 94                       | H13                                                      |  |  |  |  |
| 65, 73, 88, G6–G7 71, 81, 96, F7–F8,<br>111, 124 G6–G7 71, 81, 96, F7–F8,<br>111, 124 117, 119, G6–G9,<br>130 H6–H9,<br>J7–J8, L13<br>M2, N9, P<br>P14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SD_VDD            | _    | _           | _           |                   | _                 |             | G5, H5–H6, | 67, 97, 118,             | E8–E10, F9,<br>F10, G10,<br>H5, J5, J6,<br>K5–K7, L2     |  |  |  |  |
| PLL_VSS — — — — — — 85 — 93 H12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | VSS               |      | _           | _           |                   | _                 | 65, 73, 88, |            | 71, 81, 96,<br>117, 119, | F7–F8,<br>G6–G9,<br>H6–H9,<br>J7–J8, L13,<br>M2, N9, P1, |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PLL_VSS           | _    | —           | —           | —                 |                   | 85          | _          | 93                       | H12                                                      |  |  |  |  |

NOTES:

<sup>1</sup> Refers to pin's primary function.

<sup>2</sup> Pull-up enabled internally on this signal for this mode.

<sup>3</sup> The SDRAM functions of these signals are not programmable by the user. They are dynamically switched by the processor when accessing SDRAM memory space and are included here for completeness.

<sup>4</sup> Primary functionality selected by asserting the DRAMSEL signal (SDR mode). Alternate functionality selected by negating the DRAMSEL signal (DDR mode). The GPIO module is not responsible for assigning these pins.

<sup>5</sup> GPIO functionality is determined by the edge port module. The GPIO module is only responsible for assigning the alternate functions.
 <sup>6</sup> If JTAG\_EN is asserted, these pins default to Alternate 1 (JTAG) functionality. The GPIO module is not responsible for assigning

these pins.Pull-down enabled internally on this signal for this mode.



# 4 Mechanicals and Pinouts

Drawings in this section show the pinout and the packaging and mechanical characteristics of the MCF5207 and MCF5208 devices.

### NOTE

The mechanical drawings are the latest revisions at the time of publication of this document. The most up-to-date mechanical drawings can be found at the product summary page located at http://www.freescale.com/coldfire.

### 4.1 Pinout—144 LQFP

Figure 1 shows a pinout of the MCF5207CAG166 device.





## 4.2 Package Dimensions—144 LQFP

Figure 2 and Figure 3 show MCF5207CAB166 package dimensions.











## 4.3 Pinout—144 MAPBGA

The pinout of the MCF5207CVM166 device is shown below.

|   | 1      | 2      | 3              | 4        | 5       | 6       | 7               | 8        | 9       | 10          | 11             | 12           | _ |
|---|--------|--------|----------------|----------|---------|---------|-----------------|----------|---------|-------------|----------------|--------------|---|
| A | SD_CS  | U1RTS  | DT0IN          | DT1IN    | ĪRQ7    | U1TXD   | QSPI_<br>DOUT   | QSPI_CS2 | FB_CS2  | A22         | A20            | A18          | A |
| В | D14    | D15    | TS             | U1CTS    | DT3IN   | ĪRQ1    | QSPI_<br>DIN    | FB_CS0   | A23     | A19         | A16            | A15          | В |
| С | D12    | D13    | SD_CKE         | RCON     | DT2IN   | ĪRQ4    | QSPI_<br>CLK    | FB_CS1   | A21     | A10         | A17            | A14          | с |
| D | D10    | D11    | SD_WE          | IVDD     | UORTS   | U1RXD   | FB_CS3          | IVDD     | A8      | VSS         | A13            | A11          | D |
| E | D8     | D9     | BE/BWE1        | UOCTS    | EVDD    | EVDD    | SD_VDD          | SD_VDD   | A4      | A12         | A9             | A7           | E |
| F | D31    | D30    | SD_DQS3        | BE/BWE3  | EVDD    | VSS     | VSS             | SD_VDD   | A0      | A6          | A5             | A3           | F |
| G | D29    | D28    | D26            | D27      | SD_VDD  | VSS     | VSS             | EVDD     | EVDD    | A2          | TA             | A1           | G |
| н | D25    | D24    | SD_SDR_<br>DQS | IVDD     | SD_VDD  | SD_VDD  | EVDD            | EVDD     | TDI/DSI | DRAM<br>SEL | IVDD           | PLL_VDD      | н |
| J | SD_CLK | SD_RAS | SD_VDD         | D18      | BE/BWE0 | D4      | D2              | ŌĒ       | IVDD    | RESET       | JTAG_EN        | XTAL         | J |
| к | SD_CLK | D20    | D23            | D16      | D6      | R/W     | D0              | PST0     | DDATA3  | PST1        | TRST/<br>DSCLK | EXTAL        | к |
| L | FB_CLK | D22    | D21            | BE/BWE2  | D7      | D5      | D1              | PST2     | DDATA2  | U0TXD       | PST3           | TMS/<br>BKPT | L |
| м | SD_A10 | SD_CAS | D19            | D17      | SD_DQS2 | D3      | TCLK/<br>PSTCLK | DDATA0   | TDO/DSO | U0RXD       | DDATA1         | RSTOUT       | м |
|   | 1      | 2      | 3              | 4        | 5       | 6       | 7               | 8        | 9       | 10          | 11             | 12           | - |
|   |        |        | Figur          | e 4. MCF | 5207CV  | M166 Pi | nout Top        | view (1  | 44 MAPE | BGA)        |                |              |   |



### 4.4 Package Dimensions—144 MAPBGA

Figure 5 shows the MCF5207CAB166 package dimensions.



2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3 MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A.

 $\overline{4}$  datum a, the seating plane, is determined by the spherical crowns of the solder balls.

5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

Figure 5. MCF5207CAB166 Package Dimensions (144 MAPBGA)



### 4.5 Pinout—160 QFP

Figure 6 shows a pinout of the MCF5208CAB166 device.



Figure 6. MCF5208CAB166 Pinout Top View (160 QFP)



# 4.6 Package Dimensions—160 QFP

The package dimensions of the MCF5208CAB166 device are shown in the figures below.







NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- A DATUM PLANE IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.
- A DATUMS TO BE DETERMINED AT DATUM PLANE H.
- A DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.
- <u>A</u> DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H.
- A DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.

#### Figure 8. MCF5208CAB166 Package Dimensions (Sheet 2 of 2)



# 4.7 Pinout—196 MAPBGA

Figure 9 shows a pinout of the MCF5208CVM166 device.

| Image: Tree                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _ | 1       | 2      | 3      | 4            | 5           | 6           | 7      | 8      | 9               | 10     | 11     | 12             | 13           | 14           | _ |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|--------|--------|--------------|-------------|-------------|--------|--------|-----------------|--------|--------|----------------|--------------|--------------|---|
| B       TXD0       TXD1       TXCLK       RXD2       PION       DIAN       DIAN       DION       DOUT       IELDI       IEIDI       IEIDI <thieidi< th="">       IEIDI       IEIDI</thieidi<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A | VSS     |        |        |              |             | DT1IN       | DT2IN  | U1TXD  |                 | FB_CS2 | A22    | A20            | A19          | VSS          | A |
| C         TXD2         NCUN         RXER         RXD1         MD0         IRG1         OIR13         DIN         PB_033         IB_033         IE31         A           D         I2C_SDA         FEC_<br>CRS         FEC_<br>COL         IVDD         FEC_<br>RXD0         IRQ1         IRQ1         UTCTS         QSPI_<br>CS2         IVDD         A14         A           E         SD_CKE         SD_WE         TS         I2C_SCL         EVDD         EVDD         EVDD         SD_VDD         SD_VDD         A11         A10         A           F         D13         D14         D15         SD_CS         EVDD         EVDD         VSS         VSS         SD_VDD         SD_VDD         A11         A10         A           G         D9         D10         D11         D12         EVDD         VSS         VSS         VSS         SD_VDD         A3         A2         A           H         D8         BE/<br>BWE3         SD_S         B_VDD         VSS         VSS         VSS         VSS         SD_VDD         A3         A2         A           J         D28         D29         D30         D31         SD_VDD         SD_VDD         VSS         VSS <td< th=""><th>в</th><th></th><th></th><th></th><th></th><th></th><th>DT0IN</th><th>DT3IN</th><th>U1RXD</th><th></th><th>FB_CS1</th><th>A23</th><th>A21</th><th>A18</th><th>A17</th><th>в</th></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | в |         |        |        |              |             | DT0IN       | DT3IN  | U1RXD  |                 | FB_CS1 | A23    | A21            | A18          | A17          | в |
| D       22_50X       CRS       COL       NDD       RXD0       MDC       INCL       INCL       OUTS       CS2       INDD       AII       AII         E       SD_CKE       SD_WE       TS       I2C_SCL       EVDD       EVDD       EVDD       SD_VDD       SD_VDD       SD_VDD       AII       AIII       AII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | с |         |        | RCON   | FEC_<br>RXER |             |             | ĪRQ7   | U1RTS  |                 | FB_CS0 | FB_CS3 | TEST           | A16          | A15          | с |
| I $I$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D | I2C_SDA |        |        | IVDD         |             |             | ĪRQ4   | IRQ1   | U1CTS           |        | IVDD   | A14            | A13          | A12          | D |
| Image: Simple                                                                                                                                                                                                                                                                                                                                                                                      | E | SD_CKE  | SD_WE  | TS     | I2C_SCL      | EVDD        | EVDD        | EVDD   | SD_VDD | SD_VDD          | SD_VDD | A11    | A10            | A9           | A8           | E |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | F | D13     | D14    | D15    | SD_CS        | EVDD        | EVDD        | VSS    | VSS    | SD_VDD          | SD_VDD | A7     | A6             | A5           | A4           | F |
| H       D8 $\overline{BWE3}$ DQS3 $\overline{BWE1}$ SD_VDD       VSS       VSS       VSS       VSS       EVDD       IVDD       VSS       VE         J       D28       D29       D30       D31       SD_VDD       SD_VDD       VSS       VSS       EVDD       EVDD       NC       IVDD $VSS$ $VE$ K       D24       D25       D26       D27       SD_VDD       SD_VDD       SD_VDD       EVDD       EVDD       EVDD       DRAM       TDI/       EV         L       SD_CLK       SD_VDD       SD_SD_SDR       IVDD       D18       SD_QS2       D5 $R/\overline{W}$ PST0       PST1       IVDD $\overline{DSCLK}$ VS         M       SD_CLK       VSS       D23       D21       D17 $\overline{BE/}$ D4 $\overline{OE}$ EVDD       EVDD       EVDD       DRAM $\overline{DSCLK}$ VS         M       SD_CLK       VSS       D23       D21       D17 $\overline{BE/}$ D4 $\overline{OE}$ EVDD       PST1       IVDD $\overline{DSCLK}$ VS         M       SD_CLK       VSS       D23       D21       D17 $\overline{BE/}$ D4 $\overline{OE}$ <th>G</th> <th>D9</th> <th>D10</th> <th>D11</th> <th>D12</th> <th>EVDD</th> <th>VSS</th> <th>VSS</th> <th>VSS</th> <th>VSS</th> <th>SD_VDD</th> <th>A3</th> <th>A2</th> <th>A1</th> <th>A0</th> <th>G</th>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | G | D9      | D10    | D11    | D12          | EVDD        | VSS         | VSS    | VSS    | VSS             | SD_VDD | A3     | A2             | A1           | A0           | G |
| J       D28       D29       D30       D31       SD_VDD       SD_VDD       VSS       VSS       EVDD       EVDD       IVDD       E         K       D24       D25       D26       D27       SD_VDD       SD_VDD       SD_VDD       EVDD       EVDD       EVDD       EVDD       DRAM<br>SEL       TDI/<br>DSI       EV         L       SD_CLK       SD_VDD       SD_SDR<br>_DQS       IVDD       D18       SD_<br>DQS2       D5 $R/W$ PST0       PST1       IVDD $\overline{TRST/}$ VS         M $\overline{SD_CLK}$ VSS       D23       D21       D17 $\overline{BE/}$ D4 $\overline{OE}$ EVDD       PST2       DDATA1 $\overline{TDO/}$ $\overline{PL}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | н | D8      |        |        | BE/<br>BWE1  | SD_VDD      | VSS         | VSS    | VSS    | VSS             | EVDD   | IVDD   |                | PLL_<br>VDD  | TA           | н |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | J | D28     | D29    | D30    | D31          | SD_VDD      | SD_VDD      | VSS    | VSS    | EVDD            | EVDD   | NC     | IVDD           | JTAG_<br>EN  | RESET        | J |
| $M = \frac{SD_{CLK}}{SD_{CLK}} = \frac{SD_{VDD}}{SD_{CLK}} = \frac{SD_{VDD}}{SD_{CLK}} = \frac{SD_{VDD}}{SD_{CLK}} = \frac{SD_{VD}}{SD_{CLK}} = \frac{SD_{VD}}{S$ | к | D24     | D25    | D26    | D27          | SD_VDD      | SD_VDD      | SD_VDD | EVDD   | EVDD            | EVDD   |        |                | EVDD         | XTAL         | к |
| TE DE LEVER F312 DEATAT DSO TE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | L | SD_CLK  | SD_VDD |        | IVDD         | D18         |             | D5     | R/W    | PST0            | PST1   | IVDD   | TRST/<br>DSCLK | VSS          | EXTAL        | L |
| N FB_CLK SD_A10 D22 D20 D16 D7 D3 D1 VSS PST3 DDATA2 UOCTS UOF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | м | SD_CLK  | VSS    | D23    | D21          | D17         | BE/<br>BWE0 | D4     | ŌĒ     | EVDD            | PST2   | DDATA1 |                | PLL_<br>TEST | TMS/<br>BKPT | м |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | N | FB_CLK  | SD_A10 | D22    | D20          | D16         | D7          | D3     | D1     | VSS             | PST3   | DDATA2 | UOCTS          | U0RXD        | RSTOUT       | N |
| P VSS SD_CAS SD_RAS D19 BE/<br>BWE2 D6 D2 D0 TCLK/<br>PSTCLK DDATA0 DDATA3 UORTS U01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Ρ | VSS     | SD_CAS | SD_RAS | D19          | BE/<br>BWE2 | D6          | D2     | D0     | TCLK/<br>PSTCLK | DDATA0 | DDATA3 | UORTS          | U0TXD        | VSS          | Ρ |
| 1 2 3 4 5 6 7 8 9 10 11 12 1<br>Figure 9. MCF5208CVM166 Pinout Top View (196 MAPBGA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   | 1       | 2      | 3      |              |             |             |        |        |                 |        |        | 12             | 13           | 14           |   |

Figure 9. MCF5208CVM166 Pinout Top View (196 MAPBGA)



### 4.8 Package Dimensions—196 MAPBGA

The package dimensions for the MCF5208CVM166 device is shown below.



Figure 10. MCF5208CVM166 Package Dimensions (196 MAPBGA)

# **5** Electrical Characteristics

# 5.1 Maximum Ratings

#### Table 4. Absolute Maximum Ratings<sup>1, 2</sup>

| Rating                                                                                     | Symbol             | Value         | Unit |
|--------------------------------------------------------------------------------------------|--------------------|---------------|------|
| Core Supply Voltage                                                                        | IV <sub>DD</sub>   | - 0.5 to +2.0 | V    |
| CMOS Pad Supply Voltage                                                                    | EV <sub>DD</sub>   | – 0.3 to +4.0 | V    |
| DDR/Memory Pad Supply Voltage                                                              | SDV <sub>DD</sub>  | – 0.3 to +4.0 | V    |
| PLL Supply Voltage                                                                         | PLLV <sub>DD</sub> | – 0.3 to +2.0 | V    |
| Digital Input Voltage <sup>3</sup>                                                         | V <sub>IN</sub>    | - 0.3 to +3.6 | V    |
| Instantaneous Maximum Current<br>Single pin limit (applies to all pins) <sup>3, 4, 5</sup> | Ι <sub>D</sub>     | 25            | mA   |

| Operating Temperature Range (Packaged) | T <sub>A</sub><br>(T <sub>L</sub> - T <sub>H</sub> ) | – 40 to 85  | °C |
|----------------------------------------|------------------------------------------------------|-------------|----|
| Storage Temperature Range              | T <sub>stg</sub>                                     | – 55 to 150 | °C |

| Table 4. Absolute Maximum Ratings <sup>1, 2</sup> (continued) |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

NOTES:

Functional operating conditions are given in Section 5.4, "DC Electrical Specifications". Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Continued operation at these levels may affect device reliability or cause permanent damage to the device.

<sup>2</sup> This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (V<sub>SS</sub> or EV<sub>DD</sub>).

<sup>3</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

<sup>4</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and EV<sub>DD</sub>.

<sup>5</sup> Power supply must maintain regulation within operating  $EV_{DD}$  range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > EV_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $EV_{DD}$  and could result in external power supply going out of regulation. Ensure external  $EV_{DD}$  load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power (ex; no clock). Power supply must maintain regulation within operating  $EV_{DD}$  range during instantaneous and operating maximum current conditions.

### 5.2 Thermal Characteristics

Table 5 lists thermal resistance values

| Characteristic                          | Symbol                     | 196MBGA         | 144MBGA           | 160QFP            | 144LQFP           | Unit              |      |
|-----------------------------------------|----------------------------|-----------------|-------------------|-------------------|-------------------|-------------------|------|
| Junction to ambient, natural convection | Four layer board (2s2p)    | $\theta_{JMA}$  | 47 <sup>1,2</sup> | 47 <sup>1,2</sup> | 49 <sup>1,2</sup> | 65 <sup>1,2</sup> | °C/W |
| Junction to ambient (@200 ft/min)       | Four layer board<br>(2s2p) | $\theta_{JMA}$  | 43 <sup>1,2</sup> | 43 <sup>1,2</sup> | 44 <sup>1,2</sup> | 58 <sup>1,2</sup> | °C/W |
| Junction to board                       |                            | $\theta_{JB}$   | 36 <sup>3</sup>   | 36 <sup>3</sup>   | 40 <sup>3</sup>   | 50 <sup>3</sup>   | °C/W |
| Junction to case                        |                            | $\theta_{JC}$   | 22 <sup>4</sup>   | 22 <sup>4</sup>   | 39 <sup>4</sup>   | 19 <sup>4</sup>   | °C/W |
| Junction to top of package              |                            | Ψ <sub>jt</sub> | 6 <sup>1,5</sup>  | 6 <sup>1,5</sup>  | 12 <sup>1,6</sup> | 5 <sup>1,7</sup>  | °C/W |
| Maximum operating junction temperature  |                            | Тj              | 105               | 105               | 105               | 105               | °C   |

**Table 5. Thermal Characteristics** 

NOTES:

 $\theta_{JMA}$  and  $\Psi_{jt}$  parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of  $\theta_{JmA}$  and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the  $\Psi_{jt}$  parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2.

<sup>2</sup> Per JEDEC JESD51-6 with the board horizontal.



- <sup>3</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>4</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- <sup>5</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT.
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT.
- <sup>7</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT.

The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$
 Eqn. 1

Where:

T<sub>A</sub> = Ambient Temperature, °C

Q<sub>JMA</sub> = Package Thermal Resistance, Junction-to-Ambient, ×C/W

 $P_D = P_{INT} + P_{I/O}$ 

 $P_{INT} = I_{DD} \times IV_{DD}$ , Watts - Chip Internal Power

 $P_{I/O}$  = Power Dissipation on Input and Output Pins - User Determined

For most applications  $P_{I/O} < P_{INT}$  and can be ignored. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

Solving equations 1 and 2 for K gives:

$$K = P_D \times (T_A \times 273^{\circ}C) + Q_{JMA} \times P_D^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

### 5.3 ESD Protection

#### Table 6. ESD Protection Characteristics<sup>1, 2</sup>

| Characteristics                 | Symbol | Value | Unit |
|---------------------------------|--------|-------|------|
| ESD Target for Human Body Model | HBM    | 2000  | V    |

NOTES:

<sup>1</sup> All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.



<sup>2</sup> A device is defined as a failure if, after exposure to ESD pulses, the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

### 5.4 DC Electrical Specifications

#### **Table 7. DC Electrical Specifications**

| Characteristic                                                                                                                                                                                                               | Symbol             | Min                                                                     | Max                                                                                                                         | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|
| Core Supply Voltage                                                                                                                                                                                                          | IV <sub>DD</sub>   | 1.4                                                                     | 1.6                                                                                                                         | V    |
| PLL Supply Voltage                                                                                                                                                                                                           | PLLV <sub>DD</sub> | 1.4                                                                     | 1.6                                                                                                                         | V    |
| CMOS Pad Supply Voltage                                                                                                                                                                                                      | EV <sub>DD</sub>   | 3.0                                                                     | 3.6                                                                                                                         | V    |
| SDRAM and FlexBus Supply Voltage<br>Mobile DDR/Bus Pad Supply Voltage (nominal 1.8V)<br>DDR/Bus Pad Supply Voltage (nominal 2.5V)<br>SDR/Bus Pad Supply Voltage (nominal 3.3V)                                               | SDV <sub>DD</sub>  | 1.70<br>2.25<br>3.0                                                     | 1.95<br>2.75<br>3.6                                                                                                         | V    |
| CMOS Input High Voltage                                                                                                                                                                                                      | EVIH               | 2                                                                       | EV <sub>DD</sub> + 0.3                                                                                                      | V    |
| CMOS Input Low Voltage                                                                                                                                                                                                       | EVIL               | V <sub>SS</sub> - 0.3                                                   | 0.8                                                                                                                         | V    |
| CMOS Output High Voltage<br>$I_{OH} = -5.0 \text{ mA}$                                                                                                                                                                       | EV <sub>OH</sub>   | EV <sub>DD</sub> - 0.4                                                  | _                                                                                                                           | V    |
| CMOS Output Low Voltage<br>I <sub>OL</sub> = 5.0 mA                                                                                                                                                                          | EV <sub>OL</sub>   | _                                                                       | 0.4                                                                                                                         | V    |
| SDRAM and FlexBus Input High Voltage<br>Mobile DDR/Bus Input High Voltage (nominal 1.8V)<br>DDR/Bus Pad Supply Voltage (nominal 2.5V)<br>SDR/Bus Pad Supply Voltage (nominal 3.3V)                                           | SDV <sub>IH</sub>  | 1.35<br>1.7<br>2                                                        | $\begin{array}{l} \text{SDV}_{\text{DD}} + 0.3 \\ \text{SDV}_{\text{DD}} + 0.3 \\ \text{SDV}_{\text{DD}} + 0.3 \end{array}$ | V    |
| SDRAM and FlexBus Input Low Voltage<br>Mobile DDR/Bus Input High Voltage (nominal 1.8V)<br>DDR/Bus Pad Supply Voltage (nominal 2.5V)<br>SDR/Bus Pad Supply Voltage (nominal 3.3V)                                            | SDV <sub>IL</sub>  | V <sub>SS</sub> - 0.3<br>V <sub>SS</sub> - 0.3<br>V <sub>SS</sub> - 0.3 | 0.45<br>0.8<br>0.8                                                                                                          | V    |
| SDRAM and FlexBus Output High Voltage<br>Mobile DDR/Bus Input High Voltage (nominal 1.8V)<br>DDR/Bus Pad Supply Voltage (nominal 2.5V)<br>SDR/Bus Pad Supply Voltage (nominal 3.3V)<br>$I_{OH} = -5.0$ mA for all modes      | SDV <sub>OH</sub>  | SDV <sub>DD</sub> - 0.35<br>2.1<br>2.4                                  |                                                                                                                             | V    |
| SDRAM and FlexBus Output Low Voltage<br>Mobile DDR/Bus Input High Voltage (nominal 1.8V)<br>DDR/Bus Pad Supply Voltage (nominal 2.5V)<br>SDR/Bus Pad Supply Voltage (nominal 3.3V)<br>I <sub>OL</sub> = 5.0 mA for all modes | SDV <sub>OL</sub>  |                                                                         | 0.3<br>0.3<br>0.5                                                                                                           | V    |
| Input Leakage Current $V_{in} = IV_{DD}$ or $V_{SS}$ , Input-only pins                                                                                                                                                       | l <sub>in</sub>    | -1.0                                                                    | 1.0                                                                                                                         | μΑ   |



| Characteristic                                                                               | Symbol           | Min | Мах    | Unit |
|----------------------------------------------------------------------------------------------|------------------|-----|--------|------|
| Weak Internal Pull Up Device Current, tested at $V_{IL}$ Max. <sup>1</sup>                   | I <sub>APU</sub> | -10 | - 130  | μA   |
| Input Capacitance <sup>2</sup><br>All input-only pins<br>All input/output (three-state) pins | C <sub>in</sub>  |     | 7<br>7 | pF   |

| Table 7. DC Electrical | Specifications | (continued) |
|------------------------|----------------|-------------|
|------------------------|----------------|-------------|

NOTES:

<sup>1</sup> Refer to the signals section for pins having weak internal pull-up devices.

<sup>2</sup> This parameter is characterized before qualification rather than 100% tested.

### 5.4.1 PLL Power Filtering

To further enhance noise isolation, an external filter is strongly recommended for PLL analog  $V_{DD}$  pins. The filter shown in Figure 11 should be connected between the board  $V_{DD}$  and the PLLV<sub>DD</sub> pins. The resistor and capacitors should be placed as close to the dedicated PLLV<sub>DD</sub> pin as possible.



Figure 11. System PLL V<sub>DD</sub> Power Filter

### 5.4.2 Supply Voltage Sequencing and Separation Cautions

The relationship between  $SDV_{DD}$  and  $EV_{DD}$  is non-critical during power-up and power-down sequences.  $SDV_{DD}$  (2.5V or 3.3V) and  $EV_{DD}$  are specified relative to  $IV_{DD}$ .

### 5.4.2.1 Power Up Sequence

If  $EV_{DD}/SDV_{DD}$  are powered up with  $IV_{DD}$  at 0 V, the sense circuits in the I/O pads cause all pad output drivers connected to the  $EV_{DD}/SDV_{DD}$  to be in a high impedance state. There is no limit on how long after  $EV_{DD}/SDV_{DD}$  powers up before  $IV_{DD}$  must power up.  $IV_{DD}$  should not lead the  $EV_{DD}$ ,  $SDV_{DD}$ , or  $PLLV_{DD}$  by more than 0.4 V during power ramp-up or there will be high current in the internal ESD protection diodes. The rise times on the power supplies should be slower than 500 us to avoid turning on the internal ESD protection clamp diodes.

### 5.4.2.2 Power Down Sequence

If  $IV_{DD}$ /PLLV<sub>DD</sub> are powered down first, sense circuits in the I/O pads cause all output drivers to be in a high impedance state. There is no limit on how long after  $IV_{DD}$  and  $PLLV_{DD}$  power down before  $EV_{DD}$  or  $SDV_{DD}$  must power down.  $IV_{DD}$  should not lag  $EV_{DD}$ ,  $SDV_{DD}$ , or  $PLLV_{DD}$  going low by more than



0.4 V during power down or there is an undesired high current in the ESD protection diodes. There are no requirements for the fall times of the power supplies.

The recommended power down sequence is:

- 1. Drop  $IV_{DD}/PLLV_{DD}$  to 0 V.
- 2. Drop  $EV_{DD}/SDV_{DD}$  supplies.

### 5.5 Current Consumption

All of the below current consumption data is lab data measured on a single device using an evaluation board. Table 8 shows the typical current consumption in low-power modes at various  $f_{sys/2}$  frequencies. Current measurements are taken after executing a STOP instruction.

| Mode                                  | Voltage |        | Peak <sup>4</sup> (mA) |        |        |           |           |  |  |  |
|---------------------------------------|---------|--------|------------------------|--------|--------|-----------|-----------|--|--|--|
| Wode                                  | (V)     | 44 MHz | 56 MHz                 | 64 MHz | 72 MHz | 83.33 MHz | 83.33 MHz |  |  |  |
|                                       | 3.3     |        | 1.33                   |        |        |           |           |  |  |  |
| Stop Mode 3<br>(Stop 11) <sup>5</sup> | 2.5     |        |                        | 15     | .19    |           |           |  |  |  |
| (                                     | 1.5     |        |                        | 0.5    | 519    |           |           |  |  |  |
|                                       | 3.3     |        |                        | 1.     | 93     |           |           |  |  |  |
| Stop Mode 2<br>(Stop 10) <sup>5</sup> | 2.5     |        |                        | 15     | .19    |           |           |  |  |  |
| (                                     | 1.5     |        |                        | 1.     | 25     |           |           |  |  |  |
|                                       | 3.3     | 1.83   |                        |        |        |           |           |  |  |  |
| Stop Mode 1<br>(Stop 01) <sup>5</sup> | 2.5     | 15.23  |                        |        |        |           |           |  |  |  |
|                                       | 1.5     | 8.24   | 10.22                  | 9.55   | 10.61  | 12.1      | 12.1      |  |  |  |
|                                       | 3.3     | 2.23   | 2.33                   | 2.41   | 2.5    | 2.61      | 2.61      |  |  |  |
| Stop Mode 0<br>(Stop 00) <sup>5</sup> | 2.5     | 16.2   | 16.47                  | 16.62  | 16.91  | 17.24     | 17.24     |  |  |  |
|                                       | 1.5     | 8.32   | 10.32                  | 9.66   | 10.73  | 12.25     | 12.25     |  |  |  |
|                                       | 3.3     | 2.23   | 2.33                   | 2.41   | 25     | 2.6       | 4.07      |  |  |  |
| Wait/Doze                             | 2.5     | 16.2   | 16.48                  | 16.62  | 16.91  | 17.24     | 18.77     |  |  |  |
|                                       | 1.5     | 11.53  | 14.36                  | 14.29  | 15.92  | 18.21     | 35.45     |  |  |  |
|                                       | 3.3     | 6.79   | 9.02                   | 14.56  | 19.54  | 29.12     | 30.43     |  |  |  |
| Run                                   | 2.5     | 16.17  | 16.48                  | 16.64  | 16.89  | 17.23     | 18.76     |  |  |  |
|                                       | 1.5     | 16.29  | 20.36                  | 21.13  | 23.57  | 27.0      | 44.1      |  |  |  |

Table 8. Current Consumption in Low-Power Mode<sup>1,2</sup>

NOTES:

All values are measured with a 3.30V EV<sub>DD</sub>, 2.50V SDV<sub>DD</sub>, and 1.5V IV<sub>DD</sub> power supplies. Tests performed at room temperature with pins configured for high drive strength.

<sup>2</sup> Refer to the Power Management chapter in the *MCF5208 Reference Manual* for more information on low-power modes.

<sup>3</sup> All peripheral clocks except UART0, FlexBus, INTC, reset controller, PLL, and Edge Port off before entering low-power mode. All code executed from flash.

<sup>4</sup> Peak current measured while running a while(1) loop with all modules active.



<sup>5</sup> See the description of the low-power control register (LCPR) in the MCF5208 Reference Manual for more information on stop modes 0–3.



The figure below illustrates the power consumption in a graphical format.



| f <sub>sys/2</sub> Frequency | Voltage | Typical <sup>2</sup> A | Peak <sup>3</sup> Active |       |
|------------------------------|---------|------------------------|--------------------------|-------|
| sys/2 requency               | (V)     | SRAM                   | Flash                    | (mA)  |
|                              | 3.3     | 2.04                   | 2.12                     | 2.28  |
| 1 MHz                        | 2.5     | 15.24                  | 15.32                    | 15.24 |
|                              | 1.5     | 1.30                   | 1.41                     | 1.49  |
|                              | 3.3     | 2.23                   | 2.40                     | 3.57  |
| 2 MHz                        | 2.5     | 15.26                  | 15.42                    | 15.26 |
|                              | 1.5     | 1.71                   | 1.92                     | 2.09  |
|                              | 3.3     | 2.60                   | 2.95                     | 3.58  |
| 4 MHz                        | 2.5     | 15.30                  | 15.61                    | 15.30 |
|                              | 1.5     | 2.49                   | 2.95                     | 3.29  |
|                              | 3.3     | 7.61                   | 17.67                    | 25.34 |
| 44 MHz                       | 2.5     | 16.13                  | 19.49                    | 16.95 |
|                              | 1.5     | 24.04                  | 28.72                    | 39.02 |
|                              | 3.3     | 8.16                   | 26.21                    | 34.45 |
| 48 MHz                       | 2.5     | 16.28                  | 20.06                    | 17.17 |
|                              | 1.5     | 26.05                  | 31.13                    | 42.30 |

#### Table 9. Typical Active Current Consumption Specifications<sup>1</sup>



| f <sub>sys/2</sub> Frequency | Voltage | Typical <sup>2</sup> A | Peak <sup>3</sup> Active |       |
|------------------------------|---------|------------------------|--------------------------|-------|
| sys/2 Trequency              | (V)     | SRAM                   | Flash                    | (mA)  |
|                              | 3.3     | 10.09                  | 30.71                    | 38.97 |
| 56 MHz                       | 2.5     | 16.43                  | 20.71                    | 17.65 |
|                              | 1.5     | 30.07                  | 35.90                    | 47.90 |
|                              | 3.3     | 15.72                  | 31.37                    | 42.10 |
| 64 MHz                       | 2.5     | 16.56                  | 21.08                    | 17.95 |
| -                            | 1.5     | 32.19                  | 38.72                    | 53.50 |
|                              | 3.3     | 20.97                  | 31.40                    | 48.80 |
| 72 MHz                       | 2.5     | 16.87                  | 21.70                    | 18.20 |
| -                            | 1.5     | 35.90                  | 43.20                    | 59.50 |
|                              | 3.3     | 31.37                  | 25.83                    | 48.60 |
| 83.33 MHz                    | 2.5     | 17.21                  | 22.80                    | 18.83 |
|                              | 1.5     | 41.10                  | 49.40                    | 67.50 |

 Table 9. Typical Active Current Consumption Specifications<sup>1</sup> (continued)

NOTES:

<sup>1</sup> All values are measured with a 3.30V EV<sub>DD</sub>, 2.50V SDV<sub>DD</sub>, and 1.5V IV<sub>DD</sub> power supplies. Tests performed at room temperature with pins configured for high drive strength.

<sup>2</sup> CPU polling a status register. All peripheral clocks except UART0, FlexBus, INTC, reset controller, PLL, and edge port disabled.

<sup>3</sup> Peak current measured while running a while(1) loop with all modules active.

### 5.6 Oscillator and PLL Electrical Characteristics

| Num | Characteristic                                                                            | Symbol                                           | Min.<br>Value                                        | Max.<br>Value                                        | Unit       |
|-----|-------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------|
| 1   | PLL Reference Frequency Range<br>Crystal reference<br>External reference                  | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | 12<br>12                                             | 25 <sup>1</sup><br>40 <sup>1</sup>                   | MHz<br>MHz |
| 2   | Core frequency<br>CLKOUT Frequency <sup>2</sup>                                           | f <sub>sys</sub><br>f <sub>sys/2</sub>           | 488 x 10 <sup>-6</sup><br>244 x 10 <sup>-6</sup>     | 166.66<br>83.33                                      | MHz<br>MHz |
| 3   | Crystal Start-up Time <sup>3, 4</sup>                                                     | t <sub>cst</sub>                                 | _                                                    | 10                                                   | ms         |
| 4   | EXTAL Input High Voltage<br>Crystal Mode <sup>5</sup><br>All other modes (External, Limp) | V <sub>IHEXT</sub><br>V <sub>IHEXT</sub>         | V <sub>XTAL</sub> + 0.4<br>E <sub>VDD</sub> /2 + 0.4 |                                                      | V<br>V     |
| 5   | EXTAL Input Low Voltage<br>Crystal Mode <sup>5</sup><br>All other modes (External, Limp)  | V <sub>ILEXT</sub><br>V <sub>ILEXT</sub>         | _                                                    | V <sub>XTAL</sub> - 0.4<br>E <sub>VDD</sub> /2 - 0.4 | V<br>V     |
| 7   | PLL Lock Time <sup>3, 6</sup>                                                             | t <sub>lpll</sub>                                | _                                                    | 50000                                                | CLKIN      |
| 8   | Duty Cycle of reference <sup>3</sup>                                                      | t <sub>dc</sub>                                  | 40                                                   | 60                                                   | %          |

**Table 10. PLL Electrical Characteristics** 



| Num | Characteristic                                                                                                                                        | Symbol               | Min.<br>Value | Max.<br>Value                                                                       | Unit                                         |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------|-------------------------------------------------------------------------------------|----------------------------------------------|
| 9   | XTAL Current                                                                                                                                          | I <sub>XTAL</sub>    | 1             | 3                                                                                   | mA                                           |
| 10  | Total on-chip stray capacitance on XTAL                                                                                                               | C <sub>S_XTAL</sub>  |               | 1.5                                                                                 | pF                                           |
| 11  | Total on-chip stray capacitance on EXTAL                                                                                                              | C <sub>S_EXTAL</sub> |               | 1.5                                                                                 | pF                                           |
| 12  | Crystal capacitive load                                                                                                                               | CL                   |               | See crystal<br>spec                                                                 |                                              |
| 13  | Discrete load capacitance for XTAL                                                                                                                    | C <sub>L_XTAL</sub>  |               | 2*C <sub>L</sub> -<br>C <sub>S_XTAL</sub> -<br>C <sub>PCB_XTAL</sub> <sup>7</sup>   | pF                                           |
| 14  | Discrete load capacitance for EXTAL                                                                                                                   | C <sub>L_EXTAL</sub> |               | 2*C <sub>L</sub> -<br>C <sub>S_EXTAL</sub> -<br>C <sub>PCB_EXTAL</sub> <sup>7</sup> | pF                                           |
| 17  | CLKOUT Period Jitter, <sup>3, 4, 7, 8, 9</sup> Measured at f <sub>SYS</sub> Max<br>Peak-to-peak Jitter (Clock edge to clock edge)<br>Long Term Jitter | C <sub>jitter</sub>  | _             | 10<br>TBD                                                                           | % f <sub>sys/2</sub><br>% f <sub>sys/2</sub> |
| 18  | Frequency Modulation Range Limit <sup>3, 10, 11</sup><br>(f <sub>sys</sub> Max must not be exceeded)                                                  | C <sub>mod</sub>     | 0.8           | 2.2                                                                                 | %f <sub>sys/2</sub>                          |
| 19  | VCO Frequency. $f_{vco} = (f_{ref} * PFD)/4$                                                                                                          | f <sub>vco</sub>     | 350           | 540                                                                                 | MHz                                          |

#### Table 10. PLL Electrical Characteristics (continued)

NOTES:

The maximum allowable input clock frequency when booting with the PLL enabled is 24 MHz. For higher input clock

frequencies, the processor must boot in LIMP mode to avoid violating the maximum allowable CPU frequency.

<sup>2</sup> All internal registers retain data at 0 Hz.

- <sup>3</sup> This parameter is guaranteed by characterization before qualification rather than 100% tested.
- <sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications.
- <sup>5</sup> This parameter is guaranteed by design rather than 100% tested.
- <sup>6</sup> This specification is the PLL lock time only and does not include oscillator start-up time.
- <sup>7</sup> C<sub>PCB\_EXTAL</sub> and C<sub>PCB\_XTAL</sub> are the measured PCB stray capacitances on EXTAL and XTAL, respectively.
- <sup>8</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via PLL V<sub>DD</sub>, EV<sub>DD</sub>, and V<sub>SS</sub> and variation in crystal oscillator frequency increase the Cjitter percentage for a given interval.
- <sup>9</sup> Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of Cjitter+Cmod.

<sup>10</sup> Modulation percentage applies over an interval of 10µs, or equivalently the modulation rate is 100KHz.

<sup>11</sup> Modulation range determined by hardware design.

### 5.7 External Interface Timing Characteristics

Table 11 lists processor bus input timings.

#### NOTE

All processor bus timings are synchronous; that is, input setup/hold and output delay with respect to the rising edge of a reference clock. The reference clock is the FB\_CLK output.



All other timing relationships can be derived from these values. Timings listed in Table 11 are shown in Figure 14 and Figure 15.

\* The timings are also valid for inputs sampled on the negative clock edge.



### 5.7.1 FlexBus

FlexBus is a multi-function external bus interface provided to interface to slave-only devices up to a maximum bus frequency of 83.33 MHz. It can be directly connected to asynchronous or synchronous devices such as external boot ROMs, flash memories, gate-array logic, or other simple target (slave) devices with little or no additional circuitry. For asynchronous devices, a simple chip-select based interface can be used. The FlexBus interface has six general purpose chip-selects ( $\overline{FB}_CS[5:0]$ ) that can be configured to be distributed between the FlexBus or SDRAM memory interfaces. Chip-select  $\overline{FB}_CS[0]$  can be dedicated to boot ROM access and can be programmed to be byte (8 bits), word (16 bits), or longword (32 bits) wide. Control signal timing is compatible with common ROM/flash memories.



### 5.7.1.1 FlexBus AC Timing Characteristics

The following timing numbers indicate when data will be latched or driven onto the external bus, relative to the system clock.

| Num | Characteristic                                                                                                                                      | Symbol               | Min | Max   | Unit | Notes              |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-------|------|--------------------|
|     | Frequency of Operation                                                                                                                              |                      |     | 83.33 | Mhz  | f <sub>sys/2</sub> |
| FB1 | Clock Period (FB_CLK)                                                                                                                               | t <sub>FBCK</sub>    | 12  |       | ns   | t <sub>cyc</sub>   |
| FB2 | Data, and Control Output Valid (A[23:0], D[31:0], $\overline{FB}_{CS}[5:0]$ , R/W, $\overline{TS}$ , $\overline{BE/BWE}[3:0]$ and $\overline{OE}$ ) | <sup>t</sup> FBCHDC∨ | —   | 7.0   | ns   | 1                  |
| FB3 | Data, and Control Output Hold ((A[23:0], D[31:0], FB_CS[5:0], R/W, TS, BE/BWE[3:0], and OE)                                                         | <sup>t</sup> FBCHDCI | 1   | —     | ns   | 1, 2               |
| FB4 | Data Input Setup                                                                                                                                    | t <sub>DVFBCH</sub>  | 3.5 | —     | ns   |                    |
| FB5 | Data Input Hold                                                                                                                                     | t <sub>DIFBCH</sub>  | 0   | —     | ns   |                    |
| FB6 | Transfer Acknowledge (TA) Input Setup                                                                                                               | t <sub>CVFBCH</sub>  | 4   | —     | ns   |                    |
| FB7 | Transfer Acknowledge (TA) Input Hold                                                                                                                | t <sub>CIFBCH</sub>  | 0   | _     | ns   |                    |

Table 11. FlexBus AC Timing Specifications

NOTES:

Timing for chip selects only applies to the FB\_CS[5:0] signals. Please see Section 5.8, "SDRAM Bus" for SD\_CS[1:0] timing.

<sup>2</sup> The FlexBus supports programming an extension of the address hold. Please consult the device reference manual for more information.

#### NOTE

The processor drives the data lines during the first clock cycle of the transfer with the full 32-bit address. This may be ignored by standard connected devices using non-multiplexed address and data buses. However, some applications may find this feature beneficial.

The address and data busses are muxed between the FlexBus and SDRAM controller. At the end of the read and write bus cycles the address signals are indeterminate.





Figure 15. Flexbus Write Timing

### 5.8 SDRAM Bus

The SDRAM controller supports accesses to main SDRAM memory from any internal master. It supports standard SDRAM or double data rate (DDR) SDRAM, but it does not support both at the same time. The SDRAM controller uses SSTL2 and SSTL3 I/O drivers. Both SSTL drive modes are programmable for Class I or Class II drive strength.



### 5.8.1 SDR SDRAM AC Timing Characteristics

The following timing numbers indicate when data will be latched or driven onto the external bus, relative to the memory bus clock, when operating in SDR mode on write cycles and relative to SD\_DQS on read cycles. The SDRAM controller is a DDR controller with an SDR mode. Because it is designed to support DDR, a DQS pulse must remain supplied to the device for each data beat of an SDR read. The ColdFire processor accomplishes this by asserting a signal called SD\_SDR\_DQS during read cycles. Take care during board design to adhere to the following guidelines and specs with regard to the SD\_SDR\_DQS signal and its usage.

| Symbol | Characteristic                                                                                  | Symbol               | Min                   | Мах                    | Unit      | Notes |
|--------|-------------------------------------------------------------------------------------------------|----------------------|-----------------------|------------------------|-----------|-------|
|        | Frequency of Operation                                                                          |                      | 60                    | 83.33                  | MHz       | 1     |
| SD1    | Clock Period (t <sub>CK</sub> )                                                                 | t <sub>SDCK</sub>    | 12                    | 16.67                  | ns        | 2     |
| SD3    | Pulse Width High (t <sub>CKH</sub> )                                                            | t <sub>SDCKH</sub>   | 0.45                  | 0.55                   | SD_CLK    | 3     |
| SD4    | Pulse Width Low (t <sub>CKL</sub> )                                                             | t <sub>SDCKL</sub>   | 0.45                  | 0.55                   | SD_CLK    | 3     |
| SD5    | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE,<br>SD_BA, SD_CS[1:0] - Output Valid (t <sub>CMV</sub> ) | t <sub>SDCHACV</sub> | _                     | 0.5 × SD_CLK<br>+ 1.0  | ns        |       |
| SD6    | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE,<br>SD_BA, SD_CS[1:0] - Output Hold (t <sub>CMH</sub> )  | t <sub>SDCHACI</sub> | 2.0                   |                        | ns        |       |
| SD7    | SD_SDR_DQS Output Valid (t <sub>DQSOV</sub> )                                                   | t <sub>DQSOV</sub>   | —                     | Self timed             | ns        | 4     |
| SD8    | SD_DQS[3:2] input setup relative to SD_CLK (t <sub>DQSIS</sub> )                                | t <sub>DQVSDCH</sub> | $0.25 \times SD\_CLK$ | $0.40 \times SD\_CLK$  | ns        | 5     |
| SD9    | SD_DQS[3:2] input hold relative to SD_CLK (t <sub>DQSIH</sub> )                                 | t <sub>DQISDCH</sub> | Does not apply        | . 0.5 SD_CLK fixe      | ed width. | 6     |
| SD10   | Data (D[31:0]) Input Setup relative to SD_CLK (reference only) (t <sub>DIS</sub> )              | t <sub>DVSDCH</sub>  | $0.25 \times SD_CLK$  |                        | ns        | 7     |
| SD11   | Data Input Hold relative to SD_CLK (reference only) $(t_{\text{DIH}})$                          | t <sub>DISDCH</sub>  | 1.0                   |                        | ns        |       |
| SD12   | Data (D[31:0]) and Data Mask(SD_DQM[3:0]) Output Valid ( $t_{DV}$ )                             | t <sub>SDCHDMV</sub> | —                     | 0.75 × SD_CLK<br>+ 0.5 | ns        |       |
| SD13   | Data (D[31:0]) and Data Mask (SD_DQM[3:0]) Output Hold ( $t_{DH}$ )                             | t <sub>SDCHDMI</sub> | 1.5                   |                        | ns        |       |

| Table 1 | 2. SDR | Timing | Specifications |
|---------|--------|--------|----------------|
|---------|--------|--------|----------------|

NOTES:

<sup>1</sup> The device supports the same frequency of operation for FlexBus and SDRAM as that of the internal bus clock. Please see the PLL chapter of the *MCF5208 Reference Manual* for more information on setting the SDRAM clock rate.

<sup>2</sup> SD\_CLK is one SDRAM clock in (ns).

- <sup>3</sup> Pulse width high plus pulse width low cannot exceed min and max clock period.
- <sup>4</sup> SD\_DQS is designed to pulse 0.25 clock before the rising edge of the memory clock. This is a guideline only. Subtle variation from this guideline is expected. SD\_DQS only pulses during a read cycle and one pulse occurs for each data beat.
- <sup>5</sup> SDR\_DQS is designed to pulse 0.25 clock before the rising edge of the memory clock. This spec is a guideline only. Subtle variation from this guideline is expected. SDR\_DQS only pulses during a read cycle and one pulse occurs for each data beat.
- <sup>6</sup> The SDR\_DQS pulse is designed to be 0.5 clock in width. The timing of the rising edge is most important. The falling edge does not affect the memory controller.
- <sup>7</sup> Because a read cycle in SDR mode continues using the DQS circuit within the device, it is most critical that the data valid window be centered 1/4 clk after the rising edge of DQS. Ensuring that this happens results in successful SDR reads. The input setup spec is provided as guidance.





Figure 16. SDR Write Timing







### 5.8.2 DDR SDRAM AC Timing Characteristics

When using the SDRAM controller in DDR mode, the following timing numbers must be followed to properly latch or drive data onto the memory bus. All timing numbers are relative to the four DQS byte lanes. The following timing numbers are subject to change at anytime, and are only provided to aid in early board design. Please contact your local Freescale representative if questions develop.

| Num  | Characteristic                                                               | Symbol               | Min                      | Мах                   | Unit   | Notes  |
|------|------------------------------------------------------------------------------|----------------------|--------------------------|-----------------------|--------|--------|
| _    | Frequency of Operation                                                       | _                    | 60                       | 83.33                 | Mhz    | 1      |
| DD1  | Clock Period (SD_CLK)                                                        | t <sub>DDCK</sub>    | 12                       | 16.67                 | ns     | 2      |
| DD2  | Pulse Width High                                                             | t <sub>DDCKH</sub>   | 0.45                     | 0.55                  | SD_CLK | 3      |
| DD3  | Pulse Width Low                                                              | t <sub>DDCKL</sub>   | 0.45                     | 0.55                  | SD_CLK | 3      |
| DD4  | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE,<br>SD_CS[1:0] - Output Valid         | t <sub>SDCHACV</sub> | —                        | 0.5 × SD_CLK<br>+ 1.0 | ns     | 4      |
| DD5  | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE,<br>SD_CS[1:0] - Output Hold          | t <sub>SDCHACI</sub> | 2.0                      | _                     | ns     | —      |
| DD6  | Write Command to first DQS Latching Transition                               | t <sub>CMDVDQ</sub>  |                          | 1.25                  | SD_CLK | —      |
| DD7  | Data and Data Mask Output Setup (DQ>DQS)<br>Relative to DQS (DDR Write Mode) | t <sub>DQDMV</sub>   | 1.5                      | _                     | ns     | 5<br>6 |
| DD8  | Data and Data Mask Output Hold (DQS>DQ)<br>Relative to DQS (DDR Write Mode)  | t <sub>DQDMI</sub>   | 1.0                      | _                     | ns     | 7      |
| DD9  | Input Data Skew Relative to DQS (Input Setup)                                | t <sub>DVDQ</sub>    | —                        | 1                     | ns     | 8      |
| DD10 | Input Data Hold Relative to DQS.                                             | t <sub>DIDQ</sub>    | 0.25 × SD_CLK<br>+ 0.5ns | _                     | ns     | 9      |
| DD11 | DQS falling edge from SDCLK rising (output hold time)                        | t <sub>DQLSDCH</sub> | 0.5                      | —                     | ns     | —      |
| DD12 | DQS input read preamble width (t <sub>RPRE</sub> )                           | t <sub>DQRPRE</sub>  | 0.9                      | 1.1                   | SD_CLK | —      |
| DD13 | DQS input read postamble width (t <sub>RPST</sub> )                          | t <sub>DQRPST</sub>  | 0.4                      | 0.6                   | SD_CLK | —      |
| DD14 | DQS output write preamble width (t <sub>WPRE</sub> )                         | t <sub>DQWPRE</sub>  | 0.25                     | —                     | SD_CLK | —      |
| DD15 | DQS output write postamble width (t <sub>WPST</sub> )                        | t <sub>DQWPST</sub>  | 0.4                      | 0.6                   | SD_CLK | —      |

#### Table 13. DDR Timing Specifications

NOTES:

<sup>1</sup> The frequency of operation is 2x or 4x the FB\_CLK frequency of operation. FlexBus and SDRAM clock operate at the same frequency as the internal bus clock.

<sup>2</sup> SD\_CLK is one SDRAM clock in (ns).

<sup>3</sup> Pulse width high plus pulse width low cannot exceed min and max clock period.

<sup>4</sup> Command output valid should be 1/2 the memory bus clock (SD\_CLK) plus some minor adjustments for process, temperature, and voltage variations.

<sup>5</sup> This specification relates to the required input setup time of today's DDR memories. The device's output setup should be larger than the input setup of the DDR memories. If it is not larger, the input setup on the memory is in violation. MEM\_DATA[31:24] is relative to MEM\_DQS[3], MEM\_DATA[23:16] is relative to MEM\_DQS[2], MEM\_DATA[15:8] is relative to MEM\_DQS[1], and MEM\_[7:0] is relative MEM\_DQS[0].

<sup>6</sup> The first data beat is valid before the first rising edge of DQS and after the DQS write preamble. The remaining data beats are valid for each subsequent DQS edge.

# NP

#### **Electrical Characteristics**

- <sup>7</sup> This specification relates to the required hold time of today's DDR memories. MEM\_DATA[31:24] is relative to MEM\_DQS[3], MEM\_DATA[23:16] is relative to MEM\_DQS[2], MEM\_DATA[15:8] is relative to MEM\_DQS[1], and MEM\_[7:0] is relative MEM\_DQS[0].
- <sup>8</sup> Data input skew is derived from each DQS clock edge. It begins with a DQS transition and ends when the last data line becomes valid. This input skew must include DDR memory output skew and system level board skew (due to routing or other factors).
- <sup>9</sup> Data input hold is derived from each DQS clock edge. It begins with a DQS transition and ends when the first data line becomes invalid.



Figure 18. DDR Write Timing







Figure 19. DDR Read Timing

#### **General Purpose I/O Timing** 5.9

#### Table 14. GPIO Timing<sup>1</sup>

| Num | Characteristic                     | Symbol             | Min | Max | Unit |
|-----|------------------------------------|--------------------|-----|-----|------|
| G1  | FB_CLK High to GPIO Output Valid   | t <sub>CHPOV</sub> | _   | 8   | ns   |
| G2  | FB_CLK High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | _   | ns   |
| G3  | GPIO Input Valid to FB_CLK High    | t <sub>PVCH</sub>  | 8   | _   | ns   |
| G4  | FB_CLK High to GPIO Input Invalid  | t <sub>CHPI</sub>  | 1.5 |     | ns   |

NOTES:

GPIO spec cover: IRQn, UART and Timer pins.





Figure 20. GPIO Timing

### 5.10 Reset and Configuration Override Timing

| Num | Characteristic                                          | Symbol             | Min | Мах | Unit             |
|-----|---------------------------------------------------------|--------------------|-----|-----|------------------|
| R1  | RESET Input valid to FB_CLK High                        | t <sub>RVCH</sub>  | 9   | —   | ns               |
| R2  | FB_CLK High to RESET Input invalid                      | t <sub>CHRI</sub>  | 1.5 | —   | ns               |
| R3  | RESET Input valid Time <sup>1</sup>                     | t <sub>RIVT</sub>  | 5   | —   | t <sub>CYC</sub> |
| R4  | FB_CLK High to RSTOUT Valid                             | t <sub>CHROV</sub> | _   | 10  | ns               |
| R5  | RSTOUT valid to Config. Overrides valid                 | t <sub>ROVCV</sub> | 0   | —   | ns               |
| R6  | Configuration Override Setup Time to RSTOUT invalid     | t <sub>cos</sub>   | 20  | —   | t <sub>CYC</sub> |
| R7  | Configuration Override Hold Time after RSTOUT invalid   | t <sub>СОН</sub>   | 0   | —   | ns               |
| R8  | RSTOUT invalid to Configuration Override High Impedance | t <sub>ROICZ</sub> |     | 1   | t <sub>CYC</sub> |

### Table 15. Reset and Configuration Override Timing

NOTES:

During low power STOP, the synchronizers for the RESET input are bypassed and RESET is asserted asynchronously to the system. Thus, RESET must be held a minimum of 100 ns.



Figure 21. RESET and Configuration Override Timing



#### NOTE

Refer to the MCF5208 Reference Manual for more information.

# 5.11 I<sup>2</sup>C Input/Output Timing Specifications

Table 16 and Table 17 list specifications for the I<sup>2</sup>C input and output timing parameters.

Table 16. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA

| Num | Characteristic                                                                    | Min | Max | Unit             |
|-----|-----------------------------------------------------------------------------------|-----|-----|------------------|
| 11  | Start condition hold time                                                         | 2   | —   | t <sub>cyc</sub> |
| 12  | Clock low period                                                                  | 8   | —   | t <sub>cyc</sub> |
| 13  | I2C_SCL/I2C_SDA rise time ( $V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V}$ ) | _   | 1   | ms               |
| 14  | Data hold time                                                                    | 0   | —   | ns               |
| 15  | I2C_SCL/I2C_SDA fall time (V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V)    | _   | 1   | ms               |
| 16  | Clock high time                                                                   | 4   | —   | t <sub>cyc</sub> |
| 17  | Data setup time                                                                   | 0   | —   | ns               |
| 18  | Start condition setup time (for repeated start condition only)                    | 2   | _   | t <sub>cyc</sub> |
| 19  | Stop condition setup time                                                         | 2   | —   | t <sub>cyc</sub> |

#### Table 17. I<sup>2</sup>C Output Timing Specifications between I2C\_SCL and I2C\_SDA

| Num              | Characteristic                                                                 | Min | Max | Unit             |
|------------------|--------------------------------------------------------------------------------|-----|-----|------------------|
| 11 <sup>1</sup>  | Start condition hold time                                                      | 6   |     | t <sub>cyc</sub> |
| l2 <sup>1.</sup> | Clock low period                                                               | 10  | _   | t <sub>cyc</sub> |
| 13 <sup>2</sup>  | I2C_SCL/I2C_SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _   | _   | μs               |
| 14 <sup>1.</sup> | Data hold time                                                                 | 7   | _   | t <sub>cyc</sub> |
| 15 <sup>3</sup>  | I2C_SCL/I2C_SDA fall time (V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _   | 3   | ns               |
| 16 <sup>1.</sup> | Clock high time                                                                | 10  | _   | t <sub>cyc</sub> |
| 17 <sup>1.</sup> | Data setup time                                                                | 2   | _   | t <sub>cyc</sub> |
| 18 <sup>1.</sup> | Start condition setup time (for repeated start condition only)                 | 20  |     | t <sub>cyc</sub> |
| 19 <sup>1.</sup> | Stop condition setup time                                                      | 10  | _   | t <sub>cyc</sub> |

NOTES:

Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table A-16. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the I2C\_SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table A-16 are minimum values.

<sup>2</sup> Because I2C\_SCL and I2C\_SDA are open-collector-type outputs, which the processor can only actively drive low, the time I2C\_SCL or I2C\_SDA take to reach a high level depends on external signal capacitance and pull-up resistor values.

<sup>3</sup> Specified at a nominal 50-pF load.





Figure 22. I<sup>2</sup>C Input/Output Timings

### 5.12 Fast Ethernet AC Timing Specifications

MII signals use TTL signal levels compatible with devices operating at 5.0 V or 3.3 V.

# 5.12.1 MII Receive Signal Timing (FEC\_RXD[3:0], FEC\_RXDV, FEC\_RXER, and FEC\_RXCLK)

The receiver functions correctly up to a FEC\_RXCLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed twice the FEC\_RXCLK frequency.

Table 18 lists MII receive channel timings.

| Table 18. | <b>MII Receive</b> | Signal | Timing |
|-----------|--------------------|--------|--------|
|-----------|--------------------|--------|--------|

| Num | Characteristic                                      | Min | Max | Unit             |
|-----|-----------------------------------------------------|-----|-----|------------------|
| M1  | FEC_RXD[3:0], FEC_RXDV, FEC_RXER to FEC_RXCLK setup | 5   | _   | ns               |
| M2  | FEC_RXCLK to FEC_RXD[3:0], FEC_RXDV, FEC_RXER hold  | 5   | _   | ns               |
| M3  | FEC_RXCLK pulse width high                          | 35% | 65% | FEC_RXCLK period |
| M4  | FEC_RXCLK pulse width low                           | 35% | 65% | FEC_RXCLK period |

Figure 23 shows MII receive signal timings listed in Table 18.



Figure 23. MII Receive Signal Timing Diagram



# 5.12.2 MII Transmit Signal Timing (FEC\_TXD[3:0], FEC\_TXEN, FEC\_TXER, FEC\_TXCLK)

Table 19 lists MII transmit channel timings.

The transmitter functions correctly up to a FEC\_TXCLK maximum frequency of 25 MHz +1%. In addition, the processor clock frequency must exceed twice the FEC\_TXCLK frequency.

| Num | Characteristic                                        | Min | Мах | Unit             |
|-----|-------------------------------------------------------|-----|-----|------------------|
| M5  | FEC_TXCLK to FEC_TXD[3:0], FEC_TXEN, FEC_TXER invalid | 5   | _   | ns               |
| M6  | FEC_TXCLK to FEC_TXD[3:0], FEC_TXEN, FEC_TXER valid   |     | 25  | ns               |
| M7  | FEC_TXCLK pulse width high                            | 35% | 65% | FEC_TXCLK period |
| M8  | FEC_TXCLK pulse width low                             | 35% | 65% | FEC_TXCLK period |

#### Table 19. MII Transmit Signal Timing

Figure 24 shows MII transmit signal timings listed in Table 19.



Figure 24. MII Transmit Signal Timing Diagram

### 5.12.3 MII Async Inputs Signal Timing (FEC\_CRS and FEC\_COL)

Table 20 lists MII asynchronous inputs signal timing.

Table 20. MII Async Inputs Signal Timing

| Num | Characteristic                       |  | Мах | Unit             |
|-----|--------------------------------------|--|-----|------------------|
| M9  | FEC_CRS, FEC_COL minimum pulse width |  |     | FEC_TXCLK period |

Figure 25 shows MII asynchronous input timings listed in Table 20.



Figure 25. MII Async Inputs Timing Diagram



# 5.12.4 MII Serial Management Channel Timing (FEC\_MDIO and FEC\_MDC)

Table 21 lists MII serial management channel timings. The FEC functions correctly with a maximum MDC frequency of 2.5 MHz.

| Num | Characteristic                                                              | Min | Max | Unit           |
|-----|-----------------------------------------------------------------------------|-----|-----|----------------|
| M10 | FEC_MDC falling edge to FEC_MDIO output invalid (minimum propagation delay) | 0   | —   | ns             |
| M11 | FEC_MDC falling edge to FEC_MDIO output valid (max prop delay)              | _   | 25  | ns             |
| M12 | FEC_MDIO (input) to FEC_MDC rising edge setup                               | 10  | _   | ns             |
| M13 | FEC_MDIO (input) to FEC_MDC rising edge hold                                | 0   | _   | ns             |
| M14 | FEC_MDC pulse width high                                                    | 40% | 60% | FEC_MDC period |
| M15 | FEC_MDC pulse width low                                                     | 40% | 60% | FEC_MDC period |

Figure 26 shows MII serial management channel timings listed in Table 21.



Figure 26. MII Serial Management Channel Timing Diagram



## 5.13 32-Bit Timer Module AC Timing Specifications

Table 22 lists timer module AC timings.

#### Table 22. Timer Module AC Timing Specifications

| Name | Characteristic                            |   | Unit |                  |
|------|-------------------------------------------|---|------|------------------|
| Name |                                           |   |      | Max              |
| T1   | DT0IN / DT1IN / DT2IN / DT3IN cycle time  | 3 | _    | t <sub>CYC</sub> |
| T2   | DT0IN / DT1IN / DT2IN / DT3IN pulse width | 1 | —    | t <sub>CYC</sub> |

### 5.14 **QSPI Electrical Specifications**

Table 23 lists QSPI timings.

| Name | Characteristic                                          | Min | Max | Unit |  |
|------|---------------------------------------------------------|-----|-----|------|--|
| QS1  | QSPI_CS[3:0] to QSPI_CLK                                | 1   | 510 | tcyc |  |
| QS2  | QSPI_CLK high to QSPI_DOUT valid.                       | _   | 10  | ns   |  |
| QS3  | QSPI_CLK high to QSPI_DOUT invalid. (Output hold) 1.5 — |     |     |      |  |
| QS4  | QSPI_DIN to QSPI_CLK (Input setup)                      | 9   | —   | ns   |  |
| QS5  | QSPI_DIN to QSPI_CLK (Input hold)                       | 9   | —   | ns   |  |

The values in Table 23 correspond to Figure 27.



#### Figure 27. QSPI Timing



# 5.15 JTAG and Boundary Scan Timing

Table 24. JTAG and Boundary Scan Timing

| Num | Characteristics <sup>1</sup>                       | Symbol              | Min | Max | Unit               |  |
|-----|----------------------------------------------------|---------------------|-----|-----|--------------------|--|
| J1  | TCLK Frequency of Operation                        | f <sub>JCYC</sub>   | DC  | 1/4 | f <sub>sys/2</sub> |  |
| J2  | TCLK Cycle Period                                  | t <sub>JCYC</sub>   | 4   | _   | — t <sub>CYC</sub> |  |
| J3  | TCLK Clock Pulse Width                             | t <sub>JCW</sub>    | 26  | _   | ns                 |  |
| J4  | TCLK Rise and Fall Times                           | t <sub>JCRF</sub>   | 0   | 3   | ns                 |  |
| J5  | Boundary Scan Input Data Setup Time to TCLK Rise   | t <sub>BSDST</sub>  | 4   | _   | ns                 |  |
| J6  | Boundary Scan Input Data Hold Time after TCLK Rise | t <sub>BSDHT</sub>  | 26  | _   | ns                 |  |
| J7  | TCLK Low to Boundary Scan Output Data Valid        | t <sub>BSDV</sub>   | 0   | 33  | ns                 |  |
| J8  | TCLK Low to Boundary Scan Output High Z            | t <sub>BSDZ</sub>   | 0   | 33  | ns                 |  |
| J9  | TMS, TDI Input Data Setup Time to TCLK Rise        | t <sub>TAPBST</sub> | 4   | —   | ns                 |  |
| J10 | TMS, TDI Input Data Hold Time after TCLK Rise      | t <sub>TAPBHT</sub> | 10  | —   | ns                 |  |
| J11 | TCLK Low to TDO Data Valid                         | t <sub>TDODV</sub>  | 0   | 26  | ns                 |  |
| J12 | TCLK Low to TDO High Z                             | t <sub>TDODZ</sub>  | 0   | 8   | ns                 |  |
| J13 | TRST Assert Time                                   | t <sub>TRSTAT</sub> | 100 | —   | ns                 |  |
| J14 | TRST Setup Time (Negation) to TCLK High            | t <sub>TRSTST</sub> | 10  |     | ns                 |  |

NOTES:

JTAG\_EN is expected to be a static signal. Hence, specific timing is not associated with it.



Figure 28. Test Clock Input Timing



















# 5.16 Debug AC Timing Specifications

Table 25 lists specifications for the debug AC timing parameters shown in Figure 32.

| Table 25. | Debug | <b>AC</b> Timing | Specification |
|-----------|-------|------------------|---------------|
|-----------|-------|------------------|---------------|

| Num             | Characteristic                    | Min | Max | Unit             |
|-----------------|-----------------------------------|-----|-----|------------------|
| D0              | PSTCLK cycle time                 | 1   | 1   | t <sub>SYS</sub> |
| D1              | PSTCLK rising to PSTDDATA valid   |     | 3.0 | ns               |
| D2              | PSTCLK rising to PSTDDATA invalid | 1.5 | _   | ns               |
| D3              | DSI-to-DSCLK setup                | 1   | _   | PSTCLK           |
| D4 <sup>1</sup> | DSCLK-to-DSO hold                 | 4   | _   | PSTCLK           |
| D5              | DSCLK cycle time                  | 5   | _   | PSTCLK           |
| D6              | BKPT assertion time               | 1   | —   | PSTCLK           |

NOTES:

DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of PSTCLK.



Figure 32. Real-Time Trace AC Timing



Figure 33. BDM Serial Port AC Timing



# 6 Revision History

#### Table 26. Revision History

| Revision<br>Number | Date      | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                  | 5/23/2005 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0.1                | 6/16/2005 | <ul> <li>Corrected 144QFP pinout in Figure 1. Pins 139-142 incorrectly showed FEC functionality, which are actually UART 0/1 clear-to-send and request-to-send signals.</li> <li>Changed maximum core frequency in Table 10, spec #2, from 240MHz to 166.67MHz. Also, changed symbols in table: f<sub>core</sub> -&gt; f<sub>sys</sub> and f<sub>sys</sub> -&gt; f<sub>sys/2</sub> for consistency throughout document and reference manual.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0.2                | 8/26/2005 | <ul> <li>Changed ball M9 from SD_VDD to EVDD in Figure 9.</li> <li>Table 3: Pin 33 for 144 LQFP package should be EVDD instead of SD_VDD. BE/BWE[3:0] for 144 LQFP should be "20, 48, 18, 50" instead of "18, 20, 48, 50"</li> <li>Cleaned up various electrical specifications:</li> <li>Table 4: Added DDR/Memory pad supply voltage spec, changed "clock synthesizer supply voltage" to "PLL supply voltage", changed min PLLV<sub>DD</sub> from -0.5 to -0.3, changed max V<sub>IN</sub> from 4.0 to 3.6, changed minimum T<sub>stg</sub> from -65 to -55,</li> <li>Table 5: Changed TBD values in T<sub>j</sub> entry to 105°C.</li> <li>Table 5: Changed TBD values in T<sub>j</sub> entry to 105°C.</li> <li>Table 7: Changed minimum core supply voltage from 1.35 to 1.4 and maximum from 1.65 to 1.6, added PLL supply voltage entry, added pad supply entries for mobile-DDR, DDR, and SDR, changed minimum input high voltage from 0.7xEV<sub>DD</sub> to 2 and maximum from 3.65 to EV<sub>DD</sub>+0.05, changed minimum input low voltage from VSS-0.3 to -0.05 and maximum from 0.35xEV<sub>DD</sub>to 0.8, added input high/low voltage entries for DDR and mobile-DDR, removed high impedance leakage current entry, changed minimum output high voltage from EV<sub>DD</sub>-0.5 to EV<sub>DD</sub>-0.4, added DDR/bus output high/low voltage entries.</li> <li>Added filtering circuits and voltage sequencing sections: Section 5.4.1, "PLL Power Filtering," and Section 5.4.2, "Supply Voltage Sequencing and Separation Cautions."</li> <li>Removed "Operating Conditions" table from Section 5.6, "Oscillator and PLL Electrical Characteristics," because it is redundant with Table 7.</li> <li>Table 11: Changed minimum core frequency to TBD, removed external reference and on-chip PLL frequency specs to have only a CLKOUT frequency spec of TBD to 83.33MHz, removed loss of reference frequency and self-clocked mode frequency entries, in EXTAL input high/low voltage entries, removed power-up to lock time entry, removed last 5 entries (frequency un-lock range, frequency lock range, CLKOUT period jitter, frequency modulation range limit, and ICO frequency)</li> </ul> |
| 0.3                | 9/07/2005 | <ul> <li>Corrected DRAMSEL footnote #3 in Table 3.</li> <li>Updated Table 3 with 144MAPBGA pin locations.</li> <li>Added 144MAPBGA ballmap to Section 4.3, "Pinout—144 MAPBGA."</li> <li>Changed J12 from PLL_VDD to IVDD in Figure 9.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



**Revision History** 

| Revision<br>Number | Date       | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.4                | 10/10/2005 | <ul> <li>Figure 1 and Table 3: Changed pin 33 from EVDD to SD_VDD</li> <li>Figure 4 and Table 3: Changed ball D10 from TEST to VSS</li> <li>Figure 6 and Table 3: Changed pin 39 from EVDD to SD_VDD and pin 117 from TEST to VSS</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0.5                | 3/29/2006  | <ul> <li>Added "top view" and "bottom view" labels where appropriate to mechanical drawings and pinouts.</li> <li>Updated mechanical drawings to latest available, and added note to Section 4, "Mechanicals and Pinouts."</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0.6                | 7/21/2006  | <ul> <li>Corrected cross-reference to Figure 9 in Section 4.7, "Pinout—196 MAPBGA."</li> <li>Corrected L3 label in Figure 9 from SD_DR_DQS to SD_SDR_DQS.</li> <li>Corrected L6 label in Figure 9 from SD_DQS0 to SD_DQS2 and H3 from SD_DQS1 to SD_DQS3.</li> <li>Removed second sentence from Section 5.12.2, "MII Transmit Signal Timing (FEC_TXD[3:0], FEC_TXEN, FEC_TXER, FEC_TXCLK)," regarding no minimum frequency requirement for TXCLK.</li> <li>Removed third and fourth paragraphs from Section 5.12.2, "MII Transmit Signal Timing (FEC_TXD[3:0], FEC_TXEN, FEC_TXEN, FEC_TXER, FEC_TXCLK)," as this feature is not supported on this device.</li> </ul> |
| 1                  | 3/28/2007  | <ul> <li>Removed preliminary designation from Section 5, "Electrical<br/>Characteristics."</li> <li>Updated Section 5.2, "Thermal Characteristics."</li> <li>Updated Section 5.4, "DC Electrical Specifications."</li> <li>Added Section 5.5, "Current Consumption."</li> <li>Updated Section 5.6, "Oscillator and PLL Electrical Characteristics."</li> <li>Made some corrections to the drawings in Section 5.8, "SDRAM Bus."</li> <li>Edited for grammar, punctuation, spelling, style, and format JD</li> </ul>                                                                                                                                                   |
| 2                  | 12/4/2008  | <ul> <li>Updated FlexBus read and write timing diagrams in Figure 14 and Figure 15.</li> <li>Changed the following specs in Table 12 and Table 13:</li> <li>Minimum frequency of operation from TBD to 60MHz</li> <li>Maximum clock period from TBD to 16.67 ns</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                            |
| 3                  | 9/1/2009   | Changed doc type from Advance Information to Technical Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



**Revision History** 

#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.© Freescale Semiconductor, Inc. 2009. All rights reserved.

MCF5208EC Rev. 3 9/2009