# **FS1412 μPOL**<sup>™</sup>



DATASHEET

**12A Rated μPOL<sup>™</sup>** Buck Regulator with Integrated Inductor and Digital Power System Management

## Features

- µPOL<sup>™</sup> package with output inductor included
- Small size: 5.8mm x 4.9mm x 1.6mm
- Continuous 12A load capability
- Plug and play: no external compensation required
- Programmable operation using I<sup>2</sup>C and PMBus<sup>™</sup>
- Wide input voltage range: 4.5–16V
- Adjustable output voltage: 0.6–1.8V
- Enabled input, programmable under-voltage lock-out (UVLO) circuit
- Open-drain power-good indicator
- Built-in protection features
- Operating temperature from -40°C to +125°C
- Lead-free and halogen-free
- Compliant with EU REACH and RoHS

## **Applications**

- Telecom, wireless and 5G applications
- Networking and datacenter applications
- Storage applications
- Industrial applications
- Distributed point-of-load power architectures
- Computing peripheral voltage regulation
- General DC-DC conversion

## Description

The FS1412 is an easy-to-use, fully integrated and highly efficient micro-point-of-load ( $\mu$ POL<sup>m</sup>) voltage regulator. The on-chip pulse-width modulation (PWM) controller and integrated MOSFETs, plus incorporated inductor and capacitors, result in an extremely compact and accurate regulator. The low-profile package is suitable for automated assembly using standard surface-mount equipment.

Developed by a cross-functional engineering team, the design exemplifies best practice and uses class-leading technologies. From early in the integrated circuit design phase, designers worked with application and engineers packaging to select compatible technologies and implement them in ways that reduce compromise. The ability to program aspects of the FS1412's operation using the I<sup>2</sup>C and PMBus™ protocols is unique in this class of product. Developing and optimizing all these elements together has yielded the smallest, most efficient and fully featured 12A µPOL™ currently available.

The built-in protection features include soft-start protection, over-voltage protection, thermally compensated over-current protection with hiccup mode, thermal shut-down with auto-recovery.



#### Page 1

Lead Free Halogen Free Patent Protected: US 9,729,059 B1; US 10,193,442 B2 Copyright © 2021–22 TDK Corporation. All rights reserved. All registered trademarks and trademarks are the property of their respective owners. Data and specifications subject to change without notice.



Rev 2.5, July 27, 2022

# **公TDK**

# **FS1412 μPOL**<sup>™</sup>

# **Pin configuration**

|              |               | [ <b>15</b> ]  |
|--------------|---------------|----------------|
| [ <u>2</u> ] |               | [ <b>14</b> ]  |
| [ <u>3</u> ] |               | [ <u>1</u> 3 ] |
| [ <b>4</b> ] |               | [ <b>12</b> ]  |
| [5]          | · 22 · · 21 · | [ <b>11</b> ]  |
| [_6_]        | ij ij ij      | [ <b>10</b> ]  |
| [7]          | 8             | [ <b>_9</b> ]  |



Figure 2 Pin layout (bottom view)

### Figure 1 Pin layout (top view)

## **Pin functions**

| Pin<br>Number | Name  | Description                                                                                                                                            |
|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | SW2   | Test pin                                                                                                                                               |
| 2             | VIN   | Input voltage. Input for the internal LDO regulator.                                                                                                   |
| 3             | En    | <b>Enable.</b> Switches the FS1412 on and off. Can be used with two external resistors to set an external UVLO (Figure 5).                             |
| 4             | PVcc  | Input supply for the drivers. Connect to V <sub>cc</sub> on the application board.                                                                     |
| 5             | Vcc   | Supply voltage. May be an input bias for an external V <sub>CC</sub> voltage or the output of the internal LDO regulator.                              |
| 6             | Vfb   | <b>Feedback voltage</b> to the device. Connect to $V_{OUT}$ on the application board using an external resistor divider to set desired output voltage. |
| 7,22          | AGnd  | <b>Signal ground.</b> Serves as the ground for the internal reference and control circuitry. Connect pins to the PGnd plane through vias.              |
| 8             | Vout  | <b>Regulator output voltage.</b> Place output capacitors and a 100 $\Omega$ resistor between V <sub>OUT</sub> and PGnd.                                |
| 9             | PG    | <b>Power Good status.</b> Open drain of an internal MOSFET.<br>Pull up to $V_{cc}$ – Pin 5 or an external bias voltage with a 49.9k $\Omega$ resistor. |
| 10            | ADDR  | Address. Connect to AGnd through a resistor to program FS1412 address.                                                                                 |
| 11            | SYNC  | Synchronize device with external clock. Connect to AGnd if unused.                                                                                     |
| 12            | SDA   | <b>I2C/PMBus™ Serial Input/Output line.</b> Pull up to bus voltage with 4.99kΩ resistor. Connect to AGnd if unused.                                    |
| 13            | SCL   | <b>I2C/PMBus™ Clock line.</b> Pull up to bus voltage with 4.99kΩ resistor. Connect to AGnd if unused.                                                  |
| 14            | ALERT | SMBAlert# line. Pull up to bus voltage with 4.99kΩ resistor.                                                                                           |
| 15            | SW1   | An optional external capacitor may be connected between SW1 and Cb.                                                                                    |
| 16,20,21      | PGnd  | <b>Power Ground.</b> Serves as a separate ground for the MOSFETs. Connect to the power ground plane in the application.                                |
| 17            | Cb    | An optional external capacitor may be connected between Cb and SW1.                                                                                    |
| 18,19         | PVIN  | Power input voltage. Input for the MOSFETs.                                                                                                            |

#### Page 2

Rev 2.5 July 27, 2022

Patent Protected: US 9,729,059 B1; US 10,193,442 B2; US 11,063,516 B1

Copyright © 2021–22 TDK Corporation. All rights reserved. All registered trademarks and trademarks are the property of their respective owners.

Data and specifications subject to change without notice.



# **Block diagram**





## **Typical application**





Page 3





## Absolute maximum ratings

Warning: Stresses beyond those shown may cause permanent damage to the FS1412.

**Note:** Functional operation of the FS1412 is not implied under these or any other conditions beyond those stated in the FS1412 specification.

| Reference                                                  | Range                        |
|------------------------------------------------------------|------------------------------|
| PV <sub>IN</sub> , V <sub>IN</sub> , En to PGnd, Cb to SW1 | -0.3V to 18V                 |
| V <sub>cc</sub> to PGnd (Note 1)                           | -0.3V to 6V                  |
| SW1, SW2                                                   | -0.3V to 15V                 |
| Fb, Sync, Addr, SCL, SDA, SALERT to AGnd (Note1)           | -0.3V to V <sub>CC</sub>     |
| PG to AGnd (Note 1)                                        | -0.3V to V <sub>CC</sub>     |
| PGnd to AGnd                                               | -0.3V to +0.3V               |
| ESD Classification (HBM JESD22-A114)                       | Class 1C                     |
| Moisture Sensitivity Level                                 | MSL 3 (per JEDEC J-STD-020D) |

| Thermal Information                                 |                                                                                                                                     | Range          |  |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
| Junction-                                           | to-Ambient Thermal Resistance Θ <sub>JA</sub>                                                                                       | 20.5°C/W       |  |
| Junction to PCB Thermal Resistance $\Theta_{J-PCB}$ |                                                                                                                                     | 5.5°C/W        |  |
| Storage Temperature Range                           |                                                                                                                                     | -55°C to 150°C |  |
| Junction Temperature Range                          |                                                                                                                                     | -40°C to 150°C |  |
| Note:                                               | Note:       ΘJA : FS1412 evaluation board and JEDEC specifications JESD 51-2A         ΘJ-c (bottom) : JEDEC specification JESD 51-8 |                |  |

Page 4

Rev 2.5 July 27, 2022



## **Order information**

### Package details

The FS1412 uses a µPOL<sup>™</sup> 5.8mm x 4.9mm package delivered in tape-and-reel format, with either 250 or 3900 devices on a reel.

| Part Number    | Vout | Quantity per Reel | Package Description            | Package Code |
|----------------|------|-------------------|--------------------------------|--------------|
| FS1412-0600-AS | 0.60 | 250               | 22-pin LGA SiP (5.8mm x 4.9mm) | P24          |
| FS1412-0600-AL | 0.60 | 3900              | 22-pin LGA SiP (5.8mm x 4.9mm) | P24          |

For more information on the tape-and-reel specification, go to:

https://product.tdk.com/en/products/power/switching-power/micro-pol/designtool.html

Page 5

Rev 2.5 July 27, 2022



# **Recommended operating conditions**

| Definition                                                  | Symbol          | Min    | Мах | Units |
|-------------------------------------------------------------|-----------------|--------|-----|-------|
| Input Voltage Range with External $V_{CC}$ (Note 3, Note 5) | PVIN            | 6*Vout | 16  |       |
| Input Voltage Range with Internal LDO (Note 4, Note 5)      | PVIN            | 6*Vout | 16  |       |
| Bias Input Voltage Range (Note 4)                           | VIN             | 4.5    | 16  | V     |
| Supply Voltage Range (Note 2)                               | V <sub>cc</sub> | 4.5    | 5.5 |       |
| Output Voltage Range                                        | Vout            | 0.6    | 1.8 |       |
| Continuous Output Current Range                             | lo              | 0      | 12  | А     |
| Operating Junction Temperature                              | TJ              | -40    | 125 | °C    |

# **Electrical characteristics**

| ELECTRICAL CHARACTERISTICS               |                         |                                                                                                                                  |         |       |      |          |
|------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------|-------|------|----------|
| Unless otherwise stated, these spe       | ecifications apply over | r: 6*Vout <pvin 0°c<="" 16v,="" 4.5v="" <="" <16v,="" th="" vin=""><th>&lt; T &lt; 1</th><th>L25°C</th><th></th><th></th></pvin> | < T < 1 | L25°C |      |          |
| Typical values are specified at $T_A =$  | 25°C                    |                                                                                                                                  |         |       |      |          |
| Parameter                                | Symbol                  | Conditions                                                                                                                       | Min     | Тур   | Max  | Unit     |
| Supply Current                           |                         |                                                                                                                                  |         |       |      |          |
| V <sub>IN</sub> Supply Current (Standby) | IN (STANDBY)            | Enable low                                                                                                                       |         | 7     | 8    |          |
| V <sub>IN</sub> Supply Current (Dynamic) | I <sub>IN (DYN)</sub>   | En high, V <sub>IN</sub> = 12V, F <sub>SW</sub> =470kHz                                                                          |         | 16    | 18   | mA       |
| Soft-Start                               |                         |                                                                                                                                  |         |       |      |          |
| Soft-Start Rate                          | SSrate                  | Default (Note 7), $V_{OUT} = 0.6V$ ,<br>$T_{ON_{RISE}}=2ms$                                                                      | 0.17    | 0.28  | 0.37 | V/m<br>s |
| Output Voltage                           |                         |                                                                                                                                  |         |       |      |          |
| Output Voltage Range                     | Vout (default)          |                                                                                                                                  |         | 0.6   |      | V        |
|                                          | range                   |                                                                                                                                  | 0.6     |       | 1.8  | V        |
|                                          | Resolution              |                                                                                                                                  |         | 5     |      | mV       |
| Accuracy                                 |                         | T <sub>J</sub> = 25°C, V <sub>OUT</sub> = 0.6V                                                                                   |         | ±0.75 |      | %        |
| Accuracy                                 |                         | -40°C < T <sub>J</sub> < 125°C (Note 6)                                                                                          | -1      |       | +1   | /0       |
| On-Time Timer Control                    |                         |                                                                                                                                  |         |       |      |          |
| On Time                                  | Ton                     | PV <sub>IN</sub> = 12V, V <sub>OUT</sub> = 0.6V, F <sub>SW</sub> = 470kHz                                                        | 185     | 211   | 235  |          |
| Minimum On-Time                          | T <sub>ON</sub> (MIN)   | (Note 7)                                                                                                                         |         | 50    |      | ns       |
| Internal Low Drop-Out (LDO) Regu         | lator                   |                                                                                                                                  |         |       |      |          |
|                                          |                         | $5.5V \le V_{IN} \le 16V, 0 - 40mA$                                                                                              | 4.89    | 5.2   | 5.4  |          |
| LDO Regulator Output Voltage             | Vcc                     | $4.5V \le V_{IN} < 5.5V, 0 - 40mA$                                                                                               | 4.19    | 4.26  |      | V        |
| Load Regulation                          | VLD                     | 0 – 40mA                                                                                                                         |         |       | 0.19 |          |
| Thermal Shut-Down                        |                         |                                                                                                                                  |         |       |      |          |
| Thermal Shut-Down                        | Default                 | (Note 7)                                                                                                                         |         | 145   |      | *6       |
| Hysteresis                               |                         | (Note 7)                                                                                                                         |         | 25    |      | °C       |

Page 6

Patent Protected: US 9,729,059 B1; US 10,193,442 B2; US 11,063,516 B1 Copyright © 2021–22 TDK Corporation. All rights reserved.

All registered trademarks and trademarks are the property of their respective owners.

Data and specifications subject to change without notice.



### ELECTRICAL CHARACTERISTICS

| Unless otherwise stated, these specifi           | cations apply over: 6         | ;*Vout <pvin 0°c<="" 16v,="" 4.5v="" <="" <16v,="" th="" vin=""><th>&lt; T &lt; 2</th><th>L25°C</th><th></th><th></th></pvin> | < T < 2 | L25°C |          |      |
|--------------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------|-------|----------|------|
| Typical values are specified at $T_A = 25^\circ$ | °C                            |                                                                                                                               |         |       |          |      |
| Parameter                                        | Symbol                        | Conditions                                                                                                                    | Min     | Тур   | Max      | Unit |
| Under-Voltage Lock-Out                           |                               |                                                                                                                               |         |       |          |      |
| V <sub>cc</sub> Start Threshold                  | VCC_UVLO(START)               | V <sub>CC</sub> Rising Trip Level                                                                                             | 4.0     | 4.2   | 4.4      |      |
| V <sub>cc</sub> Stop Threshold                   | VCC_UVLO(STOP)                | Vcc Falling Trip Level                                                                                                        | 3.6     | 3.8   | 4.1      | v    |
| Enable Threshold                                 | En(ніgн)                      | Ramping Up                                                                                                                    | 1.05    | 1.20  | 1.34     | v    |
| Enable Threshold                                 | En(LOW)                       | Ramping Down                                                                                                                  | 0.92    | 1.00  | 1.11     |      |
| Input Impedance                                  | Ren                           |                                                                                                                               | 500     | 1000  | 150<br>0 | kΩ   |
| Current Limit                                    |                               |                                                                                                                               | •       | •     | •        |      |
| Current Limit Threshold                          | I <sub>oc</sub> (default)     | T <sub>J</sub> = 25°C                                                                                                         | 14.5    | 16    | 17.5     | •    |
| Current Limit Threshold                          | I <sub>oc</sub> (range)       |                                                                                                                               | 10      |       | 16       | A    |
| Hiccup Blanking Time                             | T <sub>BLK(HICCUP)</sub>      |                                                                                                                               |         | 20    |          | ms   |
| Over-Voltage Protection                          |                               |                                                                                                                               |         |       |          |      |
| Output Over Valtere Dretestion                   | V <sub>OVP</sub> (default)    | OVP Detect (Note 7)                                                                                                           | 115     | 120   | 125      |      |
| Output Over-Voltage Protection<br>Threshold      | V <sub>OVP</sub> (range)      |                                                                                                                               | 105     |       | 120      | Fb%  |
| Inreshold                                        | V <sub>OVP</sub> (resolution) |                                                                                                                               |         | 5     |          |      |
| Output Over-voltage Protection Delay             | TOVPDEL                       |                                                                                                                               |         | 5     |          | μs   |
| Power Good (PG)                                  |                               |                                                                                                                               |         |       |          |      |
| Power Good Upper Threshold                       | VPG(UPPER) (default)          | Vout Rising                                                                                                                   | 85      | 90    | 95       |      |
| Power Good Hysteresis                            | V <sub>PG(LOWER)</sub>        | Vout Falling                                                                                                                  |         | 7     |          | Fb%  |
| Power Good Sink Current                          | IPG                           | PG = 0.5V, En = 2V                                                                                                            |         | 9     |          | mA   |
| Telemetry                                        |                               |                                                                                                                               |         |       |          |      |
| Input voltage reporting accuracy                 | DV roport orr                 | PV <sub>IN</sub> =12V, -40°C < T <sub>J</sub> < 125°C                                                                         | -2      |       | 2        | %    |
| Input voltage reporting accuracy                 | PV <sub>IN</sub> _report_err  | 5V <pv<sub>IN&lt;16V, -40°C &lt; T<sub>J</sub> &lt;125°C</pv<sub>                                                             | -5      |       | 5        | /0   |
| Output voltage reporting accuracy                | Vout_report_err               | V <sub>OUT</sub> = V <sub>FB</sub> =0.6V, -40°C < T <sub>J</sub> < 125°C                                                      | -18     |       | 18       | mV   |
| Temperature reporting accuracy                   | T_report_err                  | -40°C < T」 <125°C (Note 7)                                                                                                    | -20     |       | 20       | °C   |

#### ELECTRICAL CHARACTERISTICS

Unless otherwise stated, these specifications apply over:  $6*V_{OUT} < PV_{IN} = V_{IN} < 16V$ ,  $0^{\circ}C < T < 125^{\circ}C$ Typical values are specified at  $T_A = 25^{\circ}C$ 

| Parameter                    | Symbol           | Conditions                                                                        | Fast-mod             | le                  | Fast-mode            | e Plus              |      |
|------------------------------|------------------|-----------------------------------------------------------------------------------|----------------------|---------------------|----------------------|---------------------|------|
| I <sup>2</sup> C parameters  |                  | (Note 7 for all<br>parameters)                                                    | Min                  | Max                 | Min                  | Max                 | Unit |
| I <sup>2</sup> C bus voltage | VBUS             |                                                                                   | 1.8                  | 5.5                 | 1.8                  | 5.5                 |      |
| LOW-level input voltage      | VIL              |                                                                                   | -0.5                 | 0.3V <sub>BUS</sub> | -0.5                 | 0.3V <sub>BUS</sub> |      |
| HIGH-level input voltage     | VIH              |                                                                                   | 0.7V <sub>BUS</sub>  |                     | 0.7V <sub>BUS</sub>  |                     | V    |
| Hysteresis                   | V <sub>HYS</sub> |                                                                                   | 0.05V <sub>BUS</sub> |                     | 0.05V <sub>BUS</sub> |                     |      |
| LOW-level output voltage 1   | Voli             | (open-drain or open-<br>collector) at 3mA sink<br>current; V <sub>DD</sub> > 2 V, | 0                    | 0.4                 | 0                    | 0.4                 | v    |

Page 7

### Rev 2.5 July 27, 2022

Patent Protected: US 9,729,059 B1; US 10,193,442 B2; US 11,063,516 B1

Copyright © 2021–22 TDK Corporation. All rights reserved.

All registered trademarks and trademarks are the property of their respective owners.

Data and specifications subject to change without notice.



#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply over: 6\*Vout < PVIN = VIN < 16V, 0°C < T < 125°C

| Parameter                                                               | Symbol              | Conditions                                                                        | Fast-mode                      | e                   | Fast-mode                      |                     |      |
|-------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------|--------------------------------|---------------------|--------------------------------|---------------------|------|
| I <sup>2</sup> C parameters                                             |                     | (Note 7 for all<br>parameters)                                                    | Min                            | Max                 | Min                            | Max                 | Unit |
| LOW-level output voltage 2                                              | Vol2                | (open-drain or open-<br>collector) at 2mA sink<br>current; V <sub>DD</sub> ≤ 2 V, | 0                              | 0.2V <sub>BUS</sub> | 0                              | 0.2V <sub>BUS</sub> |      |
| LOW-level output current                                                | IOL                 | V <sub>OL</sub> = 0.4 V,                                                          | 3                              | -                   | 3                              | -                   | mA   |
|                                                                         | IOL                 | V <sub>OL</sub> = 0.6 V                                                           | 6                              | -                   | 6                              | -                   | ША   |
| Output fall time                                                        | T <sub>OF</sub>     | From V <sub>IHmin</sub> to V <sub>ILmax</sub>                                     | 20 × (V <sub>BUS</sub> /5.5 V) | 250                 | 20 × (V <sub>BUS</sub> /5.5 V) | 125                 |      |
| Pulse width of spikes that<br>must be suppressed by the<br>input filter | Tsp                 |                                                                                   | 0                              | 50                  | 0                              | 50                  | ns   |
| Input current each I/O pin                                              | h                   |                                                                                   | -10                            | 10                  | -10                            | 10                  | μA   |
| Capacitance for each I/O pin                                            | CI                  |                                                                                   | -                              | 10                  | -                              | 10                  | рF   |
| SCL clock frequency                                                     | Fscl                |                                                                                   | 0                              | 400                 | 0                              | 1000                | kHz  |
| Hold time (repeated) START condition                                    | Thd;sta             | After this time, the first clock pulse is generated                               | 0.6                            | -                   | 0.26                           | -                   |      |
| LOW period of the SCL clock                                             | TLOW                |                                                                                   | 1.3                            | -                   | 0.5                            | -                   |      |
| HIGH period of the SCL clock                                            | Тніgн               |                                                                                   | 0.6                            | -                   | 0.26                           | -                   | μs   |
| Set-up time for a repeated<br>START condition                           | T <sub>su;sta</sub> |                                                                                   | 0.6                            | -                   | 0.26                           | -                   |      |
| Data hold time                                                          | Thd;dat             | I <sup>2</sup> C-bus devices                                                      | 0                              | -                   | 0                              | -                   |      |
| Data set-up time                                                        | T <sub>SU;DAT</sub> |                                                                                   | 100                            | -                   | 50                             | -                   |      |
| Rise time of SDA and SCL signals                                        | T <sub>R</sub>      |                                                                                   | 20                             | 300                 | -                              | 120                 | ns   |
| Fall time of SDA and SCL signals                                        | TF                  |                                                                                   | 20 × (V <sub>DD</sub> /5.5 V)  | 300                 | 20 × (V <sub>DD</sub> /5.5 V)  | 120                 |      |
| Set-up time for STOP condition                                          | Tsu;sto             |                                                                                   | 0.6                            | -                   | 0.26                           | -                   |      |
| Bus free time between a<br>STOP and START condition                     | T <sub>BUF</sub>    |                                                                                   | 1.3                            | -                   | 0.5                            | -                   | μs   |
| Capacitive load for each bus line                                       | C <sub>BUS</sub>    |                                                                                   | -                              | 400                 | -                              | 550                 | рF   |
| Data valid time                                                         | Tvd;dat             |                                                                                   | _                              | 0.9                 |                                | 0.45                |      |
| Data valid acknowledge time                                             | TVD;ACK             |                                                                                   | _                              | 0.9                 | -                              | 0.45                | μs   |
| Noise margin at the LOW level                                           | V <sub>NL</sub>     | For each connected device,                                                        | 0.1V <sub>DD</sub>             | -                   | 0.1V <sub>DD</sub>             | -                   | v    |
| Noise margin at the HIGH level                                          | V <sub>NH</sub>     | including hysteresis                                                              | 0.2V <sub>DD</sub>             | -                   | 0.2V <sub>DD</sub>             | -                   | V    |
| SDA timeout                                                             | T <sub>TO</sub>     |                                                                                   | 200                            |                     | 200                            |                     | μs   |

For supported PMBus<sup>™</sup> commands, see page 37.

Page 8

Rev 2.5 July 27, 2022



#### Notes

- 1 PGnd pin and AGnd pin are connected together
- 2 Must not exceed 6V
- 3~  $V_{IN}$  is connected to  $V_{CC}$  to bypass the internal Low Drop-Out (LDO) regulator
- 4 V<sub>IN</sub> is connected to PV<sub>IN</sub> (for single-rail applications with PV<sub>IN</sub>=V<sub>IN</sub>=4.5V–16V)
- 5 Maximum switch node voltage should not exceed 15V
- 6 Hot and cold temperature performance is assured by correlation using statistical quality control, but not tested in production; performance at 25°C is tested and guaranteed in production environment
- 7 Guaranteed by design but not tested in production





## **Temperature characteristics**



Page 10

### Rev 2.5 July 27, 2022



# **FS1412 μPOL**<sup>™</sup>



Page 11

### Rev 2.5 July 27, 2022



# **FS1412 μPOL**<sup>™</sup>





Page 12

Rev 2.5 July 27, 2022



## **Efficiency characteristics**

#### **Typical efficiency**

 $PV_{IN} = 12V$ ,  $V_{OUT} = 1V$ ,  $I_0 = 0-12A$ , room temperature, no air flow, all losses included



#### **Typical power loss**

 $PV_{IN} = 12V$ ,  $V_{OUT} = 1V$ ,  $I_0 = 0-12A$ , room temperature, no air flow, all losses included



#### Page 13

#### Rev 2.5 July 27, 2022



#### **Typical load regulation**



 $PV_{IN} = 12V, V_{OUT} = 1V, I_0 = 0-12A$ , room temperature, no air flow, all losses included

Page 14

Rev 2.5 July 27, 2022



## **Applications information**

### Overview

The FS1412 is an easy-to-use, fully integrated and highly efficient DC/DC regulator. Aspects of its operation, including output voltage and system optimization parameters, can be programmed using the I<sup>2</sup>C/PMBus<sup>™</sup> protocol. It uses a proprietary modulator to deliver fast transient responses. The modulator has internal stability compensation so that it can be used in a wide range of applications, with various types of output capacitors, without loop stability issues.

The FS1412 is a versatile device offering great flexibility for configuration and system monitoring using the l<sup>2</sup>C/PMBus<sup>™</sup> interface. At the same time, it allows standalone operation without any digital interface by making it easy for the designer to configure output voltages using simple resistor divider changes, and to monitor the system using the Power Good output.

## **Operation and topology**

The FS1412 uses an interleaved buck converter topology. It shows reduced voltage stresses on the internal power devices, resulting in smaller size and switching losses comparable to an equivalently rated conventional interleaved buck converter. Another advantage is a natural current-sharing mechanism between the two phases.

### **Bias voltage**

The FS1412 has an integrated Low Drop-Out (LDO) regulator, providing the DC bias voltage for the internal circuitry. The typical LDO regulator output voltage is 5.2V. For internally biased single-rail operation, the V<sub>IN</sub> pin should be connected to the PV<sub>IN</sub> pin (Figure 5). If an external bias voltage is used, the V<sub>IN</sub> pin should be connected to the V<sub>CC</sub> pin to bypass the internal LDO regulator (Figure 6). There is a separate pin to provide bias for the drivers (PV<sub>CC</sub>); this should be connected to V<sub>CC</sub> in the application circuit.

The supply voltage (internal or external) rises with  $V_{IN}$  and does not need to be enabled using the En pin. Consequently,  $I^2C/PMBus^{TM}$  communication can begin as soon as:

- V<sub>CC</sub>\_UVLO start threshold is exceeded
- Memory contents are loaded
- Initialization is complete
- Address offset is read
- Note: Until initialization is complete, a small leakage current (≈3.4µA) will flow from the device into the output. This may significantly pre-bias the output voltage in applications with long V<sub>IN</sub>/V<sub>CC</sub> rise times. To prevent this, a small load capable of sinking 3.4µA should be connected in such applications.

The I<sup>2</sup>C bus may be pulled up either to  $V_{CC}$  or to a system I<sup>2</sup>C bus voltage. The FS1412 offers two ranges for the I<sup>2</sup>C bus voltage, defined by the user register bit **Bus\_voltage\_sel**.

| Register | Bits | Name/Description      |
|----------|------|-----------------------|
| 0x7A     | [2]  | Bus_voltage_sel       |
|          |      | 0:1.8–2.5V, 1: 3.3–5V |

#### Page 15

# **公TDK**

# **FS1412 μPOL**<sup>™</sup>



Figure 5 Single supply configuration: internal LDO regulator, adjustable PV<sub>IN</sub>\_UVLO



Figure 6 Using an external bias voltage

## I<sup>2</sup>C base address and offsets

The FS1412 has user registers to set its I<sup>2</sup>C base address and PMBus<sup>™</sup> base address. The default I<sup>2</sup>C base address is 0x08, and the default PMBus™ base address is 0x70. An offset of 0-15 is then defined by connecting the ADDR pin to the AGnd pin, either directly or through a resistor. An address detector reads the resistance of the connection at startup and uses it to set the offset, which is added to the base I<sup>2</sup>C address to set the address at which the I<sup>2</sup>C master device will communicate with the FS1412. The same offset is added to the base PMBus<sup>™</sup> address to determine the PMBus™ address at which PMBus™ communication will be established.

To select offsets of 0–15, connect the pins as follows:

- 0 0Ω (short ADDR to AGnd)
- +1 1.13kΩ
- +2 1.87kΩ
- +3 2.61kΩ
- +4 3.4kΩ
- +5 4.12kΩ
- +6 4.87kΩ
- +7 5.62kΩ
- +8 6.34kΩ
- **+9** 7.15kΩ
- +10 7.87kΩ
- +11 8.66kΩ
- +12 9.31kΩ
- +13 10.2kΩ
- **+14** 11kΩ
- +15 12.1kΩ
- Note: Do not use the 7-bit address 0x0C; this corresponds to the Alert Response Address in the SMBus<sup>™</sup> protocol.

#### Page 16

### Rev 2.5 July 27, 2022



# **FS1412 μPOL**<sup>™</sup>

## Soft-start and target output voltage

The FS1412 has an internal digital soft-start circuit to control output voltage rise-time and limit current surge at start-up. When  $V_{CC}$  exceeds its start threshold ( $V_{CC}\_UVLO_{(START)}$ ), the FS1412 exits reset mode; this initiates loading of the contents of the non-volatile memory into the working registers and calculates the address offset as described above.

Once initialization is complete, the internal soft start begins to ramp towards the set reference voltage at a rate determined by the TON\_RISE registers (corresponding to the TON\_RISE command), provided these conditions are met:

- a) A valid enable signal is recognized (as defined by the Enable pin, Operation register, ON\_OFF\_CONFIG register, input voltage PV<sub>IN</sub>, and PV<sub>IN</sub> UVLO threshold corresponding to the VIN\_ON registers).
- b) The internal pre-charge circuit has ensured that, when the device starts to switch, it does so with balanced  $PV_{IN}/2$  voltages across all FETs.

During initial start-up, the FS1412 operates with a minimum of high-drive (HDrv) pulses until the output voltage increases (see Switching frequency and minimum values for on-time, off-time on page 19). On-time is increased until V<sub>OUT</sub> reaches the target value defined by the VOUT\_COMMAND registers. For proper start-up operation of the FS1412, fitting a 100 $\Omega$  resistor in parallel with the output capacitors (C<sub>OUT</sub>) is recommended. A minimum wait time of 600\*C<sub>OUT</sub> is recommended between successive power or Enable cycling operations. For example, with the recommended 100 $\Omega$  resistor across four 47µF output capacitors, a new Enable assertion should not happen for a minimum of 78ms after disabling the FS1412.



### Figure 7 Theoretical operational waveforms during soft-start

Over-current protection (OCP) and over-voltage protection (OVP) are enabled during soft-start to protect the FS1412 from short circuits and excess voltages respectively.

Page 17



A resistor divider may be used with a standard FS1412-0600 device to set the desired output voltage (Figure 8). This gives system designers the flexibility to design all the power rails in the system across the entire output voltage range (0.6–1.8V) using a single part.



#### Figure 8 Setting the output voltage with an external resistor divider

The equation below describes the appropriate resistor divider selection to set the output voltage using a FS1412 programmed to 0.6V.

 $R_{BOTTOM} = \frac{R_{TOP}}{1.7975V_o - 1.0639 - 0.00894R_{TOP}}$ 

where,  $R_{TOP}$  and  $R_{BOT}$  are in k $\Omega$ . It is recommended that system designers place a capacitor ( $C_{FF}$  in Figure 18) of 47pF to 470pF in parallel with  $R_{TOP}$ , for which a value of 4.12k $\Omega$  is recommended. The recommended value for  $R_{BOTTOM}$  depends on the output voltage, as shown in the table below. It is also recommended that designers validate these values in their own applications.

# FS1412 µPOL<sup>™</sup>

| Vоит <b>(V)</b> | $R_{BOTTOM}$ (kΩ) |
|-----------------|-------------------|
| 0.72V           | 21                |
| 0.85V           | 9.76              |
| 0.9V            | 8.06              |
| 0.95V           | 6.81              |
| 1V              | 5.9               |
| 1.05V           | 5.23              |
| 1.1V            | 4.75              |
| 1.2V            | 3.92              |
| 1.5V            | 2.55              |
| 1.8V            | 1.91              |

Instead of an external resistor divider, the output voltage can be set using  $I^2C/PMBus^{TM}$  commands (see page 24) or the corresponding user registers. The table below lists VOUT\_COMMAND codes to set the voltages shown above. FS1412 supports this command with a resolution of 1/256V.

| Vout (V) | VOUT_COMMAND | Vout <b>(V)</b> | VOUT_COMMAND |  |  |  |  |
|----------|--------------|-----------------|--------------|--|--|--|--|
| 0.65     | 00A7         | 1.20            | 0134         |  |  |  |  |
| 0.70     | 00B4         | 1.25            | 0140         |  |  |  |  |
| 0.72     | 00B9         | 1.25            | 014D         |  |  |  |  |
| 0.75     | 00C0         | 1.30            | 015A         |  |  |  |  |
| 0.78     | 00C8         | 1.35            | 0167         |  |  |  |  |
| 0.80     | 00CD         | 1.40            | 0174         |  |  |  |  |
| 0.85     | 00DA         | 1.45            | 0127         |  |  |  |  |
| 0.88     | 00E2         | 1.50            | 0180         |  |  |  |  |
| 0.90     | 00E7         | 1.55            | 018D         |  |  |  |  |
| 0.95     | 00F4         | 1.60            | 019A         |  |  |  |  |
| 1.00     | 0100         | 1.65            | 01A7         |  |  |  |  |
| 1.05     | 010D         | 1.70            | 01B4         |  |  |  |  |
| 1.10     | 011A         | 1.75            | 01C0         |  |  |  |  |
| 1.15     | 0127         | 1.80            | 01CD         |  |  |  |  |

### Shut-down mechanisms

The FS1412 has two shut-down mechanisms:

 Hard shut-down or decay according to load A valid hard-disable is recognized (as defined by the Enable pin, Operation register, ON\_OFF\_CONFIG register, input voltage PV<sub>IN</sub>,

#### Page 18



and  $PV_{IN}$  UVLO threshold corresponding to the VIN\_ON registers). Both drivers switch off and soft-start is pulled down instantaneously.

• Soft-Stop or controlled ramp down

A valid soft-off request is recognized (as defined by the Enable pin, Operation register and ON\_OFF\_CONFIG register). Then, following a delay corresponding to the TOFF\_DELAY registers, the SS signal falls to 0 in a time defined by the TOFF\_FALL registers; the drivers are disabled only when it reaches 0. The output voltage follows the SS signal down to 0.

By default, the device is configured for hard shutdown. Shut-down with  $\mathsf{PV}_{\mathsf{IN}}$  is always a hard shutdown.

# Switching frequency and minimum values for on-time, off-time and PV<sub>IN</sub>

The switching frequency of the FS1412 depends on the output voltage. There are two possible modes of operation:

- a) Pseudo constant-frequency COT mode (default)
- b) PLL-modulated COT mode

For the default output voltage of 0.6V, the switching frequency is nominally 470kHz, and the device operates in mode a). In this mode, when the output voltage is set using an external resistor divider, the switching frequency automatically adjusts to the appropriate value:

$$F_{sw} = 470 kHz \times \frac{V_{OUT}}{0.6}$$

When output voltage is set by programming the VOUT\_COMMAND user registers, rather than using an external resistor divider, mode b) should be used. To do this, the user must also enable the PLL (phase-locked loop), which is disabled by default, and cycle the Enable pin. This automatically sets the switching frequency to factory-programmed values shown in the table below. The PLL modulates the on-time to maintain a constant switching frequency irrespective of the load.

FS1412 µPOL<sup>™</sup>

| Vout range (V)                 | Fsw (MHz) |
|--------------------------------|-----------|
| Vout < 0.65                    | 0.50      |
| 0.65 < V <sub>OUT</sub> < 1.10 | 1.00      |
| 1.10 < Vout < 1.32             | 1.25      |
| 1.32 < V <sub>OUT</sub> < 1.80 | 1.50      |

Therefore, with either method, system designers need not concern themselves with selecting the switching frequency and have one fewer design task to manage.

When input voltage is high relative to target output voltage, the Control MOSFETs are switched on for shorter periods. The shortest period for which it can reliably be switched on is defined by minimum on-time ( $T_{ON(MIN)}$ ). During start-up, when the output voltage is very small, the FS1412 operates with minimum on-time.

The maximum conversion ratio, on the other hand, is determined by two factors:

a) When input voltage is low relative to target output voltage, the Control MOSFET is switched on for longer periods. The shortest period for which it can be switched off is defined by minimum off-time ( $T_{OFF(MIN)}$ ). The Synchronous MOSFET stays on during this period and its current is detected for overcurrent protection. This dictates the minimum input voltage that can still allow the device to regulate its output at the target voltage.

#### Page 19

# **⊗TDK**

 b) To maintain balanced switching amplitudes in both phases, this topology requires there to be no overlap between the high sides of the two phases (unlike a conventional buck topology). This effectively imposes theoretical maximums of 50% on the duty cycle of each phase and 25% on the conversion ratio; in practice, allowing for circuit delays and dead-times, the conversion ratio must not exceed 16% at full load.

The maximum conversion ratio is affected by both system efficiency and load transient requirements. It is recommended that system designers validate the values in their own applications.

## Enable (En) pin

The Enable (En) pin has several functions:

- In the default setting of the ON\_OFF\_CONFIG command, it is used to switch the FS1412 on and off. It has a precise threshold, which is internally monitored by the UVLO circuit. If it is left floating, an internal 1MΩ resistor pulls it down to prevent the FS1412 being switched on unintentionally.
- It can be used to implement a precise input voltage UVLO. The input of the En pin is derived from the PV<sub>IN</sub> voltage by a set of resistive dividers, R<sub>EN1</sub> and R<sub>EN2</sub> (Figure 5). Users can program the UVLO threshold voltage by selecting different ratios. A useful feature that stops the FS1412 regulating when PV<sub>IN</sub> is lower than the desired voltage, this may be used for finer control over the PV<sub>IN</sub> UVLO voltage levels than is provided by the VIN\_ON/VIN\_OFF commands.
- It can be used to monitor other rails for a specific power sequencing scheme (Figure 9).

# **FS1412 μPOL**<sup>™</sup>



### Figure 9 En pin used to monitor other rails for sequencing purposes

## **Over-current protection (OCP)**

Over-current protection (OCP) is provided by sensing the current through the  $R_{DS(on)}$  of the Synchronous MOSFET. When this current exceeds the OCP threshold, a fault condition is generated. This method provides several benefits:

- Provides accurate over-current protection without reducing converter efficiency (the current sensing is lossless)
- Reduces cost by eliminating a current-sense resistor
- Reduces any layout-related noise issues.

The OCP threshold is defined by the IOUT\_OC\_ FAULT\_LIMIT command (or the corresponding user registers). The over-current limit may be programmed in 0.5A steps, up to a maximum of 16A. The minimum recommended over-current threshold is 10A.

The OCP threshold is internally compensated so that it remains almost constant at different ambient temperatures.

#### Page 20





When the current exceeds the OCP threshold, the PG and SS signals are pulled low. The Synchronous MOSFET remains on until the current falls to 0, then the FS1412 enters hiccup mode (Figure 10). Both the Control MOSFET and the Synchronous MOSFET remain off for the hiccup-blanking time. After this time, the FS1412 tries to restart. If an over-current fault is still detected, the preceding actions are repeated. The FS1412 remains in hiccup mode until the over-current fault is remedied. The FS1412 can be re-programmed to enter a latched shut-down mode on encountering an over-current fault.



#### Figure 10 Illustration of OCP in hiccup mode

### **Over-voltage protection (OVP)**

Over-voltage protection (OVP) is provided by sensing the voltage at the FB pin. When FB exceeds the output OVP threshold for longer than the output OVP delay (typically 5µs), a fault condition is generated.

The OVP threshold is defined by the VOUT\_OV\_ FAULT\_LIMIT command (or the corresponding user registers). This command allows the over-voltage level to be set relative to the output voltage, with a resolution of 1/256V. However, internally, these are rounded to one of four settings as shown in the table below.

| VOUT_OV_FAULT_LIMIT<br>(% of VOUT_COMMAND) | Actual OVP Threshold<br>(% of VOUT_COMMAND) |  |  |  |  |
|--------------------------------------------|---------------------------------------------|--|--|--|--|
| 100 < setting ≤ 105.4                      | 105                                         |  |  |  |  |
| 105.4 < setting ≤ 110.1                    | 110                                         |  |  |  |  |
| 110.1 < setting ≤ 114.8                    | 115                                         |  |  |  |  |
| 114.8 < setting ≤ 100.1                    | 120                                         |  |  |  |  |

The default setting is 120%. All the MOSFETs are switched off immediately and the PG pin is pulled low.

The MOSFETs remain latched off until reset by cycling either  $V_{CC}$  or En. Figure 11 shows a timing diagram for over-voltage protection.



#### Figure 11 Illustration of latched OVP

The FS1412 provides output over-voltage and under-voltage warnings, as well as output undervoltage fault protection. These are set by three commands, respectively: VOUT\_OV\_WARN\_LIMIT, VOUT\_UV\_WARN\_LIMIT and VOUT\_UV\_FAULT\_LIMIT (or the corresponding user registers). The mechanism for these thresholds is different from the over-voltage protection mechanism: the former rely on a digital comparison of the digitized and processed  $V_{OUT}$  telemetry to the thresholds, whereas the latter relies on an all-analog signal path and an internal high-speed comparator.

#### Page 21

Rev 2.5 July 27, 2022



### **Over-temperature protection (OTP)**

Temperature sensing is provided inside the FS1412. The OTP threshold is defined by the lower of two thresholds:

- a) A fixed threshold set internally to 145°C. The comparison with this threshold is analog. If the temperature exceeds the threshold, the device stops switching with all MOSFETs off until the temperature drops below the threshold, after which it restarts automatically.
- b) A programmable threshold set to a resolution of 1°C using the OT\_FAULT\_LIMIT command (or the corresponding user registers). When set lower than the fixed analog threshold (145°C), programmable threshold the determines the temperature at which the device trips, making a digital comparison of reported temperature (READ TEMPERATURE) and OT FAULT LIMIT. When the reported temperature exceeds the programmable threshold, the device either continues power conversion (default) or goes into a latched shutdown, а behavior selected by OT\_FAULT\_RESPONSE reprogramming the PMBus command (or corresponding registers). Recovery requires either cycling Enable or the Operation command.

By default, the FS1412 relies on the fixed analog threshold with its auto-restart fault response. In this default configuration, the digital threshold is set to 150°C, and the fault response is set to ignore.

### Power Good (PG)

Power Good (PG) behavior is defined by the user bits PGControl and register bv the POWER GOOD ON command. When the PGControl bit is set, the PMBus<sup>™</sup> command may be used to set the upper power good threshold relative to the output voltage, with a resolution of 1/256V. However, internally, these are rounded to one of four settings as shown in the table below.

| POWER_GOOD_ON<br>(% of VOUT_COMMAND) | Actual Power Good Threshold<br>(% of VOUT_COMMAND) |  |  |  |  |
|--------------------------------------|----------------------------------------------------|--|--|--|--|
| $96.1 < \text{threshold} \le 85.1$   | 80                                                 |  |  |  |  |
| 79.6 < threshold ≤ 85.1              | 85                                                 |  |  |  |  |
| 85.1 < threshold ≤ 89.8              | 90                                                 |  |  |  |  |
| $89.81 < \text{threshold} \le 96.1$  | 95                                                 |  |  |  |  |

The default is 90%, so the PG signal will be asserted when the voltage at the Fb pin exceeds 90% of the VOUT\_COMMAND setting (default 0.6V).

Hysteresis of 5% is applied to this, giving a lower threshold. When the voltage at the Fb pin drops below this lower threshold, the PG signal is pulled low.

### PGControl bit set to 1 (default)

Figure 12 shows PG behavior in this situation.



Figure 12 PG signal when PGControl bit=1

Page 22

# **公TDK**

The behavior is the same at start-up and during normal operation. The PG signal is asserted when:

- En and V<sub>cc</sub> are both above their thresholds
- No fault has occurred (including over-current, over-voltage and over-temperature)
- V<sub>OUT</sub> is within the target range (determined by continuously monitoring whether FB is above the PG threshold)

#### PGControl bit set to 0

Figure 13 shows PG behavior in this situation.



Figure 13 PG signal when PGControl bit=0

In normal operation, the PG signal behaves in the same way as when the **PGControl** bit is 1.

At start-up, however, the PG signal is asserted after Fb is within 2% of target output voltage, not when Fb exceeds the upper PG threshold.

FS1412 also integrates an additional PMOS in parallel to the NMOS internally connected to the PG pin (Figure 3). This PMOS allows the PG signal to stay at logic low, even if  $V_{cc}$  is low and the PG pin is pulled up to an external voltage not  $V_{cc}$ .

#### Page 23

Rev 2.5 July 27, 2022

# **公TDK**

# FS1412 µPOL<sup>™</sup>

## **Design example**

Let us now consider a simple design example, using the FS1412 for the following design parameters:

- PV<sub>IN</sub> = V<sub>IN</sub> = 12V
- V<sub>OUT</sub> = 1.0V
- F<sub>sw</sub> = 800kHz
- C<sub>OUT</sub> = 4 x 47μF
- C<sub>IN</sub> = 3 x 22μF
- Ripple Voltage = ± 1% \* V<sub>OUT</sub>
- ΔV<sub>OUT(MAX)</sub> = ±3% \* V<sub>OUT</sub> (for 50% load transient @ 40A/μs)

## Input capacitor

The input capacitor selected for this design must:

- Handle the peak and root mean square (RMS) input currents required by the FS1412
- Have low equivalent series resistance and inductance (ESR and ESL) to reduce input voltage ripple

MLCCs (multi-layer ceramic capacitors) are ideal. Typically, in 0805 case size, they can handle 2A RMS current with less than 5°C temperature rise.

For the FS1412 converter topology operating at duty cycle D and output current  $I_0$ , the RMS value of the input current is:

$$I_{RMS} = 0.5 \times Io\sqrt{D(1-D)}$$

In this application, I<sub>0</sub> = 12A and  $D = \frac{2 \times V_{OUT}}{PV_{IN}} = 0.166$ 

Therefore,  $I_{RMS}$  = 2.23A and we can select three 22µF 25V ceramic capacitors for the input capacitors (C2012X5R1E226M125AC from TDK).

If the FS1412 is not located close to the 12V power supply, a bulk capacitor (68–330 $\mu$ F) may be used in addition to the ceramic capacitors.

For V<sub>IN</sub>, which is the input to the LDO, it is recommended to use a 1µF capacitor very close to the pin. The V<sub>IN</sub> pin should be connected to PV<sub>IN</sub> through a 2.7 $\Omega$  resistor. Together, the 2.7 $\Omega$  resistor and 1µF capacitor filter noise on PV<sub>IN</sub>.

## Output voltage and output capacitor

The FS1412 is trimmed at the factory to provide a 0.6V output in closed loop. When not using I2C/PMBus<sup>TM</sup> and instead employing a resistor divider, as in the application example here, we will choose the resistor values in accordance with the discussion on page 18. Therefore,  $R_{TOP} = 4.12k\Omega$ ,  $R_{BOTTOM} = 5.9 k\Omega$  and  $C_{FF} = 220pF$ .

The design requires minimal output capacitance to meet the target output voltage ripple and target maximum output voltage deviation under load transient conditions.

For the FS1412, the minimum number of output capacitors required to achieve target peak-to-peak  $V_{\text{OUT}}$  ripple is:

$$N_{MIN} = 5.8 \times \frac{\frac{(1-D)}{8CF_{SW}} + ESR(1-D) + \frac{ESL \times F_{SW} \times (1-D)^2}{D}}{\Delta V_{OUTripple(p-p)}}$$

where:

- *N*<sub>MIN</sub> = minimum number of output capacitors
- *D* = duty cycle
- *C* = equivalent capacitance of each output capacitor
- *F*<sub>sw</sub> = switching frequency
- *ESR* = equivalent series resistance of each output capacitor
- *ESL* = equivalent series inductance of each output capacitor
- $\Delta V_{OUTripple(p-p)}$ = target peak-to-peak V<sub>OUT</sub> ripple

This design uses C2012X5R0J476M125AC from TDK; this is a  $47\mu$ F MLCC, 0805 case size, rated at 6.3V. At 1.0V, accounting for DC bias and AC ripple derating, it has an equivalent capacitance of  $33\mu$ F (*C*). Equivalent series resistance is  $3m\Omega$  (ESR) and equivalent series inductance is 0.44nH (ESL).

Putting these parameters into the equation gives:

 $N_{\rm MIN} = 2.27$ 

Page 24

Rev 2.5 July 27, 2022



To meet the maximum voltage deviation  $\Delta Vo_{max}$ under a  $\Delta I_o$  load transient, the minimum required number of output capacitors is:

$$\frac{\mathbf{0.196} \times \Delta I_o^2}{4 \times \Delta V_{omax} \times F_{sw} \times C}$$

where:

- $\Delta I_o = \text{load step}$
- $\Delta V_{OUTmax}$  = target maximum voltage deviation
- $F_{sw}$  = switching frequency
- *C* = equivalent capacitance of each output capacitor

Again, using  $C = 33\mu$ F, it can be seen that the minimum number of output capacitors required is 2.22.

In our design intended for space-constrained applications, therefore, we use four C2012X5R0J476M125AC capacitors.

It should be noted here that the calculation for the minimum number of output capacitors under a load transient makes some assumptions:

- a) No ESR or ESL
- b) Converter can saturate its duty cycle instantly
- c) No latency
- d) Step load (infinite slew rate)

Assumptions (a), (b) and (c) are liberal, whereas (d) is conservative. Therefore, in a real application, additional capacitance may be required to meet transient requirements and should be carefully considered by the system designer.

It should be noted that even in the absence of a target  $V_{OUT}$  ripple or target maximum voltage deviation under load transient, at least one 22µF capacitor is still required in order to ensure stable operation without excessive jitter.

Up to eight  $47\mu$ F capacitors may be used in the design. If more capacitance is required, it is recommended to use a high value capacitor with relatively high ESR (> $3m\Omega$ ).

A 100 ohm resistor should be added in parallel with the output capacitors.

Figure 15 to Figure 16 show peak-to-peak voltage deviation as a function of slew rate for different output voltages and load currents.

Figure 17 shows the minimum required output capacitance as a function of the output voltage. For an output voltage of 1V, the minimum capacitor requirement is dictated by the load transient specifications (<  $\pm 3\%$  V<sub>OUT</sub>). For output voltages above 1V, the output voltage ripple specification dominates (<  $\pm 1\%$ ).

### V<sub>cc</sub> and PV<sub>cc</sub> capacitor selection

FS1412 uses on-package capacitors for V<sub>cc</sub> as well as PV<sub>cc</sub> to ensure effective high-frequency bypassing. However, especially for applications that use an external V<sub>cc</sub> supply, it is recommended that system designers place  $2.2\mu$ F/0603/X7R/10V capacitors on the application board as close as possible to the V<sub>cc</sub> and PV<sub>cc</sub> pins (Figure 18).

Page 25

# **公TDK**

# FS1412 µPOL<sup>™</sup>



Figure 14 Peak-peak voltage deviation ( $PV_{IN} = 12V$ ,  $V_{OUT} = 0.6V$ ,  $C_{OUT} = 4 \times 47 \mu F$ )



Figure 15 Peak-peak voltage deviation ( $PV_{IN} = 12V$ ,  $V_{OUT} = 1.0V$ ,  $C_{OUT} = 4 \times 47 \mu F$ )

Page 26

Rev 2.5 July 27, 2022

# **公TDK**

# FS1412 µPOL<sup>™</sup>



Figure 16 Peak-peak voltage deviation ( $PV_{IN} = 12V$ ,  $V_{OUT} = 1.8V$ ,  $C_{OUT} = 4 \times 47 \mu F$ )



Figure 17 Minimum output capacitance

Page 27



# **FS1412 μPOL**<sup>™</sup>



**Note:** SALERT and PG require pull-up resistors when used.

Figure 18 Application circuit for a single supply ( $PV_{IN} = 12V$ ,  $V_{OUT} = 1.0V$ ,  $I_{OUT} = 12A$ )

Page 28

Rev 2.5 July 27, 2022



## **Typical operating waveforms**



Figure 19 Startup with no load (Ch2:PVIN, Ch5:Vcc, Ch6: Vout, Ch7: PGood, Ch8: Enable)



Figure 20 Startup with 12 A load (Ch2:PV<sub>IN</sub>, Ch5:V<sub>CC</sub>, Ch6: V<sub>OUT</sub>, Ch7: PGood, Ch8: Enable)

Page 29

Rev 2.5 July 27, 2022

# **⊗TDK**

# **FS1412 μPOL**<sup>™</sup>



Figure 21 Shutdown with Enable de-assertion at 12A load (Ch2:PV<sub>IN</sub>, Ch5:V<sub>CG</sub>, Ch6: V<sub>OUT</sub>, Ch7: PGood, Ch8: Enable)



Figure 22 Soft turn off at no load (Ch2:PV<sub>IN</sub>, Ch5:V<sub>CC</sub>, Ch6: V<sub>OUT</sub>, Ch7: PGood, Ch8: Enable)

Page 30

Rev 2.5 July 27, 2022



# **FS1412 μPOL**<sup>™</sup>



Figure 23 Switch node waveforms at no load



Figure 24 Switch node waveforms at 12A

Page 31

### Rev 2.5 July 27, 2022



# **FS1412 μPOL**<sup>™</sup>



Figure 25 V<sub>0</sub> ripple at 12A (Ch1:I<sub>0</sub>, Ch8: V<sub>0UT</sub>), peak-peak V<sub>0</sub> ripple = 4.6mV



Figure 26 Transient response 0A to 6A (Ch6:  $V_{OUT}$ , Ch8:I<sub>0</sub>), peak-peak deviation = 53 mV, load slew rate  $\approx$  40A/ $\mu$ s

Page 32

Rev 2.5 July 27, 2022



# FS1412 µPOL<sup>™</sup>



Figure 27 Thermal image at  $PV_{IN}$  = 12V,  $V_{OUT}$  = 1.0V,  $I_O$  = 12A, room temperature, no airflow, FS1412 maximum temperature rise = 55.5°C

Page 33

Rev 2.5 July 27, 2022



## Layout recommendations

FS1412 is a highly integrated device with very few external components, which simplifies PCB layout. However, to achieve the best performance, these general PCB design guidelines should be followed:

- Bypass capacitors, including input/output capacitors and the V<sub>cc</sub> bypass capacitor (if used), should be placed as close as possible to the FS1412 pins.
- Output voltage should be sensed with a separated trace directly from the output capacitor.
- To aid thermal dissipation, the PGnd pad should be connected to the power ground plane using vias. Copper-filled vias are preferred but plated-through-hole vias are acceptable, provided that they are not covered with solder mask. VIPPO techniques are acceptable.
- Adequate numbers of vias should be used to make connections between layers, especially for the power traces.
- AGnd pins should be connected by vias to PGnd copper layer
- To minimize power losses and thermal dissipation, wide copper polygons should be used for input and output power connections.
- SCL and SDA traces must be at least 10mil wide, with 20–30mil spacing between them.

## Thermal considerations

The FS1412 has been thermally tested and modelled in accordance with JEDEC specifications JESD 51-2A and JESD 51-8. It has been tested using a 4-layer application PCB, with thermal vias under the device to assist cooling (for details of the PCB, refer to the application notes).

The FS1412 has two significant sources of heat:

- The power MOSFET section of the IC
- The inductor

The IC is well coupled to the PCB, which provides its primary cooling path. Although the inductor is also connected to the PCB, its primary cooling path is through convection. The cooling process for both heat sources is ultimately through convection. The PCB can be seen as a heat-spreader or, to some degree, a heat-sink.



Figure 28 Heat sources in the FS1412

Page 34

# **②TDK**

# **FS1412 μPOL**<sup>™</sup>

Figure 29 shows the thermal resistances in the FS1412, where:

- **O**<sub>JA</sub> is the measure of natural convection from the assembled test sample within a confined enclosure of approximately 30x30x30cm. The air is passive within this environment and the only air movement is due to convection from the device on test.
- Ø<sub>JCbottom</sub> is the heat flow from the IC to the bottom of the package, to which it is well coupled. The testing method adopts the method outlined in JESD 51-8, where the test PCB is clamped between cold plates at defined distances from the device.
- **Θ**<sub>JCtop</sub> is theoretically the heat flow from the IC to the top of the package. This is not representative for the FS1412 for two reasons: firstly, it is not the primary conduction path of the IC and, more importantly, the inductor is positioned directly over the IC. As the inductor is a heat source, generating a similar amount of heat to the IC, a meaningful value for junction-to-case (top) cannot be derived.





The values of the thermal resistances are:

- **θ**<sub>JA</sub> = 20.5°C/W
- $\Theta_{\text{JCbottom}} = 5.5^{\circ}\text{C/W}$

Although these values indicate how the FS1412 compares with similar point-of-load products tested using the same conditions and specifications, they cannot be used to predict overall thermal performance. For accurate modeling of the  $\mu$ POL<sup>TM'</sup>s interaction with its environment, computational fluid dynamics (CFD) simulation software is needed to calculate combined routes of conduction and convection simultaneously.

Note: In all tests, airflow has been considered as passive or static; applications using forced air may achieve a greater cooling effect.

Page 35



# I<sup>2</sup>C protocol

| ļ   | S =<br>P =<br>A =<br>N = | Start bit<br>Stop bit<br>Ack<br>Nack |   |   | W = Write<br>R = Read<br>Sr = Repe | ('0') |      |          | White<br>Grey |   | = | Issued by mas<br>Sent by slave |   | 0x) |
|-----|--------------------------|--------------------------------------|---|---|------------------------------------|-------|------|----------|---------------|---|---|--------------------------------|---|-----|
| Wr  | ite trar                 | saction                              |   |   |                                    |       |      |          |               |   |   |                                |   |     |
| 1   |                          | 7                                    | 1 | 1 | 8                                  | 1     |      | 8 1      | 1             |   |   |                                |   |     |
| S   | Slav                     | e Address                            | W | А | Register Address                   | А     | Data | a Byte A | Ρ             |   |   |                                |   |     |
|     |                          |                                      |   |   |                                    |       |      |          |               |   |   |                                |   |     |
| Rea | ad tran                  | saction                              |   |   |                                    |       |      |          |               |   |   |                                |   |     |
| 1   |                          | 7                                    | 1 | 1 | 8                                  | 1     | 1    | 7        |               | 1 | 1 | 8                              | 1 | 1   |
| S   | Slav                     | e Address                            | W | А | Register Address                   | А     | Sr   | Slave Ad | dress         | R | A | Data Byte                      | Ν | Ρ   |

Page 36

Rev 2.5 July 27, 2022



# **Supported PMBus™ commands**

| Code | Command                | Code | Command                |  |  |  |  |
|------|------------------------|------|------------------------|--|--|--|--|
| 01   | OPERATION              | 55   | VIN_OV_FAULT_LIMIT     |  |  |  |  |
| 02   | ON_OFF_CONFIG          | 56   | VIN_OV_FAULT_RESPONSE  |  |  |  |  |
| 03   | CLEAR_FAULTS           | 58   | VIN_UV_WARN_LIMIT      |  |  |  |  |
| 15   | STORE_USER_ALL         | 5E   | POWER_GOOD_ON          |  |  |  |  |
| 16   | RESTORE_USER_ALL       | 60   | TON_DELAY              |  |  |  |  |
| 19   | CAPABILITY             | 61   | TON_RISE               |  |  |  |  |
| 1B   | SMBALERT_MASK          | 62   | TON_MAX_FAULT_LIMIT    |  |  |  |  |
| 20   | VOUT_MODE              | 63   | TON_MAX_FAULT_RESPONSE |  |  |  |  |
| 21   | VOUT_COMMAND           | 64   | TOFF_DELAY             |  |  |  |  |
| 24   | VOUT_MAX               | 65   | TOFF_FALL              |  |  |  |  |
| 25   | VOUT_MARGIN_HIGH       | 78   | STATUS_BYTE            |  |  |  |  |
| 26   | VOUT_MARGIN_LOW        | 79   | STATUS_WORD            |  |  |  |  |
| 27   | VOUT_TRANSITION_RATE   | 7A   | STATUS_VOUT            |  |  |  |  |
| 29   | VOUT_SCALE_LOOP        | 7B   | STATUS_IOUT            |  |  |  |  |
| 35   | VIN_ON                 | 7C   | STATUS_INPUT           |  |  |  |  |
| 36   | VIN_OFF                | 7D   | STATUS_TEMPERATURE     |  |  |  |  |
| 39   | IOUT_CAL_OFFSET        | 7E   | STATUS_CML             |  |  |  |  |
| 40   | VOUT_OV_FAULT_LIMIT    | 88   | READ_VIN               |  |  |  |  |
| 41   | VOUT_OV_FAULT_RESPONSE | 8B   | READ_VOUT              |  |  |  |  |
| 42   | VOUT_OV_WARN_LIMIT     | 8D   | READ_TEMPERATURE       |  |  |  |  |
| 43   | VOUT_UV_WARN_LIMIT     | 98   | PMBUS_REVISION         |  |  |  |  |
| 44   | VOUT_UV_FAULT_LIMIT    | 99   | MFR_ID                 |  |  |  |  |
| 45   | VOUT_UV_FAULT_RESPONSE | 9A   | MFR_MODEL              |  |  |  |  |
| 46   | IOUT_OC_FAULT_LIMIT    | 9B   | MFR_REVISION           |  |  |  |  |
| 47   | IOUT_OC_FAULT_RESPONSE | AD   | IC_DEVICE_ID           |  |  |  |  |
| 4F   | OT_FAULT_LIMIT         | AE   | IC_DEVICE_REV          |  |  |  |  |

Page 37

Rev 2.5 July 27, 2022



## Package description

The FS1412 is designed for use with standard surfacemount technology (SMT) population techniques. It has a positive (raised) footprint, with the pads being higher than the surrounding substrate. The finish on the pads is ENEPIG (Electroless Nickel Electroless Palladium Immersion Gold).

> 5.800 86

All dimensions subject to +/- 0.100mm tolerance



Figure 30 Dimensioned drawings

**Page 38** 

Rev 2.5 July 27, 2022

Patent Protected: US 9,729,059 B1; US 10,193,442 B2; US 11,063,516 B1 Copyright © 2021-22 TDK Corporation. All rights reserved. All registered trademarks and trademarks are the property of their respective owners. Data and specifications subject to change without notice.

As a result of these properties, the FS1412 works extremely well in lead-free environments. The surface wets easily and the positive footprint accommodates processing variations.

Note: Refer to the Design Guidelines for more information about TDK's µPOL<sup>™</sup> package series.



#### **REMINDERS FOR USING THESE PRODUCTS**

Before using these products, be sure to request the delivery specifications.

#### SAFETY REMINDERS

Please pay sufficient attention to the warnings for safe designing when using these products.



Page 39

#### Rev 2.5 July 27, 2022

Patent Protected: US 9,729,059 B1; US 10,193,442 B2; US 11,063,516 B1 Copyright © 2021–22 TDK Corporation. All rights reserved. All registered trademarks and trademarks are the property of their respective owners.

Data and specifications subject to change without notice.