

# Si51218 Data Sheet

## Three Output Factory Programmable Clock Generator

The factory programmable Si51218 is a low power, small footprint and frequency flexible programmable clock generator targeting low power, low cost and high volume consumer and embedded applications. The device operates from a single crystal or an external clock source and generates up to 3 outputs from 32.768 kHz to 170 MHz. The device is factory programmed to provide customized output frequencies and control input such as power down and output enable.

#### Applications

- Crystal/XO replacement
- · Digital media players

- Portable devices
- DTV/IPTV

#### KEY FEATURES

- Generates up to 3 LVCMOS clock outputs from 32.768 kHz to 170 MHz
- Accepts crystal or reference clock input
  - 3 to 165 MHz reference clock input
  - 8 to 48 MHz crystal input
- Programmable OE input function



## **Table of Contents**

| 1. | Feature List                           | 3 |
|----|----------------------------------------|---|
| 2. | Design Considerations.                 | 4 |
|    | 2.1 Typical Application Schematic      | 4 |
|    | 2.2 Comments and Recommendations       | 4 |
| 3. | Electrical Specifications              | 5 |
| 4. | Functional Description.                | 8 |
|    | 4.1 Input Frequency Range              | 8 |
|    | 4.2 Output Frequency Range and Outputs | 8 |
|    | 4.3 Output Enable (OE)                 | 8 |
| 5. | Pin Description                        | 9 |
| 6. | Ordering Guide                         | D |
| 7. | Package Outline                        | 1 |
| 8. | PCB Land Pattern                       | 3 |
| 9. | Revision History                       | 4 |

Si51218 Data Sheet • Feature List

## 1. Feature List

The Si51218 highlighted features are listed below.

- Generates up to 3 LVCMOS clock outputs from 32.768 kHz to 170 MHz
- · Accepts crystal or reference clock input
  - 3 to 165 MHz reference clock input
  - 8 to 48 MHz crystal input
- Programmable OE input function
- · Low power dissipation

- · Separate voltage supply pins
  - V<sub>DD</sub> = 2.5 to 3.3 V
  - $V_{DDO}$  = 1.8 to 3.3 V ( $V_{DDO} \le V_{DD}$ )
- · Low cycle-cycle jitter
- Ultra small 8-pin TDFN package (1.4 mm x 1.6 mm)

Si51218 Data Sheet • Design Considerations

## 2. Design Considerations

#### 2.1 Typical Application Schematic



Dotted lines show optional termination resistors

#### 2.2 Comments and Recommendations

**Decoupling Capacitor**: A decoupling capacitor of 0.1  $\mu$ F must be used between VDD and VSS on pins 1 and 8. Place the capacitor on the component side of the PCB as close to the VDD pin as possible. The PCB trace to the VDD pin and to the GND via should be kept as short as possible. Do not use vias between the decoupling capacitor and the VDD pin. In addition, a 10  $\mu$ F capacitor should be placed between VDD and VSS.

**Crystal and Crystal Load**: Only use a parallel resonant fundamental AT cut crystal. Do not use higher overtone crystals. To meet the crystal initial accuracy specification (in ppm) make sure that the external crystal load capacitor is matched to the crystal load specification. To determine the value of CL1 and CL2, use the following formula:

CL1 = CL2 = 2CL - (Cpin + Cp);

where CL is the load capacitance stated by the crystal manufacturer,

Cpin is the Si51218 pin capacitance (3 pF), and

Cp is the parasitic capacitance of the PCB traces.

**Example**: If a crystal with CL = 12 pF specification is used and Cp = 1 pF (parasitic PCB capacitance on PCB), 19 pF external capacitors from pins XIN (pin 3) and XOUT (Pin 2) to VSS are required. Users must verify Cp value.

#### Table 2.1. Crystal Specifications

| Equivalent Series Resistance (ESR) | Crystal Output Capacitance (CO) | Load Capacitance (CL) |
|------------------------------------|---------------------------------|-----------------------|
| <u>≤</u> 50 Ω                      | ≤ 3 pF                          | <u>≤</u> 13 pF        |

## 3. Electrical Specifications

#### Table 3.1. DC Electrical Specifications

(V<sub>DD</sub> = 2.5 V ±10%, or V<sub>DD</sub> = 3.3V ±-10%, V<sub>DDO</sub> = V<sub>DD</sub>, C<sub>L</sub> = 10 pF, T<sub>A</sub> = -40 to 85 °C)

| $\begin{tabular}{ c c c c c } \hline V_{DD} = 3.3 \ V \pm 10\% \\ \hline V_{DD} = 2.5 \ V \pm 10\% \\ \hline V_{DDO} \le V_{DD} \\ \hline I_{OH} = -4 \ mA \\ \hline V_{DDX} = V_{DD} \ or \ V_{DDO} \\ \hline I_{OL} = 4 \ mA \\ \hline CMOS \ Level \\ \hline \end{tabular}$ | 2.97<br>2.25<br>1.71<br>V <sub>DDX</sub> -<br>0.5<br><br>0.7 V <sub>DD</sub>                                                        | 3.3<br>2.5<br>—<br>—                                                                                                                  | 3.63<br>2.75<br>3.6<br>—<br>0.3                        | V<br>V<br>V<br>V                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|
| $V_{DDO} \leq V_{DD}$ $I_{OH} = -4 \text{ mA}$ $V_{DDX} = V_{DD} \text{ or } V_{DDO}$ $I_{OL} = 4 \text{ mA}$ CMOS Level                                                                                                                                                       | 1.71<br>V <sub>DDX</sub> -<br>0.5                                                                                                   | 2.5<br>—<br>—<br>—                                                                                                                    | 3.6                                                    | V                                                      |
| $I_{OH} = -4 \text{ mA}$ $V_{DDX} = V_{DD} \text{ or } V_{DDO}$ $I_{OL} = 4 \text{ mA}$ CMOS Level                                                                                                                                                                             | V <sub>DDX</sub> –<br>0.5                                                                                                           | -                                                                                                                                     | -                                                      | -                                                      |
| V <sub>DDX</sub> = V <sub>DD</sub> or V <sub>DDO</sub><br>I <sub>OL</sub> = 4 mA<br>CMOS Level                                                                                                                                                                                 | 0.5                                                                                                                                 | _                                                                                                                                     | 0.3                                                    | V                                                      |
| I <sub>OL</sub> = 4 mA<br>CMOS Level                                                                                                                                                                                                                                           | _                                                                                                                                   |                                                                                                                                       | 0.3                                                    |                                                        |
| CMOS Level                                                                                                                                                                                                                                                                     |                                                                                                                                     | _                                                                                                                                     | 0.3                                                    | L                                                      |
|                                                                                                                                                                                                                                                                                | 0 7 Vpp                                                                                                                             |                                                                                                                                       |                                                        | V                                                      |
|                                                                                                                                                                                                                                                                                |                                                                                                                                     | _                                                                                                                                     | _                                                      | V                                                      |
| CMOS Level                                                                                                                                                                                                                                                                     | —                                                                                                                                   |                                                                                                                                       | 0.3 V <sub>DD</sub>                                    | V                                                      |
| F <sub>IN</sub> = 20 MHz, CLKOUT1 =<br>32.768 kHz, REFOUT2 = 20 MHz,<br>CLKOUT3 = 26 MHz, C <sub>L</sub> = 5 pF,<br>V <sub>DD</sub> = V <sub>DDO</sub> = 3.3 V                                                                                                                 | -                                                                                                                                   | 7.6                                                                                                                                   | 9                                                      | mA                                                     |
|                                                                                                                                                                                                                                                                                | _                                                                                                                                   | 30                                                                                                                                    | _                                                      | Ω                                                      |
| PD Pin 6                                                                                                                                                                                                                                                                       | _                                                                                                                                   | 150k                                                                                                                                  | _                                                      | Ω                                                      |
| Input pin capacitance                                                                                                                                                                                                                                                          | _                                                                                                                                   | 3                                                                                                                                     | 5                                                      | pF                                                     |
|                                                                                                                                                                                                                                                                                | _                                                                                                                                   |                                                                                                                                       | 10                                                     | pF                                                     |
|                                                                                                                                                                                                                                                                                | 1                                                                                                                                   |                                                                                                                                       |                                                        |                                                        |
|                                                                                                                                                                                                                                                                                | 32.768 kHz, REFOUT2 = 20 MHz,<br>CLKOUT3 = 26 MHz, C <sub>L</sub> = 5 pF,<br>V <sub>DD</sub> = V <sub>DDO</sub> = 3.3 V<br>PD Pin 6 | 32.768 kHz, REFOUT2 = 20 MHz,<br>CLKOUT3 = 26 MHz, C <sub>L</sub> = 5 pF,<br>V <sub>DD</sub> = V <sub>DDO</sub> = 3.3 V<br>PD Pin 6 — | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |

#### Table 3.2. AC Electrical Specifications

 $(V_{DD} = 2.5 \text{ V} \pm 10\%, \text{ or } V_{DD} = 3.3 \text{ V} \pm 10\%, V_{DDO} = V_{DD}, C_L = 10 \text{ pF}, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter              | Symbol            | Condition                                                     | Min      | Тур | Мах | Unit |
|------------------------|-------------------|---------------------------------------------------------------|----------|-----|-----|------|
| Input Frequency Range  | F <sub>IN1</sub>  | Crystal input                                                 | 8        | —   | 48  | MHz  |
| Input Frequency Range  | F <sub>IN2</sub>  | Reference clock Input                                         | 3        | —   | 165 | MHz  |
| Output Frequency Range | F <sub>OUT</sub>  | CLKOUT1: 32.768 kHz to 170 MHz<br>CLKOUT2/3: 3 MHz to 170 MHz | 0.032768 | _   | 170 | MHz  |
| Frequency Accuracy     | F <sub>ACC</sub>  | Configuration dependent                                       | —        | 0   | —   | ppm  |
| Output Duty Cycle      | DC <sub>OUT</sub> | Measured at V <sub>DDO</sub> /2                               | 45       | 50  | 55  | %    |
|                        |                   | F <sub>OUT</sub> ≤ 75 MHz                                     |          |     |     |      |
|                        |                   | Measured at V <sub>DDO</sub> /2                               | 40       | 50  | 60  | %    |
|                        |                   | F <sub>OUT</sub> > 75 MHz                                     |          |     |     |      |

5

#### Si51218 Data Sheet • Electrical Specifications

| Parameter             | Symbol                         | Condition                                                                                                    | Min | Тур               | Max              | Unit   |
|-----------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-------------------|------------------|--------|
| Input Duty Cycle      | DC <sub>IN</sub>               | CLKIN, CLKOUT through PLL                                                                                    | 30  | 50                | 70               | %      |
| Output Rise/Fall Time | t <sub>r</sub> /t <sub>f</sub> | C <sub>L</sub> = 10 pF, 20 to 80%                                                                            |     | 1                 | 2                | ns     |
| Period Jitter         | PJ <sub>1</sub>                | CLKOUT1/2/3, at the same fre-<br>quency                                                                      | _   | 12                | 20               | ps rms |
|                       | PJ <sub>2</sub>                | CLKOUT1/2/3, at different output<br>frequencies <sup>1</sup>                                                 | _   | 30                | 95 <sup>2</sup>  | ps rms |
|                       | PJ <sub>3</sub>                | CLKOUT1/3 at 32.768 kHz, V <sub>DD</sub> =<br>V <sub>DDO</sub> = 3.3 V                                       |     | 1500 <sup>2</sup> |                  | ps     |
| Cycle-to-Cycle Jitter | CCJ <sub>1</sub>               | CLKOUT1/2/3, at the same fre-<br>quency                                                                      | _   | 85                | 150              | ps     |
|                       | CCJ <sub>2</sub>               | CLKOUT1/2/3, at different output frequencies <sup>1</sup>                                                    | _   | 145               | 290 <sup>2</sup> | ps     |
| Power-up Time         | t <sub>PU</sub>                | Time from 0.9 V <sub>DD</sub> to valid frequencies at all clock outputs                                      | _   | 1.2               | 5                | ms     |
| Output Enable Time    | t <sub>OE</sub>                | Time from OE rising edge to ac-<br>tive at outputs SSCLK1/2 (asyn-<br>chronous), F <sub>OUT</sub> = 133 MHz  | —   | 15                | _                | ns     |
| Output Disable Time   | t <sub>OD</sub>                | Time from OE falling edge to ac-<br>tive at outputs SSCLK1/2 (asyn-<br>chronous), F <sub>OUT</sub> = 133 MHz | _   | 15                |                  | ns     |

- 48 MHz, 100 MHz, 66 2/3 MHz
- 96 MHz, 133 1/3 MHz, 133 1/3 MHz

2. Jitter performance depends on configuration and programming parameters.

### Table 3.3. Absolute Maximum Conditions

| Parameter                               | Symbol               | Condition                    | Min   | Тур | Max                  | Unit |
|-----------------------------------------|----------------------|------------------------------|-------|-----|----------------------|------|
| Main Supply Voltage                     | V <sub>DD_3.3V</sub> |                              | -0.5  | _   | 4.2                  | V    |
| Input Voltage                           | V <sub>IN</sub>      | Relative to V <sub>SS</sub>  | -0.5  | _   | V <sub>DD</sub> +0.5 | V    |
| Temperature, Storage                    | Τ <sub>S</sub>       | Non-functional               | -65   | _   | 150                  | °C   |
| Temperature, Operating Ambient          | T <sub>A</sub>       | Functional, I-Grade          | -40   | _   | 85                   | °C   |
| Temperature, Junction                   | TJ                   | Functional, power is applied | —     | _   | 125                  | °C   |
| Temperature, Soldering                  | T <sub>Sol</sub>     | Non-functional               | —     | _   | 260                  | °C   |
| ESD Protection (Human Body Mod-<br>el)  | ESD <sub>HBM</sub>   | JEDEC (JESD 22-A114)         | -4000 | _   | 4000                 | V    |
| ESD Protection (Charge Device<br>Model) | ESD <sub>CDM</sub>   | JEDEC (JESD 22-C101)         | -1500 | _   | 1500                 | V    |
| ESD Protection (Machine Model)          | ESD <sub>MM</sub>    | JEDEC (JESD 22-A115)         | -200  |     | 200                  | V    |

6

#### Si51218 Data Sheet • Electrical Specifications

| Parameter | Symbol | Condition | Min | Тур | Мах | Unit |
|-----------|--------|-----------|-----|-----|-----|------|
| Note:     |        |           |     |     |     |      |

## 1. While using multiple power supplies, the voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is not required.

### Table 3.4. Thermal Characteristics

| Parameter                              | Symbol          | Condition | Value                | Unit |
|----------------------------------------|-----------------|-----------|----------------------|------|
| Thermal Resistance Junction to Ambient | θ <sub>JA</sub> | Still air | 170.8                | °C/W |
| Thermal Resistance Junction to Case    | θ <sub>JC</sub> | Still air | V <sub>DD</sub> +0.5 | °C/W |

Si51218 Data Sheet • Functional Description

### 4. Functional Description

#### 4.1 Input Frequency Range

The input frequency range is from 8.0 to 48.0 MHz for crystals and ceramic resonators. If an external clock is used, the input frequency range is from 3.0 to 165.0 MHz.

#### 4.2 Output Frequency Range and Outputs

Up to three outputs can be programmed as CLKOUT or REFOUT. The CLKOUT1 synthesized frequencies can have values from 32.768 kHz to 170 MHz. REFOUT is the buffered output of the oscillator and is the same frequency as the input frequency. By using only low cost, fundamental mode crystals, the Si51218 can synthesize output frequencies up to 170 MHz (CLKOUT2/3), eliminating the need for higher order crystals (Xtals) and crystal oscillators (XOs). The 32.768 kHz output can replace the 32.768 kHz crystal, which is widely used in many embedded and mobile systems. This reduces the cost while improving the system clock accuracy, performance, and reliability.

#### 4.3 Output Enable (OE)

The Si51218 pin 4 and pin 6 can be programmed as OE input. OE only disables the output buffers to Hi-Z. The OE function is asynchronous. Any requirement for synchronous operations (like glitchless output clock switching) needs to be handled externally.

Si51218 Data Sheet • Pin Description

## 5. Pin Description



Figure 5.1. 8-Pin TDFN

#### Table 5.1. Si51218 8-Pin Descriptions

| Pin # | Name               | Туре | Description                                                                                                                                                                                                                                                                                                              |
|-------|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | VDD                | PWR  | 2.5 to 3.3 V power supply.                                                                                                                                                                                                                                                                                               |
| 2     | XOUT               | 0    | Crystal output. Leave this pin unconnected (floating) if an external clock input is used.                                                                                                                                                                                                                                |
| 3     | XIN/CLKIN          | I    | External crystal and clock input.                                                                                                                                                                                                                                                                                        |
| 4     | CLKOUT1/REFOUT1/OE | I/O  | Programmable CLKOUT1 or REFOUT1 output or OE control in-<br>put. The frequency at this pin is synthesized by the internal PLL<br>if programmed as CLKOUT1. If programmed as REFOUT1, the<br>output clock is a buffered output of the crystal or reference clock<br>input.                                                |
| 5     | VSS                | GND  | Ground.                                                                                                                                                                                                                                                                                                                  |
| 6     | CLKOUT2/REFOUT2/OE | I/O  | Programmable CLKOUT2 or REFOUT2 output or OE control in-<br>put. The frequency at this pin is synthesized by the internal PLL<br>if programmed as CLKOUT2. This output clock can also be the<br>buffered output (REFOUT2) of the crystal or reference clock input.<br>It is powered by the V <sub>DDO</sub> pin (pin 8). |
| 7     | CLKOUT3            | 0    | Programmable CLKOUT3 output. The frequency at this pin is synthesized by the internal PLL. It is powered by the V <sub>DDO</sub> pin (pin 8).                                                                                                                                                                            |
| 8     | VDDO               | PWR  | 1.8 to 3.3 V output power supply to CLKOUT2/3 (pin 6/7).                                                                                                                                                                                                                                                                 |

## 6. Ordering Guide

### Table 6.1. Si51218 Ordering Guide



## 7. Package Outline



Figure 7.1. 8-pin TDFN

| Table 7.1. | Si51218 | Package | Dimensions |
|------------|---------|---------|------------|
|------------|---------|---------|------------|

| Dimension | Min      | Nom      | Мах  |  |  |  |
|-----------|----------|----------|------|--|--|--|
| A         | 0.70     | 0.75     | 0.80 |  |  |  |
| A1        | 0.00     | 0.02     | 0.05 |  |  |  |
| A3        |          | 0.20 REF |      |  |  |  |
| b         | 0.15     | 0.20     | 0.25 |  |  |  |
| D         |          | 1.60 BSC |      |  |  |  |
| D2        | 1.00     | 1.05     | 1.10 |  |  |  |
| е         | 0.40 BSC |          |      |  |  |  |
| E         |          | 1.40 BSC |      |  |  |  |
| E2        | 0.20     | 0.25     | 0.30 |  |  |  |
| L         | 0.30     | 0.35     | 0.40 |  |  |  |
| ааа       |          | 0.10     |      |  |  |  |
| bbb       | 0.10     |          |      |  |  |  |
| CCC       |          | 0.10     |      |  |  |  |
| ddd       |          | 0.07     |      |  |  |  |
| eee       |          | 0.08     |      |  |  |  |

#### Si51218 Data Sheet • Package Outline

| Dimension                                                                                                  | Min                               | Nom                                | Мах         |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------|-------------|--|--|--|--|--|
| Note:                                                                                                      |                                   |                                    |             |  |  |  |  |  |
| 1. All dimensions shown are in millimeters (mm) unless otherwise noted                                     |                                   |                                    |             |  |  |  |  |  |
| 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.                                                      |                                   |                                    |             |  |  |  |  |  |
| 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. |                                   |                                    |             |  |  |  |  |  |
| 3. Recommended card reflow p                                                                               | profile is per the JEDEC/IPC J-ST | D-020 specification for Small Body | Components. |  |  |  |  |  |

Si51218 Data Sheet • PCB Land Pattern

## 8. PCB Land Pattern

The figure below illustrates the PCB land pattern details for the device. The table below lists the values for the dimensions shown in the illustration.



Figure 8.1. Si51218 8-pin TDFN PCB Land Pattern

| Dimension | mm   |
|-----------|------|
| С         | 1.40 |
| E         | 0.40 |
| X1        | 0.75 |
| Y1        | 0.20 |
| X2        | 0.25 |
| Y2        | 1.10 |

Si51218 Data Sheet • Revision History

## 9. Revision History

#### **Revision 1.1**

- · Updated key features.
- · Updated block diagram.
- Updated 2. Design Considerations.
- Updated 3. Electrical Specifications.
- Updated 6. Ordering Guide.

#### **Revision 1.0**

- · Updated max output frequency to 170 MHz.
- · Updated max clock input frequency to 165 MHz.
- Updated Operating Temperature to Industrial temperature, -40 °C to 85 °C.
- Removed programmable output rise/fall time.
- Updated Table 3.1 DC Electrical Specifications on page 5.
- Updated Table 3.2 AC Electrical Specifications on page 5.
- Updated pin descriptions in Pin Descriptions table.
- · Updated customized part numbering nomenclature in 6. Ordering Guide.
- Added land pattern drawing.
- Removed FSEL and PD functions.

## SKYWORKS

## **ClockBuilder Pro**

Customize Skyworks clock generators, jitter attenuators and network synchronizers with a single tool. With CBPro you can control evaluation boards, access documentation, request a custom part number, export for in-system programming and more!

www.skyworksinc.com/CBPro



C

Portfolio www.skyworksinc.com/ia/timing

www.skyworksinc.com/CBPro



Quality www.skyworksinc.com/quality



Support & Resources www.skyworksinc.com/support

## Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5<sup>®</sup>, SkyOne<sup>®</sup>, SkyBlue<sup>™</sup>, Skyworks Green<sup>™</sup>, Clockbuilder<sup>®</sup>, DSPLL<sup>®</sup>, ISOmodem<sup>®</sup>, ProSLIC<sup>®</sup>, and SiPHY<sup>®</sup> are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.

