# 74AVC16834A

# 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

Rev. 6 — 12 September 2018

**Product data sheet** 

# 1. General description

The 74AVC16834A is an 18-bit universal bus driver. Data flow is controlled by output enable  $(\overline{OE})$ , latch enable  $(\overline{LE})$  and clock inputs (CP).

This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{CC}$  through a pullup resistor (Live Insertion).

A Dynamic Controlled Output (DCO) circuitry is implemented to support termination line drive during transient. See <a href="Fig. 5">Fig. 5</a> for typical curves.

### 2. Features and benefits

- Wide supply voltage range from 1.2 V to 3.6 V
- · Complies with JEDEC standards:
  - JESD8-7 (1.2 V to 1.95 V)
  - JESD8-5 (1.8 V to 2.7 V)
  - JESD8-1A (2.7 V to 3.6 V)
- CMOS low power consumption
- Input/output tolerant up to 3.6 V
- Dynamic Controlled Output (DCO) circuit dynamically changes output impedance, resulting in noise reduction without speed degradation
- · Low inductance multiple V<sub>CC</sub> and GND pins to minimize noise and ground bounce
- Power off disables 74AVC16834A outputs, permitting Live Insertion
- Integrated input diodes to minimize input overshoot and undershoot

# 3. Ordering information

#### **Table 1. Ordering information**

| Type number    | Package           |         |                                                                        |          |  |  |  |  |  |
|----------------|-------------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|
|                | Temperature range | Name    | Description                                                            | Version  |  |  |  |  |  |
| 74AVC16834ADGG | -40 °C to + 85 °C | TSSOP56 | plastic thin shrink small outline package; 56 leads; body width 6.1 mm | SOT364-1 |  |  |  |  |  |



18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

# 4. Functional diagram



18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

# 5. Pinning information

### 5.1. Pinning



#### 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

## 5.2. Pin description

Table 2. Pin description

| Symbol                                                                                | Pin                                                                          | Description                      |
|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------|
| ŌE                                                                                    | 27                                                                           | output enable input (active LOW) |
| Y1, Y2, Y3, Y4, Y5, Y6,<br>Y7, Y8, Y9, Y10, Y11, Y12,<br>Y13, Y14, Y15, Y16, Y17, Y18 | 3, 5, 6, 8, 9, 10, 12,<br>13, 14, 15, 16, 17,<br>19, 20, 21, 23, 24, 26      | data output                      |
| GND                                                                                   | 4, 11, 18, 25, 32, 39, 46, 53, 56                                            | ground supply (0 V)              |
| V <sub>CC</sub>                                                                       | 7, 22, 35, 50                                                                | supply voltage                   |
| n.c.                                                                                  | 1, 2, 55                                                                     | not connected                    |
| LE                                                                                    | 28                                                                           | latch enable input (active LOW)  |
| A1, A2, A3, A4, A5, A6,<br>A7, A8, A9, A10, A11, A12,<br>A13, A14, A15, A16, A17, A18 | 54, 52, 51, 49, 48, 47,<br>45, 44, 43, 42, 41, 40,<br>38, 37, 36, 34, 33, 31 | data input                       |
| СР                                                                                    | 30                                                                           | clock input                      |

# 6. Functional description

#### **Table 3. Function selection**

 $H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level; \ X = Don't \ care; \ Z = high-impedance \ OFF-state; \ \uparrow = LOW \ to \ HIGH \ level \ transition.$ 

| Inputs | nputs |          |    |                    |  |  |  |
|--------|-------|----------|----|--------------------|--|--|--|
| OE     | LE    | СР       | An | Yn                 |  |  |  |
| Н      | X     | Х        | Х  | Z                  |  |  |  |
| L      | L     | X        | L  | L                  |  |  |  |
| L      | L     | Х        | Н  | Н                  |  |  |  |
| L      | Н     | <b>↑</b> | L  | L                  |  |  |  |
| L      | Н     | <b>↑</b> | Н  | Н                  |  |  |  |
| L      | Н     | Н        | X  | Y <sub>0</sub> [1] |  |  |  |
| L      | Н     | L        | X  | Y <sub>0</sub> [2] |  |  |  |

<sup>[1]</sup> Output level before the indicated steady-state input conditions were established, provided that CP is high before  $\overline{\text{LE}}$  goes low.

# 7. Limiting values

#### **Table 4. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter               | Conditions                     | Min  | Max                   | Unit |
|-----------------|-------------------------|--------------------------------|------|-----------------------|------|
| V <sub>CC</sub> | supply voltage          |                                | -0.5 | +4.6                  | V    |
| I <sub>IK</sub> | input clamping current  | V <sub>I</sub> < 0 V           | -50  | -                     | mA   |
| VI              | input voltage           | [1                             | -0.5 | +4.6                  | V    |
| I <sub>OK</sub> | output clamping current | $V_O > V_{CC}$ or $V_O < 0$ V  | -    | ±50                   | mA   |
| Vo              | output voltage          | output HIGH or LOW [1          | -0.5 | V <sub>CC</sub> + 0.5 | V    |
|                 |                         | output 3-state [1              | -0.5 | +4.6                  | V    |
| Io              | output current          | $V_O = 0 V \text{ to } V_{CC}$ | -    | ±50                   | mA   |
| I <sub>CC</sub> | supply current          |                                | -    | 100                   | mA   |

<sup>[2]</sup> Output level before the indicated steady-state input conditions were established.

## 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

| Symbol           | Parameter               | Conditions                                                      | Min  | Max  | Unit |
|------------------|-------------------------|-----------------------------------------------------------------|------|------|------|
| $I_{GND}$        | ground current          |                                                                 | -100 | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                 | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C to } +85  ^{\circ}\text{C}$ [2] | -    | 600  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 8. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol           | Parameter                           | Conditions                        | Min  | Тур | Max             | Unit |
|------------------|-------------------------------------|-----------------------------------|------|-----|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      | for low-voltage applications      | 1.2  | -   | 3.6             | V    |
|                  |                                     | according to JEDEC Low Voltage    | 1.65 | -   | 1.95            | V    |
|                  |                                     | Standards                         | 2.3  | -   | 2.7             | V    |
|                  |                                     |                                   | 3.0  | -   | 3.6             | V    |
| VI               | input voltage                       |                                   | 0    | -   | 3.6             | V    |
| V <sub>O</sub>   | output voltage                      | output HIGH or LOW                | 0    | -   | V <sub>CC</sub> | V    |
|                  |                                     | output 3-state                    | 0    | -   | 3.6             | V    |
| T <sub>amb</sub> | ambient temperature                 | in free air                       | -40  | -   | +85             | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 1.65 V to 2.3 V | 0    | -   | 30              | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.3 V to 3.0 V  | 0    | -   | 20              | ns/V |
|                  |                                     | V <sub>CC</sub> = 3.0 V to 3.6 V  | 0    | -   | 10              | ns/V |

## 9. Static characteristics

#### **Table 6. Static characteristics**

At recommended operating conditions;  $T_{amb} = -40$  °C to +85 °C; Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter               | Conditions                                         | Min                    | Typ[1]                 | Max                    | Unit |
|-----------------|-------------------------|----------------------------------------------------|------------------------|------------------------|------------------------|------|
| V <sub>IH</sub> | HIGH-level input        | V <sub>CC</sub> = 1.2 V                            | V <sub>CC</sub>        | -                      | -                      | V    |
|                 | voltage                 | V <sub>CC</sub> = 1.65 V to 1.95 V                 | 0.65 × V <sub>CC</sub> | 0.9                    | -                      | V    |
|                 |                         | V <sub>CC</sub> = 2.3 V to 2.7 V                   | 1.7                    | 1.2                    | -                      | V    |
|                 |                         | V <sub>CC</sub> = 3.0 V to 3.6 V                   | 2.0                    | 1.5                    | -                      | V    |
| V <sub>IL</sub> | LOW-level input voltage | V <sub>CC</sub> = 1.2 V                            | -                      | -                      | GND                    | V    |
| \               |                         | V <sub>CC</sub> = 1.65 V to 1.95 V                 |                        | 0.9                    | 0.35 × V <sub>CC</sub> | V    |
|                 |                         | V <sub>CC</sub> = 2.3 V to 2.7 V                   | -                      | 1.2                    | 0.7                    | V    |
|                 |                         | V <sub>CC</sub> = 3.0 V to 3.6 V                   | -                      | 1.5                    | 0.8                    | V    |
| V <sub>OH</sub> | HIGH-level output       | $V_I = V_{IH}$ or $V_{IL}$                         |                        |                        |                        |      |
|                 | voltage                 | $I_{O}$ = -100 $\mu$ A; $V_{CC}$ = 1.65 V to 3.6 V | V <sub>CC</sub> - 0.20 | V <sub>CC</sub>        | -                      | V    |
|                 |                         | I <sub>O</sub> = -4 mA; V <sub>CC</sub> = 1.65 V   | V <sub>CC</sub> - 0.45 | V <sub>CC</sub> - 0.10 | -                      | V    |
|                 |                         | $I_{O}$ = -8 mA; $V_{CC}$ = 2.3 V                  |                        | V <sub>CC</sub> - 0.28 | -                      | V    |
|                 |                         | $I_{O}$ = -12 mA; $V_{CC}$ = 3.0 V                 | V <sub>CC</sub> - 0.70 | V <sub>CC</sub> - 0.32 | -                      | V    |

<sup>[2]</sup> Above 55 °C the value of Ptot derates linearly with 8 mW/K.

#### 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

| Symbol                             | Parameter                 | Conditions                                                  | Min | Typ[1] | Max  | Unit |
|------------------------------------|---------------------------|-------------------------------------------------------------|-----|--------|------|------|
| V <sub>OL</sub>                    | LOW-level output          | $V_I = V_{IH}$ or $V_{IL}$                                  |     |        |      |      |
|                                    | voltage                   | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 1.65 V to 3.6 V  | -   | GND    | 0.20 | V    |
|                                    |                           | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 1.65 V             | -   | 0.10   | 0.45 | V    |
|                                    |                           | I <sub>O</sub> = 8 mA; V <sub>CC</sub> = 2.3 V              | -   | 0.26   | 0.55 | V    |
|                                    |                           | I <sub>O</sub> = 12 mA; V <sub>CC</sub> = 3.0 V             | -   | 0.36   | 0.70 | V    |
| I <sub>I</sub>                     | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 1.65 \text{ V}$ to 3.6 V   | -   | 0.1    | 2.5  | μΑ   |
| I <sub>OFF</sub>                   | power-off leakage current | $V_{I}$ or $V_{O} = 3.6 \text{ V}$ ; $V_{CC} = 0 \text{ V}$ | -   | 0.1    | ±10  | μΑ   |
| I <sub>IHZ</sub> /I <sub>ILZ</sub> | power-off leakage current | $V_{CC}$ = 1.65 V to 3.6 V; $V_{I}$ = $V_{CC}$ or GND       | -   | 0.1    | 12.5 | μΑ   |
| I <sub>OZ</sub>                    | OFF-state output          | $V_I = V_{IH}$ or $V_{IL}$ ; $V_O = V_{CC}$ or GND          |     |        |      |      |
|                                    | current                   | V <sub>CC</sub> = 1.65 V to 2.7 V                           | -   | 0.1    | 5    | μΑ   |
|                                    |                           | V <sub>CC</sub> = 3.0 V to 3.6 V                            | -   | 0.1    | 10   | μA   |
| I <sub>CC</sub>                    | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A                          |     |        |      |      |
|                                    |                           | V <sub>CC</sub> = 1.65 V to 2.7 V                           | -   | 0.1    | 20   | μA   |
|                                    |                           | V <sub>CC</sub> = 3.0 V to 3.6 V                            | -   | 0.2    | 40   | μΑ   |
| Cı                                 | input capacitance         |                                                             | -   | 5.0    | -    | pF   |

<sup>[1]</sup> All typical values are measured at  $T_{amb}$  = 25 °C.

## 9.1. Dynamic Controlled Output graphs

A Dynamic Controlled Output (DCO) circuit is designed in. During the transition, it initially lowers the output impedance to effectively drive the load and, subsequently, raises the impedance to reduce noise. Fig. 5 shows  $V_{OL}$  vs.  $I_{OL}$  and  $V_{OH}$  vs.  $I_{OH}$  curves to illustrate the output impedance and drive capability of the circuit. At the beginning of the signal transition, the DCO circuit provides a maximum dynamic drive that is equivalent to a high drive standard output device.



# 10. Dynamic characteristics

### 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

**Table 7. Dynamic characteristics** 

Voltages are referenced to GND (ground = 0 V). For test circuit see Fig. 12.

| Symbol           | Parameter                           | Conditions                  | V <sub>CC</sub> = 1.2 V | 1.4 | V <sub>CC</sub> =<br>4 V to 1.6 | ; V | 1.6 | V <sub>CC</sub> =<br>5 V to 1.9 | )5 V | 2.  | V <sub>CC</sub> = 3 V to 2.7 | v   | 3.  | V <sub>CC</sub> =<br>0 V to 3.6 | 6 <b>V</b> | Unit |
|------------------|-------------------------------------|-----------------------------|-------------------------|-----|---------------------------------|-----|-----|---------------------------------|------|-----|------------------------------|-----|-----|---------------------------------|------------|------|
|                  |                                     |                             | Тур                     | Min | Typ [1]                         | Max | Min | Typ [1]                         | Max  | Min | Typ [1]                      | Max | Min | Typ [1]                         | Max        | Ī    |
| t <sub>PHL</sub> | HIGH to LOW                         | An to Yn; see Fig. 6        | 5.9                     | 2.0 | 3.6                             | 5.8 | 1.5 | 2.8                             | 4.9  | 1.0 | 2.0                          | 3.2 | 0.9 | 1.7                             | 2.6        | ns   |
|                  | propagation delay                   | LE to Yn; see Fig. 7        | 6.5                     | 2.3 | 4.0                             | 6.5 | 1.8 | 3.4                             | 5.3  | 1.5 | 2.4                          | 3.7 | 1.2 | 2.0                             | 3.0        | ns   |
|                  |                                     | CP to Yn; see Fig. 9        | 4.9                     | 2.0 | 3.7                             | 5.1 | 1.6 | 2.8                             | 4.4  | 1.1 | 2.0                          | 3.0 | 0.8 | 1.7                             | 2.5        | ns   |
| t <sub>PLH</sub> | LOW to HIGH                         | An to Yn; see Fig. 6        | 5.2                     | 2.0 | 3.6                             | 5.8 | 1.0 | 2.6                             | 4.5  | 0.8 | 2.0                          | 3.0 | 0.7 | 1.7                             | 2.5        | ns   |
|                  | propagation delay                   | LE to Yn; see Fig. 7        | 5.8                     | 2.3 | 4.0                             | 6.5 | 1.0 | 2.9                             | 5.3  | 0.8 | 2.3                          | 3.5 | 0.7 | 1.9                             | 2.9        | ns   |
|                  |                                     | CP to Yn; see Fig. 9        | 5.2                     | 2.0 | 3.7                             | 5.1 | 1.0 | 2.6                             | 4.5  | 0.8 | 2.0                          | 3.0 | 0.7 | 1.7                             | 2.5        | ns   |
| t <sub>PZH</sub> | OFF-state to HIGH propagation delay | OE to Yn; see Fig. 11       | 8.0                     | 2.8 | 5.0                             | 8.2 | 2.2 | 4.0                             | 6.7  | 1.6 | 2.8                          | 4.8 | 1.3 | 2.5                             | 4.3        | ns   |
| t <sub>PZL</sub> | OFF-state to LOW propagation delay  | OE to Yn; see Fig. 11       | 5.5                     | 2.8 | 5.0                             | 8.2 | 1.5 | 3.0                             | 6.5  | 1.0 | 2.5                          | 4.5 | 1.0 | 2.3                             | 4.0        | ns   |
| t <sub>PHZ</sub> | HIGH to OFF-state propagation delay | OE to Yn; see Fig. 11       | 6.5                     | 2.1 | 4.5                             | 6.9 | 2.4 | 4.6                             | 7.2  | 1.5 | 3.4                          | 5.6 | 1.5 | 3.0                             | 4.7        | ns   |
| t <sub>PLZ</sub> | LOW to OFF-state propagation delay  | OE to Yn; see Fig. 11       | 5.5                     | 2.1 | 4.5                             | 6.9 | 1.5 | 3.5                             | 6.5  | 1.0 | 2.2                          | 4.0 | 1.0 | 2.3                             | 3.5        | ns   |
| t <sub>W</sub>   | pulse width                         | CP HIGH or LOW; see Fig. 9. | -                       | -   | -                               | -   | 2.0 | -                               | -    | 1.2 | -                            | -   | 1.0 | -                               | -          | ns   |
|                  |                                     | LE HIGH; see Fig. 7.        | -                       | -   | -                               | -   | 2.0 | -                               | -    | 1.2 | -                            | -   | 1.0 | -                               | -          | ns   |
| t <sub>su</sub>  | set-up time                         | An to CP; see Fig. 10       | 0.0                     | 0.2 | 0.0                             | -   | 0.0 | -0.2                            | -    | 0.1 | -0.2                         | -   | 0.3 | -0.5                            | -          | ns   |
|                  |                                     | An to LE; see Fig. 8        | 1.5                     | 1.5 | 0.8                             | -   | 1.0 | 0.5                             | -    | 0.6 | 0.1                          | -   | 0.5 | 0.1                             | -          | ns   |
| t <sub>h</sub>   | hold time                           | An to CP; see Fig. 10       | 0.1                     | 0.6 | 0.3                             | -   | 0.7 | 0.3                             | -    | 0.7 | 0.3                          | -   | 0.9 | 0.6                             | -          | ns   |
|                  |                                     | An to LE; see Fig. 8        | -0.7                    | 0.1 | 0.0                             | -   | 0.1 | 0.0                             | -    | 0.2 | 0.1                          | -   | 0.6 | 0.4                             | -          | ns   |
| f <sub>max</sub> | maximum frequency                   | CP; see Fig. 9              | -                       | -   | -                               | -   | 250 | -                               | -    | 400 | -                            | -   | 500 | -                               | -          | MHz  |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{CC}$  = 1.5 V, 1.8 V, 2.5 V and 3.3 V respectively.

**Product data sheet** 

#### 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

Table 8. Power dissipation capacitance

| Symbol          | Parameter                     | Conditions                              | Min | Тур | Max | Unit |
|-----------------|-------------------------------|-----------------------------------------|-----|-----|-----|------|
| C <sub>PD</sub> | power dissipation capacitance | per buffer; $V_I$ = GND to $V_{CC}$ [1] |     |     |     |      |
|                 |                               | outputs enabled                         | -   | 25  | -   | pF   |
|                 |                               | outputs disabled                        | -   | 6   | -   | pF   |

[1]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

f<sub>i</sub> = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in Volts

N = number of inputs switching

 $\Sigma(C_L \times V_{CC}^2 \times f_0)$  = sum of the outputs.

#### 10.1. Waveforms and test circuit



Measurement points are given in <u>Table 9</u>.

 $\mbox{V}_{\mbox{\scriptsize OL}}$  and  $\mbox{V}_{\mbox{\scriptsize OH}}$  are typical voltage output levels that occur with the output load.

Fig. 6. Input (An) to output (Yn) propagation delay



Measurement points are given in Table 9.

The shaded areas indicate when the input is permitted to change for predictable output performance.

Fig. 8. Data set-up and hold times, An input to LE input



Measurement points are given in Table 9.

 $\mbox{V}_{\mbox{\scriptsize OL}}$  and  $\mbox{V}_{\mbox{\scriptsize OH}}$  are typical voltage output levels that occur with the output load.



Measurement points are given in Table 9.

 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

Fig. 9. CP to Yn propagation delays, clock pulse width, and maximum clock frequency

#### 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state



Measurement points are given in Table 9.

The shaded areas indicate when the input is permitted to change for predictable output performance.

 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

Fig. 10. Data set-up and hold times, An input to CP input



Measurement points are given in Table 9.

 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

Fig. 11. 3-state enable and disable times

**Table 9. Measurement points** 

| Supply voltage  | Input           |                       | Output                |                          |                          |  |  |  |
|-----------------|-----------------|-----------------------|-----------------------|--------------------------|--------------------------|--|--|--|
| V <sub>CC</sub> | V <sub>I</sub>  | V <sub>M</sub>        | V <sub>M</sub>        | V <sub>X</sub>           | V <sub>Y</sub>           |  |  |  |
| ≤2.3 V          | V <sub>CC</sub> | 0.5 x V <sub>CC</sub> | 0.5 x V <sub>CC</sub> | V <sub>OL</sub> + 0.15 V | V <sub>OH</sub> - 0.15 V |  |  |  |
| 2.3 V to 2.7 V  | V <sub>CC</sub> | 0.5 x V <sub>CC</sub> | 0.5 x V <sub>CC</sub> | V <sub>OL</sub> + 0.15 V | V <sub>OH</sub> - 0.15 V |  |  |  |
| 3.0 V to 3.6 V  | V <sub>CC</sub> | 0.5 x V <sub>CC</sub> | 0.5 x V <sub>CC</sub> | V <sub>OL</sub> + 0.3 V  | V <sub>OH</sub> - 0.3 V  |  |  |  |

### 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state





Test data is given in Table 10.

Definitions for test circuit:

 $R_L$  = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

V<sub>EXT</sub> = External voltage for measuring switching times.

Fig. 12. Test circuit for measuring switching times

Table 10. Test data

| Supply voltage  | Input           |                                 | Load  |        | V <sub>EXT</sub>                    |                                     |                                     |  |
|-----------------|-----------------|---------------------------------|-------|--------|-------------------------------------|-------------------------------------|-------------------------------------|--|
| V <sub>CC</sub> | VI              | t <sub>r</sub> , t <sub>f</sub> | CL    | $R_L$  | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PLZ</sub> , t <sub>PZL</sub> | t <sub>PHZ</sub> , t <sub>PZH</sub> |  |
| ≤2.3 V          | $V_{CC}$        | ≤ 2.0 ns                        | 30 pF | 1000 Ω | open                                | 2 x V <sub>CC</sub>                 | GND                                 |  |
| 2.3 V to 2.7 V  | V <sub>CC</sub> | ≤ 2.0 ns                        | 30 pF | 500 Ω  | open                                | 2 x V <sub>CC</sub>                 | GND                                 |  |
| 3.0 V to 3.6 V  | V <sub>CC</sub> | ≤ 2.0 ns                        | 30 pF | 500 Ω  | open                                | 2 x V <sub>CC</sub>                 | GND                                 |  |

18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

# 11. Package outline

TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1 mm

SOT364-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | C          | D <sup>(1)</sup> | E <sup>(2)</sup> | е   | HE         | L | Lp         | Q            | ٧    | w    | у   | Z          | θ        |
|------|-----------|----------------|----------------|-----------------------|--------------|------------|------------------|------------------|-----|------------|---|------------|--------------|------|------|-----|------------|----------|
| mm   | 1.2       | 0.15<br>0.05   | 1.05<br>0.85   | 0.25                  | 0.28<br>0.17 | 0.2<br>0.1 | 14.1<br>13.9     | 6.2<br>6.0       | 0.5 | 8.3<br>7.9 | 1 | 0.8<br>0.4 | 0.50<br>0.35 | 0.25 | 0.08 | 0.1 | 0.5<br>0.1 | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT364-1 |     | MO-153 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig. 13. Package outline SOT364-1 (TSSOP56)

18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

# 12. Abbreviations

#### **Table 11. Abbreviations**

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal-Oxide Semiconductor |
| DCO     | Dynamic Controlled Output               |
| DUT     | Device Under Test                       |

# 13. Revision history

### Table 12. Revision history

| Document ID         | Release date                                                                                                                                                                                                                                                        | Data sheet status         | Change notice | Supersedes          |  |  |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------|---------------------|--|--|--|
| 74AVC16834A v.6     | 20180912                                                                                                                                                                                                                                                            | Product data sheet        | -             | 74AVC16834A v.5     |  |  |  |
| Modifications:      | <ul> <li>The format of this data sheet has been redesigned to comply with the identity guidelines of Nexperia.</li> <li>Legal texts have been adapted to the new company name where appropriate.</li> <li>Type number 74AVC16834ADGV (SOT481-2) removed.</li> </ul> |                           |               |                     |  |  |  |
| 74AVC16834A v.5     | 20020911 Product data sheet -                                                                                                                                                                                                                                       |                           | -             | 74AVC16834A v.4     |  |  |  |
| Modifications:      | Type number 7                                                                                                                                                                                                                                                       | 4AVC16834ADGV (SOT481     | -2) added.    |                     |  |  |  |
| 74AVC16834A v.4     | 20000725                                                                                                                                                                                                                                                            | Product specification     | -             | 74AVC16834A v.3     |  |  |  |
| 74AVC16834A v.3     | 20000502                                                                                                                                                                                                                                                            | Preliminary specification | -             | 74AVC16834 v.2      |  |  |  |
| 74AVC16834 v.2      | 19990723                                                                                                                                                                                                                                                            | Preliminary specification | -             | 74AVC_AVCH16834 v.1 |  |  |  |
| 74AVC_AVCH16834 v.1 | 19990405                                                                                                                                                                                                                                                            | Preliminary specification | -             | -                   |  |  |  |

#### 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

# 14. Legal information

#### Data sheet status

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal

injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by sustained.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

74AVC16834A

All information provided in this document is subject to legal disclaimers

© Nexperia B.V. 2018. All rights reserved

13 / 14

## 18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

# **Contents**

| 1. General description                | 1  |
|---------------------------------------|----|
| 2. Features and benefits              | 1  |
| 3. Ordering information               | 1  |
| 4. Functional diagram                 | 2  |
| 5. Pinning information                | 3  |
| 5.1. Pinning                          | 3  |
| 5.2. Pin description                  | 4  |
| 6. Functional description             | 4  |
| 7. Limiting values                    | 4  |
| 8. Recommended operating conditions   | 5  |
| 9. Static characteristics             | 5  |
| 9.1. Dynamic Controlled Output graphs | 6  |
| 10. Dynamic characteristics           | 6  |
| 10.1. Waveforms and test circuit      | 8  |
| 11. Package outline                   | 11 |
| 12. Abbreviations                     | 12 |
| 13. Revision history                  | 12 |
| 14. Legal information                 | 13 |
|                                       |    |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 12 September 2018

<sup>©</sup> Nexperia B.V. 2018. All rights reserved