# 10/100 Ethernet Transceiver with Extended Temperature Support #### Data Sheet Rev. 1.0 ## **General Description** The KSZ8041NLJ is the industrial version of the KSZ8041NL that operates over the extended temperature range of -40°C to +125°C. It is a single-supply 10Base-T/100Base-TX Physical Layer Transceiver, which provides MII/RMII interfaces to transmit and receive data and uses a unique mixed signal design to extend signaling distance while reducing power consumption. The KSZ8041NLJ operates in extremely high temperature (+125°C) environments without degrading performance, and requires no heat sink to save system Bill of Materials (BOM) cost and reduce board stack-up. The KSZ8041NLJ supports HP Auto MDI/MDI-X to provide the most robust solution for eliminating the need to differentiate between crossover and straight-through cables. Combined with low power and high performance, the KSZ8041NLJ is an ideal physical layer transceiver for 10Base-T/100Base-TX industrial, automotive and military applications. The KSZ8041NLJ comes in a 32-pin, lead-free MLF<sup>®</sup> (QFN per JDEC) package (See Ordering Information). Data sheets and support documentation can be found on Micrel's web site at: www.micrel.com. ## **Functional Diagram** ### **Features** - Single-chip 10Base-T/100Base-TX physical layer solution - Fully compliant to IEEE 802.3u Standard - Low power CMOS design, power consumption of <180mW</li> - HP auto MDI/MDI-X for reliable detection and correction for straight-through and crossover cables with disable and enable option - · Robust operation over standard cables - · Power down and power saving modes - MII interface support - RMII interface support with external 50MHz system clock - MIIM (MDC/MDIO) management bus to 6.25MHz for rapid PHY register configuration - · Interrupt pin option - Programmable LED outputs for link, activity and speed - ESD rating (6kV) - Single power supply (3.3V) - Built-in 1.8V regulator for core - Extended temperature support (-40°C to +125°C) - Available in 32-pin (5mm x 5mm) MLF<sup>®</sup> package ## **Applications** - · Industrial Control - Automotive - Military Communication System ## **Ordering Information** | Part Number | Temp. Range | Package | Lead Finish | Description | |----------------|----------------|-------------------------|-------------|----------------------------------| | KSZ8041NLJ (1) | -40°C to 125°C | 32-Pin MLF <sup>®</sup> | Pb-Free | Extended High Temperature Device | #### Note: ## **Revision History** | Revision | Date | Summary of Changes | | |----------|---------|---------------------|--| | 1.0 | 3/30/10 | Data sheet created. | | <sup>1.</sup> Contact factory for lead time. # **Contents** | Pin Configuration | 6 | |-------------------------------------------|----| | Pin Description | 7 | | Strapping Options | 10 | | Functional Description | 11 | | 100Base-TX Transmit | 11 | | 100Base-TX Receive | 11 | | PLL Clock Synthesizer | 11 | | Scrambler/De-scrambler (100Base-TX only) | 11 | | 10Base-T Transmit | 11 | | 10Base-T Receive | 11 | | SQE and Jabber Function (10Base-T only) | 12 | | Auto-Negotiation | 12 | | MII Management (MIIM) Interface | 14 | | Interrupt (INTRP) | 14 | | MII Data Interface | 14 | | MII Signal Definition | 15 | | Transmit Clock (TXC) | 15 | | Transmit Enable (TXEN) | 15 | | Transmit Data [3:0] (TXD[3:0]) | 15 | | Receive Clock (RXC) | 15 | | Receive Data Valid (RXDV) | 16 | | Receive Data [3:0] (RXD[3:0]) | 16 | | Receive Error (RXER) | 16 | | Carrier Sense (CRS) | 16 | | Collision (COL) | 16 | | Reduced MII (RMII) Data Interface | 16 | | RMII Signal Definition | 17 | | Reference Clock (REF_CLK) | 17 | | Transmit Enable (TX_EN) | 17 | | Transmit Data [1:0] (TXD[1:0]) | 17 | | Carrier Sense/Receive Data Valid (CRS_DV) | 17 | | Receive Data [1:0] (RXD[1:0]) | 17 | | Receive Error (RX_ER) | 17 | | Collision Detection | 18 | | HP Auto MDI/MDI-X | 18 | | Straight Cable | 18 | | Crossover Cable | 19 | | Power Management | 20 | | Power Saving Mode | 20 | | Power Down Mode | 20 | | Reference Clock Connection Options | 20 | | Reference Circuit for Power and Ground Connections | 21 | |----------------------------------------------------|----| | Register Map | 22 | | Register Description | 22 | | Absolute Maximum Ratings <sup>(1)</sup> | 29 | | Operating Ratings <sup>(2)</sup> | | | Electrical Characteristics | 29 | | Timing Diagrams | 31 | | MII SQE Timing (10Base-T) | 31 | | MII Transmit Timing (10Base-T) | 32 | | MII Receive Timing (10Base-T) | 33 | | MII Transmit Timing (100Base-TX) | 34 | | MII Receive Timing (100Base-TX) | 35 | | RMII Timing | 36 | | Auto-Negotiation Timing | 37 | | MDC/MDIO Timing | | | Reset Timing | 39 | | Reset Circuit | 40 | | Reference Circuits for LED Strapping Pins | 41 | | Selection of Isolation Transformer | | | Selection of Reference Crystal | 42 | | Package Information | 43 | # **List of Figures** | Figure 1. Auto-Negotiation Flow Chart | | |---------------------------------------------------------------------------------|----| | Figure 2. Typical Straight Cable Connection | 18 | | Figure 3. Typical Crossover Cable Connection | 19 | | Figure 4. 25MHz Crystal / Oscillator Reference Clock for MII Mode | 20 | | Figure 5. 50MHz Oscillator Reference Clock for RMII Mode | 20 | | Figure 6. KSZ8041NLJ Power and Ground Connections | 21 | | Figure 7. MII SQE Timing (10Base-T) | 31 | | Figure 8. MII Transmit Timing (10Base-T) | 32 | | Figure 9. MII Receive Timing (10Base-T) | 33 | | Figure 10. MII Transmit Timing (100Base-TX) | 34 | | Figure 11. MII Receive Timing (100Base-TX) | 35 | | Figure 12. RMII Timing – Data Received from RMII | 36 | | Figure 13. RMII Timing – Data Input to RMII | 36 | | Figure 14. Auto-Negotiation Fast Link Pulse (FLP) Timing | 37 | | Figure 15. MDC/MDIO Timing | 38 | | Figure 16. Reset Timing | 39 | | Figure 17. Recommended Reset Circuit | 40 | | Figure 18. Recommended Reset Circuit for interfacing with CPU/FPGA Reset Output | 40 | | Figure 19. Reference Circuits for LED Strapping Pins | 41 | ## **List of Tables** | Table 1. MII Management Frame Format | 14 | |------------------------------------------------------------------------|----| | Table 2. MII Signal Definition | | | Table 3. RMII Signal Description | | | Table 4. MDI/MDI-X Pin Definition | | | Table 5. KSZ8041NLJ Power Pin Description | 21 | | Table 6. MII SQE Timing (10Base-T) Parameters | 31 | | Table 7. MII Transmit Timing (10Base-T) Parameters | 32 | | Table 8. MII Receive Timing (10Base-T) Parameters | 33 | | Table 9. MII Transmit Timing (100Base-TX) Parameters | 34 | | Table 10. MII Receive Timing (100Base-TX) Parameters | 35 | | Table 11. RMII Timing Parameters | 36 | | Table 12. Auto-Negotiation Fast Link Pulse (FLP) Timing Parameters | 37 | | Table 13. MDC/MDIO Timing Parameters | | | Table 14. Reset Timing Parameters | 39 | | Table 15. Transformer Selection Criteria | | | Table 16. Single Port Magnetic – Recommended Transformer Configuration | 42 | | Table 17. Typical Reference Crystal Characteristics | 42 | | ** | | # **Pin Configuration** 32-Pin (5mm x 5mm) MLF® # **Pin Description** | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | |------------|------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--| | 1 | GND | GND | Ground | | | | 2 | VDDPLL_1.8 | Р | 1.8V analog V <sub>DI</sub> | | | | 3 | VDDA_3.3 | Р | 3.3V analog V <sub>DI</sub> | ) | | | 4 | RX- | I/O | Physical receive | e or transmit signal (- differential) | | | 5 | RX+ | I/O | Physical receive | e or transmit signal (+ differential) | | | 6 | TX- | I/O | Physical transm | it or receive signal (- differential) | | | 7 | TX+ | I/O | Physical transm | it or receive signal (+ differential) | | | 8 | ХО | 0 | Crystal feedbac | k | | | | | | This pin is used | only in MII mode when a 25MHz crystal is used. | | | | | | This pin is a no is selected. | connect if oscillator or external clock source is used, or if RMII mode | | | 9 | XI / | I | Crystal / Oscilla | tor / External Clock Input | | | | REFCLK | | MII Mode: | 25MHz +/-50ppm (crystal, oscillator, or external clock) | | | | | | RMII Mode: | 50MHz +/-50ppm (oscillator, or external clock only) | | | 10 | REXT | I/O | Set physical trai | nsmit output current | | | | | | Connect a 6.49l | $K\Omega$ resistor in parallel with a 100pF capacitor to ground on this pin. | | | 11 | MDIO | I/O | Management In | terface (MII) Data I/O | | | | | | This pin requires an external 4.7KΩ pull-up resistor. | | | | 12 | MDC | I | Management In | terface (MII) Clock Input | | | | | | This pin is syncl | nronous to the MDIO data interface. | | | 13 | RXD3 / | lpu/O | MII Mode: | Receive Data Output[3] <sup>(2)</sup> / | | | | PHYAD0 | | Config Mode: | The pull-up/pull-down value is latched as PHYADDR[0] during power-up / reset. See "Strapping Options" section for details. | | | 14 | RXD2 / | lpd/O | MII Mode: | Receive Data Output[2] <sup>(2)</sup> / | | | | PHYAD1 | | Config Mode: | The pull-up/pull-down value is latched as PHYADDR[1] during power-up / reset. See "Strapping Options" section for details. | | | 15 | RXD1 / | lpd/O | MII Mode: | Receive Data Output[1] <sup>(2)</sup> / | | | | RXD[1] / | | RMII Mode: | Receive Data Output[1] <sup>(3)</sup> / | | | | PHYAD2 | | Config Mode: | The pull-up/pull-down value is latched as PHYADDR[2] during power-up / reset. See "Strapping Options" section for details. | | | 16 | RXD0 / | lpu/O | MII Mode: | Receive Data Output[0] <sup>(2)</sup> / | | | | RXD[0] / | | RMII Mode: | Receive Data Output[0] <sup>(3)</sup> / | | | | DUPLEX | | Config Mode: Latched as DUPLEX (register 0h, bit 8) during power-up / reset. See "Strapping Options" section for details. | | | | 17 | VDDIO_3.3 | Р | 3.3V digital V <sub>DD</sub> | | | | 18 | RXDV / | lpd/O | MII Mode: | Receive Data Valid Output / | | | | CRSDV / | | RMII Mode: | Carrier Sense/Receive Data Valid Output / | | | | CONFIG2 | | Config Mode: | The pull-up/pull-down value is latched as CONFIG2 during power-up / reset. See "Strapping Options" section for details. | | | 19 | RXC | 0 | MII Mode: | Receive Clock Output | | | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | | | | |------------|----------|---------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------|--|--| | 20 | RXER / | Ipd/O | MII Mode: | Receive Error Output / | | | | | | | RX_ER / | | RMII Mode: | Receive Error Outp | Receive Error Output / | | | | | | ISO | | Config Mode: | The pull-up/pull-down value is latched as ISOLATE during power-up / reset. See "Strapping Options" section for details. | | | | | | 21 | INTRP | Opu | Interrupt Output: | Programmable Inte | rrupt Output | | | | | | | | conditions and re | | tatus. Register 1Fh bi | ogramming the interrupt<br>it 9 sets the interrupt | | | | 22 | TXC | 0 | MII Mode: | Transmit Clock Out | put | | | | | 23 | TXEN / | I | MII Mode: | Transmit Enable In | put / | | | | | | TX_EN | | RMII Mode: | Transmit Enable In | put | | | | | 24 | TXD0 / | I | MII Mode: | Transmit Data Inpu | t[0] <sup>(4)</sup> / | | | | | | TXD[0] | | RMII Mode: | Transmit Data Inpu | t[0] <sup>(5)</sup> | | | | | 25 | TXD1 / | ı | MII Mode: | Transmit Data Inpu | t[1] <sup>(4)</sup> / | | | | | | TXD[1] | | RMII Mode: | Transmit Data Inpu | t[1] <sup>(5)</sup> | | | | | 26 | TXD2 | I | MII Mode: | Transmit Data Inpu | t[2] <sup>(4)</sup> / | | | | | 27 | TXD3 | I | MII Mode: | Transmit Data Inpu | t[3] <sup>(4)</sup> / | | | | | 28 | COL / | Ipd/O | MII Mode: | Collision Detect Ou | | | | | | | CONFIG0 | ' | Config Mode: | The pull-up/pull-dov | wn value is latched as<br>See "Strapping Options | | | | | 29 | CRS / | Ipd/O | MII Mode: | Carrier Sense Outp | out / | | | | | | CONFIG1 | | Config Mode: | The pull-up/pull-down value is latched as CONFIG1 during power-up / reset. See "Strapping Options" section for details. | | | | | | 30 | LED0 / | Ipu/O | LED Output: Programmable LED0 Output / | | | | | | | | NWAYEN | | Config Mode: | power-up / reset. S | See "Strapping Option | | | | | | | | follows. | programmable via re | gister 1Eh bits [15:14] | j, and is defined as | | | | | | | LED mode = [ | 00] | | 7 | | | | | | | Link/Activity | Pin State | LED Definition | | | | | | | | No Link | Н | OFF | | | | | | | | Link | L | ON | | | | | | | | Activity | Toggle | Blinking | | | | | | | | LED mode = [ | 01] | | 7 | | | | | | | Link | Pin State LED Definition | | | | | | | | | No Link | H OFF | | | | | | | | | Link | nk L ON | | | | | | | | | LED mode = [10] Reserved | | | | | | | | | | LED mode = [11 | П | | | | | | | | | Reserved | | | | | | | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | | | | |------------|----------|---------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|---------------------|--|--| | 31 | LED1 / | Ipu/O | LED Output: | Programmable LE | ED1 Output / | | | | | | SPEED | | Config Mode: Latched as SPEED (register 0h, bit 13) during power-up / reset. See "Strapping Options" section for details. | | | | | | | | | | The LED1 pin follows. | is programmable via | register 1Eh bits [15:14] | , and is defined as | | | | | | | LED mode = | [00] | | ] | | | | | | | Speed | Pin State | LED Definition | | | | | | | | 10BT | Н | OFF | | | | | | | | 100BT | L | ON | | | | | | | | | | | 7 | | | | | | | LED mode = | [01] | 1 | | | | | | | | Activity | Pin State | LED Definition | | | | | | | | No Activity | Н | OFF | | | | | | | | Activity | Toggle | Blinking | | | | | | | | LED mode = [ | <u>10]</u> | | | | | | | | | LED mode = [ | <u>11]</u> | | | | | | 32 | RST# | ı | Chip Reset (ac | tive low) | | | | | | PADDLE | GND | Gnd | Ground | ···· | | | | | #### Notes: 1. P = Power supply. Gnd = Ground. I = Input. O = Output. I/O = Bi-directional. Ipd = Input with internal pull-down (40K +/-30%). Ipu = Input with internal pull-up (40K +/-30%). Opu = Output with internal pull-up (40K +/-30%). Ipu/O = Input with internal pull-up (40K +/-30%) during power-up/reset; output pin otherwise. lpd/O = Input with internal pull-down (40K +/-30%) during power-up/reset; output pin otherwise. - 2. MII Rx Mode: The RXD[3..0] bits are synchronous with RXCLK. When RXDV is asserted, RXD[3..0] presents valid data to MAC through the MII. RXD[3..0] is invalid when RXDV is de-asserted. - 3. RMII Rx Mode: The RXD[1:0] bits are synchronous with REF\_CLK. For each clock period in which CRS\_DV is asserted, two bits of recovered data are sent from the PHY. - 4. MII Tx Mode: The TXD[3..0] bits are synchronous with TXCLK. When TXEN is asserted, TXD[3..0] presents valid data from the MAC through the MII. TXD[3..0] has no effect when TXEN is de-asserted. - 5. RMII Tx Mode: The TXD[1:0] bits are synchronous with REF\_CLK. For each clock period in which TX\_EN is asserted, two bits of data are received by the PHY from the MAC. # **Strapping Options** | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | | | |------------|----------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------|--|--| | 15 | PHYAD2 | Ipd/O | | The PHY Address is latched at power-up / reset and is configurable to any value from | | | | | 14 | PHYAD1 | lpd/O | 1 to 7. | A 1 1 | | | | | 13 | PHYAD0 | lpu/O | | Address is 00001. | | | | | | | | | [4:3] are always set to '00'. | | | | | 18 | CONFIG2 | Ipd/O | The CONFIG[2:0] follows: | strap-in pins are latched at power-up / ı | reset and are defined as | | | | 29 | CONFIG1 | Ipd/O | Tollows. | | | | | | 28 | CONFIG0 | lpd/O | CONFIG[2:0] | Mode | 7 | | | | | | | 000 | MII (default) | - | | | | | | | 001 | RMII | - | | | | | | | 010 | Reserved – not used | - | | | | | | | 011 | Reserved – not used | = | | | | | | | 100 | MII 100Mbps Preamble Restore | - | | | | | | | 101 | Reserved – not used | | | | | | | | 110 | Reserved – not used | | | | | | | | 111 | Reserved – not used | | | | | 20 | ISO | lpd/O | ISOLATE mode | | | | | | | | | Pull-up = Enable | | | | | | | | | Pull-down (default) = Disable | | | | | | | | | During power-up / reset, this pin value is latched into register 0h bit 10. | | | | | | 31 | SPEED | Ipu/O | SPEED mode | | | | | | | | | Pull-up (default) = 100Mbps | | | | | | | | | Pull-dow | n = 10Mbps | | | | | | | | During power-up / reset, this pin value is latched into register 0h bit 13 as the Speed Select, and also is latched into register 4h (Auto-Negotiation Advertisement) as the Speed capability support. | | | | | | 16 | DUPLEX | lpu/O | DUPLEX mode | | | | | | | | | Pull-up (default) = Half Duplex | | | | | | | | | Pull-down = Full Duplex | | | | | | | | | During power-up / reset, this pin value is latched into register 0h bit 8 as the Duplex Mode. | | | | | | 30 | NWAYEN | lpu/O | Nway Auto-Negotiation Enable | | | | | | | | | Pull-up (default) = Enable Auto-Negotiation | | | | | | | | | Pull-down = Disable Auto-Negotiation | | | | | | | | | During power-up / reset, this pin value is latched into register 0h bit 12. | | | | | #### Note: Pin strap-ins are latched during power-up or reset. In some systems, the MAC receive input pins may drive high during power-up or reset, and consequently cause the PHY strap-in pins on the MII/RMII signals to be latched high. In this case, it is recommended to add 1K pull-downs on these PHY strap-in pins to ensure the PHY does not strap-in to ISOLATE mode, or is not configured with an incorrect PHY Address. Ipu/O = Input with internal pull-up (40K +/-30%) during power-up/reset; output pin otherwise. Ipd/O = Input with internal pull-down (40K +/-30%) during power-up/reset; output pin otherwise. ## **Functional Description** The KSZ8041NLJ is a single 3.3V supply Fast Ethernet transceiver. It is fully compliant with the IEEE 802.3u specification. On the media side, the KSZ8041NLJ supports 10Base-T and 100Base-TX with HP auto MDI/MDI-X for reliable detection of and correction for straight-through and crossover cables. The KSZ8041NLJ offers a choice of MII or RMII data interface connection with the MAC processor. The MII management bus option gives the MAC processor complete access to the KSZ8041NLJ control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll for PHY status change. Physical signal transmission and reception are enhanced through the use of patented analog circuitries that make the design more efficient and allow for lower power consumption and smaller chip die size. #### 100Base-TX Transmit The 100Base-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission. The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125MHz serial bit stream. The data and control stream is then converted into 4B/5B coding, followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output. The output current is set by an external $6.49k\Omega1\%$ resistor for the 1:1 transformer ratio. It has typical rise/fall times of 4 ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot and timing jitter. The wave-shaped 10Base-T output drivers are also incorporated into the 100Base-TX drivers. #### 100Base-TX Receive The 100Base-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion. The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, and then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations. Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive. The clock recovery circuit extracts the 125MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC. #### **PLL Clock Synthesizer** The KSZ8041NLJ generates 125MHz, 25MHz and 20MHz clocks for system timing. Internal clocks are generated from an external 25MHz crystal or oscillator. In RMII mode, these internal clocks are generated from an external 50MHz oscillator or system clock. ### Scrambler/De-scrambler (100Base-TX only) The purpose of the scrambler is to spread the power spectrum of the signal in order to reduce EMI and baseline wander. #### 10Base-T Transmit The 10Base-T drivers are incorporated with the 100Base-TX drivers to allow for transmission using the same magnetic. The drivers also perform internal wave-shaping and pre-emphasize, and output 10Base-T signals with a typical amplitude of 2.5V peak. The 10Base-T signals have harmonic contents that are at least 27dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal. #### 10Base-T Receive On the receive side, input buffer and level detecting squelch circuits are employed. A differential input receiver circuit and a PLL performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 400mV or with short pulse widths to prevent noise at the RX+ and RX- inputs from falsely trigger the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KSZ8041NLJ decodes a data frame. The receive clock is kept active during idle periods in between data reception. #### SQE and Jabber Function (10Base-T only) In 10Base-T operation, a short pulse is put out on the COL pin after each frame is transmitted. This SQE Test is required as a test of the 10Base-T transmit/receive path. If transmit enable (TXEN) is high for more than 20ms (jabbering), the 10Base-T transmitter is disabled and COL is asserted high. If TXEN is then driven low for more than 250ms, the 10Base-T transmitter is re-enabled and COL is de-asserted (returns to low). #### **Auto-Negotiation** The KSZ8041NLJ conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3u specification. Auto-negotiation is enabled by either hardware pin strapping (pin 30) or software (register 0h bit 12). Auto-negotiation allows unshielded twisted pair (UTP) link partners to select the highest common mode of operation. Link partners advertise their capabilities to each other, and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the mode of operation. The following list shows the speed and duplex operation mode from highest to lowest. - Priority 1: 100Base-TX, full-duplex - Priority 2: 100Base-TX, half-duplex - Priority 3: 10Base-T, full-duplex - Priority 4: 10Base-T, half-duplex If auto-negotiation is not supported or the KSZ8041NLJ link partner is forced to bypass auto-negotiation, the KSZ8041NLJ sets its operating mode by observing the signal at its receiver. This is known as parallel detection, and allows the KSZ8041NLJ to establish link by listening for a fixed signal protocol in the absence of auto-negotiation advertisement protocol. The auto-negotiation link up process is shown in the following flow chart. Figure 1. Auto-Negotiation Flow Chart #### MII Management (MIIM) Interface The KSZ8041NLJ supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input / Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the KSZ8041NLJ. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. Additional details on the MIIM interface can be found in Clause 22.2.4.5 of the IEEE 802.3u Specification. The MIIM interface consists of the following: - A physical connection that incorporates the clock line (MDC) and the data line (MDIO). - A specific protocol that operates across the aforementioned physical connection that allows an external controller to communicate with one or more KSZ8041NLJ devices. Each KSZ8041NLJ device is assigned a PHY address between 1 and 7 by the PHYAD[2:0] strapping pins. - An internal addressable set of thirteen 16-bit MDIO registers. Register [0:6] are required, and their functions are defined by the IEEE 802.3u Specification. The additional registers are provided for expanded functionality. The KSZ8041NLJ supports MIIM in both MII mode and RMII mode. The following table shows the MII Management frame format for the KSZ8041NLJ. | | Preamble | Start of Frame | Read/Write<br>OP Code | PHY<br>Address<br>Bits [4:0] | REG<br>Address<br>Bits [4:0] | TA | Data<br>Bits [15:0] | Idle | |-------|----------|----------------|-----------------------|------------------------------|------------------------------|----|---------------------|------| | Read | 32 1's | 01 | 10 | 00AAA | RRRRR | Z0 | DDDDDDDD_DDDDDDD | Z | | Write | 32 1's | 01 | 01 | 00AAA | RRRRR | 10 | DDDDDDDD_DDDDDDD | Z | Table 1. MII Management Frame Format #### Interrupt (INTRP) INTRP (pin 21) is an optional interrupt signal that is used to inform the external controller that there has been a status update in the KSZ8041NLJ PHY register. Bits[15:8] of register 1Bh are the interrupt control bits, and are used to enable and disable the conditions for asserting the INTRP signal. Bits[7:0] of register 1Bh are the interrupt status bits, and are used to indicate which interrupt conditions have occurred. The interrupt status bits are cleared after reading register 1Bh. Bit 9 of register 1Fh sets the interrupt level to active high or active low. #### **MII Data Interface** The Media Independent Interface (MII) is specified in Clause 22 of the IEEE 802.3u specification. It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics: - Supports 10Mbps and 100Mbps data rates. - Uses a 25MHz reference clock, sourced by the PHY. - Provides independent 4-bit wide (nibble) transmit and receive data paths. - Contains two distinct groups of signals: one for transmission and the other for reception. By default, the KSZ8041NLJ is configured in MII mode after it is power-up or reset with the following: - A 25MHz crystal connected to XI, XO (pins 9, 8), or an external 25MHz clock source (oscillator) connected to XI. - CONFIG[2:0] (pins 18, 29, 28) set to '000' (default setting). #### **MII Signal Definition** The following table describes the MII signals. Refer to Clause 22 of the IEEE 802.3u Specification for detailed information. | MII<br>Signal Name | Direction<br>(with respect to PHY,<br>KSZ8041NLJ signal) | Direction<br>(with respect to MAC) | Description | |--------------------|----------------------------------------------------------|------------------------------------|----------------------------------------| | TXC | Output | Input | Transmit Clock (2.5MHz for 100Mbps) | | TXEN | Input | Output | Transmit Enable | | TXD[3:0] | Input | Output | Transmit Data [3:0] | | RXC | Output | Input | Receive Clock | | | | | (2.5MHz for 10Mbps; 25MHz for 100Mbps) | | RXDV | Output | Input | Receive Data Valid | | RXD[3:0] | Output | Input | Receive Data [3:0] | | RXER | Output | Input, or (not required) | Receive Error | | CRS | Output | Input | Carrier Sense | | COL | Output | Input | Collision Detection | **Table 2. MII Signal Definition** ## Transmit Clock (TXC) TXC is sourced by the PHY. It is a continuous clock that provides the timing reference for TXEN and TXD[3:0]. TXC is 2.5MHz for 10Mbps operation and 25MHz for 100Mbps operation. #### Transmit Enable (TXEN) TXEN indicates the MAC is presenting nibbles on TXD[3:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all nibbles to be transmitted are presented on the MII, and is negated prior to the first TXC following the final nibble of a frame. TXEN transitions synchronously with respect to TXC. #### Transmit Data [3:0] (TXD[3:0]) TXD[3:0] transitions synchronously with respect to TXC. When TXEN is asserted, TXD[3:0] are accepted for transmission by the PHY. TXD[3:0] is "00" to indicate idle when TXEN is de-asserted. Values other than "00" on TXD[3:0] while TXEN is de-asserted are ignored by the PHY. ## Receive Clock (RXC) RXC provides the timing reference for RXDV, RXD[3:0], and RXER. - In 10Mbps mode, RXC is recovered from the line while carrier is active. RXC is derived from the PHY's reference clock when the line is idle, or link is down. - In 100Mbps mode, RXC is continuously recovered from the line. If link is down, RXC is derived from the PHY's reference clock. RXC is 2.5MHz for 10Mbps operation and 25MHz for 100Mbps operation. #### Receive Data Valid (RXDV) RXDV is driven by the PHY to indicate that the PHY is presenting recovered and decoded nibbles on RXD[3:0]. • In 10Mbps mode, RXDV is asserted with the first nibble of the SFD (Start of Frame Delimiter), "5D", and remains asserted until the end of the frame. In 100Mbps mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the frame. RXDV transitions synchronously with respect to RXC. #### Receive Data [3:0] (RXD[3:0]) RXD[3:0] transitions synchronously with respect to RXC. For each clock period in which RXDV is asserted, RXD[3:0] transfers a nibble of recovered data from the PHY. #### Receive Error (RXER) RXER is asserted for one or more RXC periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY. RXER transitions synchronously with respect to RXC. While RXDV is de-asserted, RXER has no effect on the MAC. #### Carrier Sense (CRS) CRS is asserted and de-asserted as follows: - In 10Mbps mode, CRS assertion is based on the reception of valid preambles. CRS de-assertion is based on the reception of an end-of-frame (EOF) marker. - In 100Mbps mode, CRS is asserted when a start-of-stream delimiter, or /J/K symbol pair is detected. CRS is deasserted when an end-of-stream delimiter, or /T/R symbol pair is detected. Additionally, the PMA layer de-asserts CRS if IDLE symbols are received without /T/R. #### Collision (COL) COL is asserted in half-duplex mode whenever the transmitter and receiver are simultaneously active on the line. This is used to inform the MAC that a collision has occurred during its transmission to the PHY. COL transitions asynchronously with respect to TXC and RXC. #### Reduced MII (RMII) Data Interface The Reduced Media Independent Interface (RMII) specifies a low pin count Media Independent Interface (MII). It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics: - Supports 10Mbps and 100Mbps data rates. - Uses a single 50MHz reference clock provided by the MAC or the system board. - Provides independent 2-bit wide (di-bit) transmit and receive data paths. - Contains two distinct groups of signals: one for transmission and the other for reception. The KSZ8041NLJ is configured in RMII mode after it is power-up or reset with the following: - A 50MHz reference clock connected to REFCLK (pin 9). - CONFIG[2:0] (pins 18, 29, 28) set to '001'. In RMII mode, unused MII signals, TXD[3:2] (pins 27, 26), are tied to ground. #### **RMII Signal Definition** The following table describes the RMII signals. Refer to RMII Specification for detailed information. | RMII<br>Signal Name | Direction<br>(with respect to PHY,<br>KSZ8041NLJ signal) | Direction<br>(with respect to MAC) | Description | |---------------------|----------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------| | REF_CLK | Input | Input, or Output | Synchronous 50 MHz clock reference for receive, transmit and control interface | | TX_EN | Input | Output | Transmit Enable | | TXD[1:0] | Input | Output | Transmit Data [1:0] | | CRS_DV | Output | Input | Carrier Sense/Receive Data Valid | | RXD[1:0] | Output | Input | Receive Data [1:0] | | RX_ER | Output | Input, or (not required) | Receive Error | **Table 3. RMII Signal Description** ### Reference Clock (REF\_CLK) REF\_CLK is sourced by the MAC or system board. It is a continuous 50MHz clock that provides the timing reference for TX\_EN, TXD[1:0], CRS\_DV, RXD[1:0], and RX\_ER. #### Transmit Enable (TX\_EN) TX\_EN indicates that the MAC is presenting di-bits on TXD[1:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all di-bits to be transmitted are presented on the RMII, and is negated prior to the first REF\_CLK following the final di-bit of a frame. TX EN transitions synchronously with respect to REF CLK. #### Transmit Data [1:0] (TXD[1:0]) TXD[1:0] transitions synchronously with respect to REF\_CLK. When TX\_EN is asserted, TXD[1:0] are accepted for transmission by the PHY. TXD[1:0] is "00" to indicate idle when TX\_EN is de-asserted. Values other than "00" on TXD[1:0] while TX\_EN is de-asserted are ignored by the PHY. #### Carrier Sense/Receive Data Valid (CRS DV) CRS\_DV is asserted by the PHY when the receive medium is non-idle. It is asserted asynchronously on detection of carrier. This is when squelch is passed in 10Mbps mode, and when 2 non-contiguous zeroes in 10 bits are detected in 100Mbps mode. Loss of carrier results in the de-assertion of CRS\_DV. So long as carrier detection criteria are met, CRS\_DV remains asserted continuously from the first recovered di-bit of the frame through the final recovered di-bit, and it is negated prior to the first REF\_CLK that follows the final di-bit. The data on RXD[1:0] is considered valid once CRS\_DV is asserted. However, since the assertion of CRS\_DV is asynchronous relative to REF\_CLK, the data on RXD[1:0] is "00" until proper receive signal decoding takes place. ### Receive Data [1:0] (RXD[1:0]) RXD[1:0] transitions synchronously to REF\_CLK. For each clock period in which CRS\_DV is asserted, RXD[1:0] transfers two bits of recovered data from the PHY. RXD[1:0] is "00" to indicate idle when CRS\_DV is de-asserted. Values other than "00" on RXD[1:0] while CRS\_DV is de-asserted are ignored by the MAC. ### Receive Error (RX\_ER) RX\_ER is asserted for one or more REF\_CLK periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY. RX\_ER transitions synchronously with respect to REF\_CLK. While CRS\_DV is de-asserted, RX\_ER has no effect on the MAC. #### Collision Detection The MAC regenerates the COL signal of the MII from TX\_EN and CRS\_DV. #### **HP Auto MDI/MDI-X** HP Auto MDI/MDI-X configuration eliminates the confusion of whether to use a straight cable or a crossover cable between the KSZ8041NLJ and its link partner. This feature allows the KSZ8041NLJ to use either type of cable to connect with a link partner that is in either MDI or MDI-X mode. The auto-sense function detects transmit and receive pairs from the link partner, and then assigns transmit and receive pairs of the KSZ8041NLJ accordingly. HP Auto MDI/MDI-X is enabled by default. It is disabled by writing a one to register 1F bit 13. MDI and MDI-X mode is selected by register 1F bit 14 if HP Auto MDI/MDI-X is disabled. An isolation transformer with symmetrical transmit and receive data paths is recommended to support auto MDI/MDI-X. The IEEE 802.3u standard defines MDI and MDI-X as follow: | MDI | | MDI-X | | | |-----------|--------|-----------|--------|--| | RJ-45 Pin | Signal | RJ-45 Pin | Signal | | | 1 | TD+ | 1 | RD+ | | | 2 | TD- | 2 | RD- | | | 3 | RD+ | 3 | TD+ | | | 6 | RD- | 6 | TD- | | Table 4. MDI/MDI-X Pin Definition #### Straight Cable A straight cable connects a MDI device to a MDI-X device, or a MDI-X device to a MDI device. The following diagram depicts a typical straight cable connection between a NIC card (MDI) and a switch, or hub (MDI-X). Figure 2. Typical Straight Cable Connection #### Crossover Cable A crossover cable connects a MDI device to another MDI device, or a MDI-X device to another MDI-X device. The following diagram depicts a typical crossover cable connection between two switches or hubs (two MDI-X devices). Figure 3. Typical Crossover Cable Connection #### **Power Management** The KSZ8041NLJ offers the following power management modes: #### **Power Saving Mode** This mode is used to reduce power consumption when the cable is unplugged. It is in effect when auto-negotiation mode is enabled, cable is disconnected, and register 1F bit 10 is set to 1. Under power saving mode, the KSZ8041NLJ shuts down all transceiver blocks, except for transmitter, energy detect and PLL circuits. Additionally, in MII mode, the RXC clock output is disabled. RXC clock is enabled after the cable is connected and link is established. Power saving mode is disabled by writing a zero to register 1F bit 10. #### Power Down Mode This mode is used to power down the entire KSZ8041NLJ device when it is not in use. Power down mode is enabled by writing a one to register 0 bit 11. In the power down state, the KSZ8041NLJ disables all internal functions, except for the MII management interface. #### **Reference Clock Connection Options** A crystal or clock source, such as an oscillator, is used to provide the reference clock for the KSZ8041NLJ. The reference clock is 25MHz for MII mode and 50MHz for RMII mode. The following two figures illustrate how to connect the reference clock to XI / REFCLK (pin 9) and XO (pin 8) of the KSZ8041NLJ. Figure 4. 25MHz Crystal / Oscillator Reference Clock for MII Mode Figure 5. 50MHz Oscillator Reference Clock for RMII Mode #### **Reference Circuit for Power and Ground Connections** The KSZ8041NLJ is a single 3.3V supply device with a built-in 1.8V low noise regulator. The power and ground connections are shown in the following figure and table. Figure 6. KSZ8041NLJ Power and Ground Connections | Power Pin | Pin Number | Description | |------------|------------|------------------------------------------------------| | VDDPLL_1.8 | 2 | Decouple with 2.2uF and 0.1uF capacitors-to-ground. | | VDDA_3.3 | 3 | Connect to board's 3.3V supply through ferrite bead. | | VDDIO_3.3 | 17 | Connect to board's 3.3V supply. | Table 5. KSZ8041NLJ Power Pin Description # Register Map | Register Number (Hex) | Description | |-----------------------|---------------------------------------| | 0h | Basic Control | | 1h | Basic Status | | 2h | PHY Identifier 1 | | 3h | PHY Identifier 2 | | 4h | Auto-Negotiation Advertisement | | 5h | Auto-Negotiation Link Partner Ability | | 6h | Auto-Negotiation Expansion | | 7h | Auto-Negotiation Next Page | | 8h | Link Partner Next Page Ability | | 9h – 14h | Reserved | | 15h | RXER Counter | | 16h – 1Ah | Reserved | | 1Bh | Interrupt Control/Status | | 1Ch – 1Dh | Reserved | | 1Eh | PHY Control 1 | | 1Fh | PHY Control 2 | # **Register Description** | Address | Name | Description | Mode <sup>(1)</sup> | Default | |-------------|-----------------------|----------------------------------------------------------------------------------|---------------------|----------------------------------------------| | Register 0h | - Basic Control | | | | | 0.15 | Reset | 1 = Software reset | RW/SC | 0 | | | | 0 = Normal operation | | | | | | This bit is self-cleared after a '1' is written to it. | | | | 0.14 | Loop-back | 1 = Loop-back mode | RW | 0 | | | | 0 = Normal operation | | | | 0.13 | Speed Select | 1 = 100Mbps | RW | Set by SPEED strapping pin. | | | (LSB) | 0 = 10Mbps | | See "Strapping Options" section | | | | This bit is ignored if auto-negotiation is enabled (register 0.12 = 1). | | for details. | | 0.12 | Auto- | 1 = Enable auto-negotiation process | RW | Set by NWAYEN strapping pin. | | | Negotiation<br>Enable | 0 = Disable auto-negotiation process | | See "Strapping Options" section | | | Lilable | If enabled, auto-negotiation result overrides settings in register 0.13 and 0.8. | | for details. | | 0.11 | Power Down | 1 = Power down mode | RW | 0 | | | | 0 = Normal operation | | | | 0.10 | Isolate | 1 = Electrical isolation of PHY from MII and TX+/TX- | RW | Set by ISO strapping pin. | | | | | | See "Strapping Options" section for details. | | 0.9 | Restart Auto- | 0 = Normal operation 1 = Restart auto-negotiation process | RW/SC | 0 | | 0.9 | Negotiation | | KW/SC | U | | | | 0 = Normal operation. | | | | | | This bit is self-cleared after a '1' is written to it. | | | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |-------------|-------------------------|-----------------------------------------------------------------------------------------|---------------------|----------------------------------------------| | 0.8 | Duplex Mode | 1 = Full-duplex | RW | Inverse of DUPLEX strapping pin | | | | 0 = Half-duplex | | value. | | | | | | See "Strapping Options" section for details. | | 0.7 | Collision Test | 1 = Enable COL test | RW | 0 | | | | 0 = Disable COL test | | | | 0.6:1 | Reserved | | RO | 000_000 | | 0.0 | Disable | 0 = Enable transmitter | RW | 0 | | | Transmitter | 1 = Disable transmitter | | | | Register 1h | – Basic Status | | • | · | | 1.15 | 100Base-T4 | 1 = T4 capable | RO | 0 | | | | 0 = Not T4 capable | | | | 1.14 | 100Base-TX | 1 = Capable of 100Mbps full-duplex | RO | 1 | | | Full Duplex | 0 = Not capable of 100Mbps full-duplex | | | | 1.13 | 100Base-TX | 1 = Capable of 100Mbps half-duplex | RO | 1 | | | Half Duplex | 0 = Not capable of 100Mbps half-duplex | | | | 1.12 | 10Base-T Full | 1 = Capable of 10Mbps full-duplex | RO | 1 | | | Duplex | 0 = Not capable of 10Mbps full-duplex | | | | 1.11 | 10Base-T Half | 1 = Capable of 10Mbps half-duplex | RO | 1 | | | Duplex | 0 = Not capable of 10Mbps half-duplex | | | | 1.10:7 | Reserved | | RO | 0000 | | 1.6 | No Preamble | 1 = Preamble suppression | RO | 1 | | | | 0 = Normal preamble | | | | 1.5 | Auto- | 1 = Auto-negotiation process completed | RO | 0 | | | Negotiation<br>Complete | 0 = Auto-negotiation process not completed | | | | 1.4 | Remote Fault | 1 = Remote fault | RO/LH | 0 | | | | 0 = No remote fault | | | | 1.3 | Auto- | 1 = Capable to perform auto-negotiation | RO | 1 | | | Negotiation<br>Ability | 0 = Not capable to perform auto-negotiation | | | | 1.2 | Link Status | 1 = Link is up | RO/LL | 0 | | | | 0 = Link is down | | | | 1.1 | Jabber Detect | 1 = Jabber detected | RO/LH | 0 | | | | 0 = Jabber not detected (default is low) | | | | 1.0 | Extended<br>Capability | 1 = Supports extended capabilities registers | RO | 1 | | Register 2h | – PHY Identifier 1 | | | 1 | | 2.15:0 | PHY ID | Assigned to the 3rd through 18th bits of the | RO | 0022h | | | Number | Organizationally Unique Identifier (OUI).<br>Kendin Communication's OUI is 0010A1 (hex) | | | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |-------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------| | Register 3h | - PHY Identifier 2 | | | | | 3.15:10 | PHY ID<br>Number | Assigned to the 19th through 24th bits of the Organizationally Unique Identifier (OUI). Kendin Communication's OUI is 0010A1 (hex) | RO | 0001_01 | | 3.9:4 | Model Number | Six bit manufacturer's model number | RO | 01_0001 | | 3.3:0 | Revision<br>Number | Four bit manufacturer's revision number | RO | Indicates silicon revision | | Register 4h | - Auto-Negotiation | n Advertisement | | | | 4.15 | Next Page | 1 = Next page capable 0 = No next page capability. | RW | 0 | | 4.14 | Reserved | | RO | 0 | | 4.13 | Remote Fault | 1 = Remote fault supported 0 = No remote fault | RW | 0 | | 4.12 | Reserved | | RO | 0 | | 4.11:10 | Pause | [00] = No PAUSE [10] = Asymmetric PAUSE [01] = Symmetric PAUSE [11] = Asymmetric & Symmetric PAUSE | RW | 00 | | 4.9 | 100Base-T4 | 1 = T4 capable 0 = No T4 capability | RO | 0 | | 4.8 | 100Base-TX<br>Full-Duplex | 1 = 100Mbps full-duplex capable 0 = No 100Mbps full-duplex capability | RW | Set by SPEED strapping pin. See "Strapping Options" section for details. | | 4.7 | 100Base-TX<br>Half-Duplex | 1 = 100Mbps half-duplex capable 0 = No 100Mbps half-duplex capability | RW | Set by SPEED strapping pin. See "Strapping Options" section for details. | | 4.6 | 10Base-T<br>Full-Duplex | 1 = 10Mbps full-duplex capable 0 = No 10Mbps full-duplex capability | RW | 1 | | 4.5 | 10Base-T<br>Half-Duplex | 1 = 10Mbps half-duplex capable 0 = No 10Mbps half-duplex capability | RW | 1 | | 4.4:0 | Selector Field | [00001] = IEEE 802.3 | RW | 0_0001 | | Register 5h | - Auto-Negotiatio | n Link Partner Ability | • | <u>'</u> | | 5.15 | Next Page | 1 = Next page capable 0 = No next page capability | RO | 0 | | 5.14 | Acknowledge | 1 = Link code word received from partner 0 = Link code word not yet received | RO | 0 | | 5.13 | Remote Fault | 1 = Remote fault detected 0 = No remote fault | RO | 0 | | 5.12 | Reserved | | RO | 0 | | 5.11:10 | Pause | [00] = No PAUSE [10] = Asymmetric PAUSE [01] = Symmetric PAUSE [11] = Asymmetric & Symmetric PAUSE | RO | 00 | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |-------------|------------------------------|------------------------------------------------------------------------|---------------------|---------------| | 5.9 | 100Base-T4 | 1 = T4 capable | RO | 0 | | | | 0 = No T4 capability | | | | 5.8 | 100Base-TX | 1 = 100Mbps full-duplex capable | RO | 0 | | | Full-Duplex | 0 = No 100Mbps full-duplex capability | | | | 5.7 | 100Base-TX | 1 = 100Mbps half-duplex capable | RO | 0 | | | Half-Duplex | 0 = No 100Mbps half-duplex capability | | | | 5.6 | 10Base-T | 1 = 10Mbps full-duplex capable | RO | 0 | | | Full-Duplex | 0 = No 10Mbps full-duplex capability | | | | 5.5 | 10Base-T | 1 = 10Mbps half-duplex capable | RO | 0 | | | Half-Duplex | 0 = No 10Mbps half-duplex capability | | | | 5.4:0 | Selector Field | [00001] = IEEE 802.3 | RO | 0_0001 | | Register 6h | – Auto-Negotiatio | n Expansion | | | | 6.15:5 | Reserved | | RO | 0000_0000_000 | | 6.4 | Parallel | 1 = Fault detected by parallel detection | RO/LH | 0 | | | Detection Fault | 0 = No fault detected by parallel detection. | | | | 6.3 | Link Partner | 1 = Link partner has next page capability | RO | 0 | | | Next Page<br>Able | 0 = Link partner does not have next page capability | | | | 6.2 | Next Page | 1 = Local device has next page capability | RO | 1 | | | Able | 0 = Local device does not have next page capability | | | | 6.1 | Page Received | 1 = New page received | RO/LH | 0 | | | | 0 = New page not received yet | | | | 6.0 | Link Partner | 1 = Link partner has auto-negotiation capability | RO | 0 | | | Auto-<br>Negotiation<br>Able | 0 = Link partner does not have auto-negotiation capability | | | | Register 7h | – Auto-Negotiatio | n Next Page | 1 | | | 7.15 | Next Page | 1 = Additional next page(s) will follow | RW | 0 | | | | 0 = Last page | | | | 7.14 | Reserved | | RO | 0 | | 7.13 | Message Page | 1 = Message page | RW | 1 | | | | 0 = Unformatted page | | | | 7.12 | Acknowledge2 | 1 = Will comply with message | RW | 0 | | | | 0 = Cannot comply with message | | | | 7.11 | Toggle | 1 = Previous value of the transmitted link code word equaled logic one | RO | 0 | | | | 0 = Logic zero | | | | 7.10:0 | Message Field | 11-bit wide field to encode 2048 messages | RW | 000_0000_0001 | | Register 8h | – Link Partner Nex | t Page Ability | | | | 8.15 | Next Page | 1 = Additional Next Page(s) will follow | RO | 0 | | | | 0 = Last page | | | | 8.14 | Acknowledge | 1 = Successful receipt of link word | RO | 0 | | | | 0 = No successful receipt of link word | | | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |-------------|------------------------------------|-------------------------------------------------------------------------------------------|---------------------|----------------------------------------------| | 8.13 | Message Page | 1 = Message page | RO | 0 | | | | 0 = Unformatted page | | | | 8.12 | Acknowledge2 | 1 = Able to act on the information | RO | 0 | | | | 0 = Not able to act on the information | | | | 8.11 | Toggle | Previous value of transmitted link code word equal to logic zero | RO | 0 | | | | 0 = Previous value of transmitted link code word equal to logic one | | | | 8.10:0 | Message Field | | RO | 000_0000_0000 | | Register 14 | h – MII Control | | | | | 14.15:8 | Reserved | | RO | 0000_0000 | | 14.7 | 100Base-TX | 1 = Restore received preamble to MII output | RW | 0 or | | | Preamble<br>Restore | (random latency) | | 1 (if CONFIG[2:0] = 100) | | | Nestore | 0 = Consume 1-byte preamble before sending frame to MII output for fixed latency | | See "Strapping Options" section for details. | | 14.6 | 10Base-T | 1 = Restore received preamble to MII output | RW | 0 | | | Preamble<br>Restore | 0 = Remove all 7-bytes of preamble before sending frame (starting with SFD) to MII output | | | | 14.5:0 | Reserved | • | RO | 00 0001 | | | h – RXER Counter | L | | 1 11-111 | | 15.15:0 | RXER Counter | Receive error counter for Symbol Error frames | RO/SC | 0000h | | Register 1B | h – Interrupt Contr | · | | | | 1b.15 | Jabber | 1 = Enable Jabber Interrupt | RW | 0 | | | Interrupt<br>Enable | 0 = Disable Jabber Interrupt | | | | 1b.14 | Receive Error | 1 = Enable Receive Error Interrupt | RW | 0 | | | Interrupt<br>Enable | 0 = Disable Receive Error Interrupt | | | | 1b.13 | Page Received | 1 = Enable Page Received Interrupt | RW | 0 | | | Interrupt<br>Enable | 0 = Disable Page Received Interrupt | | | | 1b.12 | Parallel Detect | 1 = Enable Parallel Detect Fault Interrupt | RW | 0 | | | Fault Interrupt<br>Enable | 0 = Disable Parallel Detect Fault Interrupt | | | | 1b.11 | Link Partner | 1 = Enable Link Partner Acknowledge Interrupt | RW | 0 | | | Acknowledge<br>Interrupt<br>Enable | 0 = Disable Link Partner Acknowledge<br>Interrupt | | | | 1b.10 | Link Down | 1= Enable Link Down Interrupt | RW | 0 | | | Interrupt<br>Enable | 0 = Disable Link Down Interrupt | | | | 1b.9 | Remote Fault | 1 = Enable Remote Fault Interrupt | RW | 0 | | | Interrupt<br>Enable | 0 = Disable Remote Fault Interrupt | | | | 1b.8 | Link Up | 1 = Enable Link Up Interrupt | RW | 0 | | | Interrupt<br>Enable | 0 = Disable Link Up Interrupt | | | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |--------------|--------------------------|--------------------------------------------------------------|---------------------|---------| | 1b.7 | Jabber | 1 = Jabber occurred | RO/SC | 0 | | | Interrupt | 0 = Jabber did not occurred | | | | 1b.6 | Receive Error | 1 = Receive Error occurred | RO/SC | 0 | | | Interrupt | 0 = Receive Error did not occurred | | | | 1b.5 | Page Receive | 1 = Page Receive occurred | RO/SC | 0 | | | Interrupt | 0 = Page Receive did not occurred | | | | 1b.4 | Parallel Detect | 1 = Parallel Detect Fault occurred | RO/SC | 0 | | | Fault Interrupt | 0 = Parallel Detect Fault did not occurred | | | | 1b.3 | Link Partner | 1= Link Partner Acknowledge occurred | RO/SC | 0 | | | Acknowledge<br>Interrupt | 0= Link Partner Acknowledge did not occurred | | | | 1b.2 | Link Down | 1= Link Down occurred | RO/SC | 0 | | | Interrupt | 0= Link Down did not occurred | | | | 1b.1 | Remote Fault | 1= Remote Fault occurred | RO/SC | 0 | | | Interrupt | 0= Remote Fault did not occurred | | | | 1b.0 | Link Up | 1= Link Up occurred | RO/SC | 0 | | | Interrupt | 0= Link Up did not occurred | | | | Register 1El | n – PHY Control 1 | | · | | | 1e:15:14 | LED mode | [00] = LED1 : Speed | RW | 00 | | | | LED0: Link/Activity | | | | | | | | | | | | [01] = LED1 : Activity | | | | | | LED0 : Link | | | | | | | | | | | | [10], [11] = Reserved | | | | 1e.13 | Polarity | 0 = Polarity is not reversed | RO | | | | | 1 = Polarity is reversed | | | | 1e.12 | Reserved | | RO | 0 | | 1e.11 | MDI/MDI-X | 0 = MDI | RO | | | | State | 1 = MDI-X | | | | 1e:10:8 | Reserved | | | | | 1e:7 | Remote | 0 = Normal mode | RW | 0 | | | loopback | 1 = Remote (analog) loop back is enable | | | | 1e:6:0 | Reserved | | | | | Register 1FI | n – PHY Control 2 | | | | | 1f:15 | HP_MDIX | 0 = Micrel Auto MDI/MDI-X mode | RW | 1 | | | | 1 = HP Auto MDI/MDI-X mode | | | | 1f:14 | MDI/MDI-X | When Auto MDI/MDI-X is disabled, | RW | 0 | | | Select | 0 = MDI Mode | | | | | | Transmit on TX+/- (pins 7,6) and Receive on RX+/- (pins 5,4) | | | | | | 1 = MDI-X Mode | | | | | | Transmit on RX+/- (pins 5,4) and | | | | | | Receive on TX+/- (pins 7,6) | | | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |---------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------| | 1f:13 | Pairswap | 1 = Disable auto MDI/MDI-X | RW | 0 | | | Disable | 0 = Enable auto MDI/MDI-X | | | | 1f.12 | Energy Detect | 1 = Presence of signal on RX+/- analog wire pair | RO | 0 | | | | 0 = No signal detected on RX+/- | | | | 1f.11 | Force Link | 1 = Force link pass | RW | 0 | | | | 0 = Normal link operation | | | | | | This bit bypasses the control logic and allow transmitter to send pattern even if there is no link. | | | | 1f.10 | Power Saving | 1 = Enable power saving | RW | 0 | | | | 0 = Disable power saving | | | | | | If power saving mode is enabled and the cable is disconnected, the RXC clock output (in MII mode) is disabled. RXC clock is enabled after the cable is connected and link is established. | | | | 1f.9 | Interrupt Level | 1 = Interrupt pin active high | RW | 0 | | | | 0 = Interrupt pin active low | | | | 1f.8 | Enable Jabber | 1 = Enable jabber counter | RW | 1 | | | | 0 = Disable jabber counter | | | | 1f.7 | Auto- | 1 = Auto-negotiation process completed | RW | 0 | | | Negotiation<br>Complete | 0 = Auto-negotiation process not completed | | | | 1f.6 | Enable Pause | 1 = Flow control capable | RO | 0 | | | (Flow Control) | 0 = No flow control capability | | | | 1f.5 | PHY Isolate | 1 = PHY in isolate mode | RO | 0 | | | | 0 = PHY in normal operation | | | | 1f.4:2 | Operation | [000] = still in auto-negotiation | RO | 000 | | | Mode<br>Indication | [001] = 10Base-T half-duplex | | | | | malcation | [010] = 100Base-TX half-duplex | | | | | | [011] = reserved | | | | | | [101] = 10Base-T full-duplex | | | | | | [110] = 100Base-TX full-duplex | | | | | | [111] = reserved | | | | 1f.1 | Enable SQE | 1 = Enable SQE test | RW | 0 | | | test | 0 = Disable SQE test | | | | 1f.0 | Disable Data | 1 = Disable scrambler | RW | 0 | | | Scrambling | 0 = Enable scrambler | | | #### Note: 1. RW = Read/Write. RO = Read only. SC = Self-cleared. LH = Latch high. LL = Latch low. # Absolute Maximum Ratings<sup>(1)</sup> # Operating Ratings<sup>(2)</sup> | Supply Voltage | | |--------------------------------------------------------------------|----------------| | (V <sub>DDPLL 1.8</sub> ) | 0.5V to +2.4V | | (V <sub>DDIO_3.3</sub> , V <sub>DDA_3.3</sub> ) | 0.5V to +4.0V | | Input Voltage (all inputs) | 0.5V to +4.0V | | Output Voltage (all outputs) | 0.5V to +4.0V | | Lead Temperature (soldering, 10sec.) | | | Storage Temperature (T <sub>s</sub> )<br>ESD Rating <sup>(3)</sup> | 55°C to +150°C | | ESD Rating <sup>(3)</sup> | 6kV | | | | | Supply Voltage | | |----------------------------------------------------|-----------------| | (V <sub>DDIO 3.3</sub> , V <sub>DDA 3.3</sub> )+3. | 135V to +3.465V | | Extended Ambient Temperature (T <sub>A</sub> ) | -40°C to +125°C | | Maximum Junction Temperature (T <sub>J</sub> Max) | 135°C | | Maximum Case Temperature (T <sub>C</sub> Max) | 150°C | | Thermal Resistance (θ <sub>JA</sub> ) | 34°C/W | | Thermal Resistance ( $\theta_{JC}$ ) | 6°C/W | # **Electrical Characteristics** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------------------|-----------------------------------------------------|------|------|---------------|-------| | Supply Cu | urrent <sup>(4)</sup> | | • | | | | | I <sub>DD1</sub> | 100Base-TX | Chip only (no transformer); | | 53.0 | | mA | | | | Full-duplex traffic @ 100% utilization | | | | | | I <sub>DD2</sub> | 10Base-T | Chip only (no transformer); | | 38.0 | | mA | | | | Full-duplex traffic @ 100% utilization | | | | | | $I_{DD3}$ | Power Saving Mode | Ethernet cable disconnected (reg. 1F.10 = 1) | | 32.0 | | mA | | $I_{DD4}$ | Power Down Mode | Software power down (reg. 0.11 = 1) | | 4.0 | | mA | | TTL Input | s | | | | | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | | V | | V <sub>IL</sub> | Input Low Voltage | | | | 0.8 | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = GND ~ VDDIO | | -10 | 10 | μA | | TTL Outpo | uts | | | | | | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -4mA | 2.4 | | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 4mA | | | 0.4 | V | | I <sub>oz</sub> | Output Tri-State Leakage | | | | 10 | μA | | LED Outp | uts | | | | | | | I <sub>LED</sub> | Output Drive Current | Each LED pin (LED0, LED1) | | 8 | | mA | | 100Base- | TX Transmit (measured differentia | ally after 1:1 transformer) | | | | | | Vo | Peak Differential Output Voltage | 100Ω termination across differential output | 0.95 | | 1.05 | V | | $V_{IMB}$ | Output Voltage Imbalance | 100Ω termination across differential output | | | 2 | % | | t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time | | 3 | | 5 | ns | | | Rise/Fall Time Imbalance | | 0 | | 0.5 | ns | | | Duty Cycle Distortion | | | | <u>+</u> 0.25 | ns | | | Overshoot | | | | 5 | % | | $V_{SET}$ | Reference Voltage of ISET | | | 0.65 | | V | | | Output Jitter | Peak-to-peak | | 0.7 | 1.4 | ns | | 10Base-T | Transmit (measured differentially | after 1:1 transformer) | | | | | | V <sub>P</sub> | Peak Differential Output Voltage | 100 $\Omega$ termination across differential output | 2.2 | | 2.8 | V | | | Jitter Added | Peak-to-peak | | | 3.5 | ns | | t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time | | | 25 | | ns | | 10Base-T | Receive | | | | | | | $V_{SQ}$ | Squelch Threshold | 5MHz square wave | | 400 | | mV | | | | | | | | | #### Notes: 1. Exceeding the absolute maximum rating may damage the device. Stresses greater than the absolute maximum rating may cause permanent damage to the device. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. - 2. The device is not guaranteed to function outside its operating rating. - 3. Devices are ESD sensitive. Handling precautions recommended. Human body model, 1.5k in series with 100pF. - 4. Current consumption is for the single 3.3V supply KSZ8041NLJ device only, and includes the 1.8V supply voltage (V<sub>DDPLL\_1.8</sub>) that is provided by the KSZ8041NLJ. The PHY port's transformer consumes an additional 45mA @ 3.3V for 100Base-TX and 70mA @ 3.3V for 10Base-T. # **Timing Diagrams** ## MII SQE Timing (10Base-T) Figure 7. MII SQE Timing (10Base-T) | Timing Parameter | Description | Min | Тур | Max | Unit | |-------------------|----------------------------------------|-----|-----|-----|------| | t <sub>P</sub> | TXC period | | 400 | | ns | | t <sub>WL</sub> | TXC pulse width low | | 200 | | ns | | t <sub>WH</sub> | TXC pulse width high | | 200 | | ns | | t <sub>SQE</sub> | COL (SQE) delay after TXEN de-asserted | | 2.5 | | μs | | t <sub>SQEP</sub> | COL (SQE) pulse duration | | 1.0 | | μs | Table 6. MII SQE Timing (10Base-T) Parameters # MII Transmit Timing (10Base-T) Figure 8. MII Transmit Timing (10Base-T) | Timing Parameter | Description | | Тур | Max | Unit | |-------------------|---------------------------------------|----|-----|-----|------| | t <sub>P</sub> | TXC period | | 400 | | ns | | t <sub>WL</sub> | TXC pulse width low | | 200 | | ns | | t <sub>WH</sub> | TXC pulse width high | | 200 | | ns | | t <sub>SU1</sub> | TXD[3:0] setup to rising edge of TXC | 10 | | | ns | | t <sub>SU2</sub> | TXEN setup to rising edge of TXC | 10 | | | ns | | t <sub>HD1</sub> | TXD[3:0] hold from rising edge of TXC | 0 | | | ns | | t <sub>HD2</sub> | TXEN hold from rising edge of TXC | 0 | | | ns | | t <sub>CRS1</sub> | TXEN high to CRS asserted latency | | 160 | | ns | | t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency | | 510 | | ns | Table 7. MII Transmit Timing (10Base-T) Parameters # MII Receive Timing (10Base-T) Figure 9. MII Receive Timing (10Base-T) | Timing Parameter | Description | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------------|-----|-----|-----|------| | t <sub>P</sub> | RXC period | | 400 | | ns | | t <sub>WL</sub> | RXC pulse width low | | 200 | | ns | | t <sub>WH</sub> | RXC pulse width high | | 200 | | ns | | t <sub>OD</sub> | (RXD[3:0], RXER, RXDV) output delay from rising edge of RXC | 182 | | 225 | ns | | t <sub>RLAT</sub> | CRS to (RXD[3:0], RXER, RXDV) latency | | 6.5 | | μs | Table 8. MII Receive Timing (10Base-T) Parameters # MII Transmit Timing (100Base-TX) Figure 10. MII Transmit Timing (100Base-TX) | Timing Parameter | Description | | Тур | Max | Unit | |-------------------|---------------------------------------|----|-----|-----|------| | t <sub>P</sub> | TXC period | | 40 | | ns | | t <sub>WL</sub> | TXC pulse width low | | 20 | | ns | | t <sub>WH</sub> | TXC pulse width high | | 20 | | ns | | t <sub>SU1</sub> | TXD[3:0] setup to rising edge of TXC | 10 | | | ns | | t <sub>SU2</sub> | TXEN setup to rising edge of TXC | 10 | | | ns | | t <sub>HD1</sub> | TXD[3:0] hold from rising edge of TXC | 0 | | | ns | | t <sub>HD2</sub> | TXEN hold from rising edge of TXC | 0 | | | ns | | t <sub>CRS1</sub> | TXEN high to CRS asserted latency | | 34 | | ns | | t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency | | 33 | | ns | Table 9. MII Transmit Timing (100Base-TX) Parameters # MII Receive Timing (100Base-TX) Figure 11. MII Receive Timing (100Base-TX) | Timing Parameter | Description | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------------|-----|-----|-----|------| | t <sub>P</sub> | RXC period | | 40 | | ns | | t <sub>WL</sub> | RXC pulse width low | | 20 | | ns | | t <sub>WH</sub> | RXC pulse width high | | 20 | | ns | | t <sub>OD</sub> | (RXD[3:0], RXER, RXDV) output delay from rising edge of RXC | 19 | | 25 | ns | | t <sub>RLAT</sub> | CRS to RXDV latency | | 140 | | ns | | | CRS to RXD[3:0] latency | | 52 | | ns | | | CRS to RXER latency | | 60 | | ns | Table 10. MII Receive Timing (100Base-TX) Parameters ## **RMII Timing** Figure 12. RMII Timing – Data Received from RMII Figure 13. RMII Timing – Data Input to RMII | Timing Parameter | Description | Min | Тур | Max | Unit | |------------------|--------------|-----|-----|-----|------| | t <sub>cyc</sub> | Clock cycle | | 20 | | ns | | t <sub>1</sub> | Setup time | 4 | | | ns | | t <sub>2</sub> | Hold time | 2 | | | ns | | t <sub>od</sub> | Output delay | 3 | | 9 | ns | **Table 11. RMII Timing Parameters** ## **Auto-Negotiation Timing** Figure 14. Auto-Negotiation Fast Link Pulse (FLP) Timing | Timing Parameter | ng Parameter Description | | Тур | Max | Units | |-------------------|------------------------------------------|------|-----|------|-------| | t <sub>BTB</sub> | FLP Burst to FLP Burst | 8 | 16 | 24 | ms | | t <sub>FLPW</sub> | FLP Burst width | | 2 | | ms | | t <sub>PW</sub> | Clock/Data Pulse width | | 100 | | ns | | t <sub>CTD</sub> | Clock Pulse to Data Pulse | 55.5 | 64 | 69.5 | μs | | tctc | Clock Pulse to Clock Pulse | 111 | 128 | 139 | μs | | | Number of Clock/Data Pulse per FLP Burst | 17 | | 33 | | Table 12. Auto-Negotiation Fast Link Pulse (FLP) Timing Parameters # **MDC/MDIO Timing** Figure 15. MDC/MDIO Timing | Timing Parameter | g Parameter Description | | Тур | Max | Unit | |-------------------|-------------------------------------------------|----|-----|-----|------| | t <sub>P</sub> | MDC period | | 400 | | ns | | t <sub>1MD1</sub> | MDIO (PHY input) setup to rising edge of MDC | 10 | | | ns | | t <sub>MD2</sub> | MDIO (PHY input) hold from rising edge of MDC | 4 | | | ns | | t <sub>MD3</sub> | MDIO (PHY output) delay from rising edge of MDC | | 222 | | ns | Table 13. MDC/MDIO Timing Parameters ## **Reset Timing** The KSZ8041NLJ reset timing requirement is summarized in the following figure and table. Figure 16. Reset Timing | Parameter | Description | Min | Max | Units | |-----------------|-------------------------------------|-----|-----|-------| | t <sub>sr</sub> | Stable supply voltage to reset high | 10 | | ms | | t <sub>cs</sub> | Configuration setup time | 5 | | ns | | t <sub>ch</sub> | Configuration hold time | 5 | | ns | | t <sub>rc</sub> | Reset to strap-in pin output | 6 | | ns | **Table 14. Reset Timing Parameters** After the de-assertion of reset, it is recommended to wait a minimum of 100µs before starting programming on the MIIM (MDC/MDIO) Interface. ## **Reset Circuit** The following reset circuit is recommended for powering up the KSZ8041NLJ if reset is triggered by the power supply. Figure 17. Recommended Reset Circuit The following reset circuit is recommended for applications where reset is driven by another device (e.g., CPU or FPGA). At power-on-reset, R, C and D1 provide the necessary ramp rise time to reset the KSZ8041NLJ device. The RST\_OUT\_n from CPU/FPGA provides the warm reset after power up. Figure 18. Recommended Reset Circuit for interfacing with CPU/FPGA Reset Output. April 2010 40 M9999-040110-1.0 # **Reference Circuits for LED Strapping Pins** The following figure shows the reference circuits for pull-up, float and pull-down on the LED1 and LED0 strapping pins. Figure 19. Reference Circuits for LED Strapping Pins ### **Selection of Isolation Transformer** A 1:1 isolation transformer is required at the line interface. An isolation transformer with integrated common-mode chokes is recommended for exceeding FCC requirements. The following table gives recommended transformer characteristics. | Parameter | Value | Test Condition | |----------------------------------|-------------|--------------------| | Turns ratio | 1 CT : 1 CT | | | Open-circuit inductance (min.) | 350µH | 100mV, 100kHz, 8mA | | Leakage inductance (max.) | 0.4µH | 1MHz (min.) | | Inter-winding capacitance (max.) | 12pF | | | D.C. resistance (max.) | 0.9Ω | | | Insertion loss (max.) | -1.0dB | 0MHz – 65MHz | | HIPOT (min.) | 1500Vrms | | **Table 15. Transformer Selection Criteria** The Pulse Engineering device in the following table gives the recommended transformer configuration. At the time of publication, there is no extended high temperature magnetic available. Contact magnetic vendor for availability of extended high temperature rated $(-40^{\circ}\text{C to} + 125^{\circ}\text{C})$ transformer. | Magnetic Manufacturer | Part Number | Auto MDI-X | Number of Port | |-----------------------|-------------|------------|----------------| | Pulse Engineering | HX1188NL | Yes | 1 | Table 16. Single Port Magnetic – Recommended Transformer Configuration # **Selection of Reference Crystal** | Characteristics | Value | Units | |---------------------------|-------|-------| | Frequency | 25 | MHz | | Frequency tolerance (max) | ±50 | ppm | | Load capacitance (max) | 22 | pF | | Series resistance | 40 | Ω | **Table 17. Typical Reference Crystal Characteristics** ## **Package Information** 32-Pin (5mm x 5mm) MLF® Package #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2010 Micrel, Incorporated.