

### High Efficiency 700mA Current-Mode Synchronous Buck DC/DC Regulator, 1MHz

#### **TRIUNE PRODUCTS**

#### Features

- Fixed output voltage choices: 1.5V, 1.8V, 2.5V, 3.3V, and 5V Adjustable version output voltage range: 0.9V to 5V
- Wide input voltage range 4.5V to 16V (18V Abs Max)
- 1MHz +/- 10% fixed switching frequency
- Continuous output current: 700mA
- High efficiency up to 90%
- Current mode PWM control with PFM mode for improved light load efficiency
- Voltage supervisor for VOUT reported at the PG pin
- Input supply under voltage lockout
- Soft start for controlled startup with no overshoot
- Full protection for over-current, over-temperature, and VOUT over-voltage
- Less than 10µA in standby mode
- Low external component count
- Product is lead-free, Halogen Free, RoHS / WEEE compliant

#### **Summary Specification**

- Junction operating temperature -40 °C to 125 °C
- Packaged in a 16pin QFN (3x3)

#### Description

The TS30111 is a DC/DC synchronous switching regulator with fully integrated power switches, internal compensation, and full fault protection. The switching frequency of 1MHz enables the use of small filter components resulting in minimal board space and reduced BOM costs.

The TS30111 utilizes current mode feedback in normal regulation PWM mode. When the regulator is placed in standby (EN is low), the device draws less than 10µA quiescent current.

The TS30111 integrates a wide range of protection circuitry including input supply under-voltage lockout, output voltage soft start, current limit, and thermal shutdown.

The TS30111 includes supervisory reporting through the PG (Power Good) open drain output to interface other components in the system.

#### **Applications**

- On-card switching regulators
- Set-top box, DVD, LCD, LED supply

#### Adjustable Output Fixed Output BS BST CBST VCC) vcc vcc` /CCvsv → VOUT > VOUT VSV RTOF Cour S30111 S30111 FB FE VOU. 10 kohm EN > FN (optional) FN 10 kohm EN > (optional → PG PG PG PG

### **Typical Applications**

### **Product Ordering Information**

| Part Number Description |                               |  |  |
|-------------------------|-------------------------------|--|--|
| TS30111-M000QFNR        | 1MHz Sync Buck, 700mA – Adj V |  |  |
| TS30111-M015QFNR        | 1MHz Sync Buck, 700mA - 1.5V  |  |  |
| TS30111-M018QFNR        | 1MHz Sync Buck, 700mA - 1.8V  |  |  |
| TS30111-M025QFNR        | 1MHz Sync Buck, 700mA - 2.5V  |  |  |
| TS30111-M033QFNR        | 1MHz Sync Buck, 700mA - 3.3V  |  |  |
| TS30111-M050QFNR        | 1MHz Sync Buck, 700mA – 5.0V  |  |  |

### **Marking Information**



| Top Mark : | Top Mark : Legend |                                                                                 |  |  |  |
|------------|-------------------|---------------------------------------------------------------------------------|--|--|--|
| Line 1     | Logo              |                                                                                 |  |  |  |
| Line 2     | 30111             | Device Identification                                                           |  |  |  |
| Line 3     | •                 | Pin 1 Mark                                                                      |  |  |  |
|            | VL                | Voltage Level; 15 =1.5V; 18 = 1.8V; 25 = 2.5V; 33 = 3.3V; 50 = 5.0V; 00 = Adj V |  |  |  |
|            | М                 | Month Code: Jan – Sept = 1 – 9; Oct = A; Nov = B; Dec = C                       |  |  |  |
|            | Y                 | Year Code: A = 2011; B = 2012; C = 2013;                                        |  |  |  |

#### Pinout



Figure 1: 16 Lead 3x3 QFN, Top View

### **Pin Description**

| Pin # | Pin Name | Pin Function           | Description                                                                                                    |
|-------|----------|------------------------|----------------------------------------------------------------------------------------------------------------|
| 1     | VSW      | Switching Voltage Node | Connected to 3.3µH (typical) inductor                                                                          |
| 2     | VCC      | Input Voltage          | Input voltage                                                                                                  |
| 3     | VCC      | Input Voltage          | Input voltage                                                                                                  |
| 4     | GND      | GND                    | Primary ground for the majority of the device except the low-side power FET                                    |
| 5     | FB       | Feedback Input         | Regulator FB Voltage. Connects to $V_{out}$ for fixed mode and the output resistor divider for adjustable mode |
| 6     | NC       | No Connect             | Not Connected                                                                                                  |
| 7     | NC       | No Connect             | Not Connected                                                                                                  |
| 8     | PG       | Power Good Output      | Open-drain output                                                                                              |
| 9     | EN       | Enable Input           | Above 2.2V the device is enabled. GND the pin to put device in standby mode. Includes internal pull-up         |
| 10    | BST      | Bootstrap Capacitor    | Bootstrap capacitor for the high-side FET gate driver.<br>22nF ceramic capacitor from BST pin to VSW pin       |
| 11    | VCC      | Input Voltage          | Input Voltage                                                                                                  |
| 12    | VSW      | Switching Voltage Node | Connected to 3.3µH (typical) inductor                                                                          |
| 13    | VSW      | Switching Voltage Node | Connected to 3.3µH (typical) inductor                                                                          |
| 14    | PGND     | Power GND              | GND supply for internal low-side FET/integrated diode                                                          |
| 15    | PGND     | Power GND              | GND supply for internal low-side FET/integrated diode                                                          |
| 16    | VSW      | Switching Voltage Node | Connected to 3.3µH (typical) inductor                                                                          |

### **Thermal Characteristics**

| Package QFN | θ <sub>JA</sub> (°C/W) (See Note 4) | θ <sub>JC</sub> (°C/W) (See Note 5) |
|-------------|-------------------------------------|-------------------------------------|
| 16 pin      | 50                                  | 3.9                                 |

(4) This assumes a FR4 board only. (5) This assumes a 1 Oz. Copper JEDEC standard board with thermal vias – See Exposed Pad section and application note for more information.

### **Functional Block Diagram**



Figure 2: TS30111 Block Diagram



Figure 3: Monitor & Control Logic Functionality

#### **Absolute Maximum Ratings**

Over operating free-air temperature range unless otherwise noted<sup>(1, 2)</sup>

| Parameter                                     | Value           | Unit |
|-----------------------------------------------|-----------------|------|
| VCC                                           | -0.3 to 18      | V    |
| BST                                           | -0.3 to (VCC+6) | V    |
| VSW                                           | -1 to 18        | V    |
| EN, PG, FB                                    | -0.3 to 6       | V    |
| Electrostatic Discharge – Human Body Model    | +/-2k           | V    |
| Electrostatic Discharge – Charge Device Model | +/-500          | V    |
| Lead Temperature (soldering, 10 seconds)      | 260             | °C   |

Notes:

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### **Thermal Characteristics**

| Symbol            | nbol Parameter Value                        |            | Unit |
|-------------------|---------------------------------------------|------------|------|
| θ <sub>JA</sub>   | Thermal Resistance Junction to Air (Note 1) | 50         | °C/W |
| T <sub>stg</sub>  | Storage Temperature Range                   | -65 to 150 | °C   |
| T <sub>JMAX</sub> | Maximum Junction Temperature                | 150        | °C   |
| T,                | Operating Junction Temperature Range        | -40 to 125 | °C   |

Note 1: Assumes 16LD 3x3 QFN with hi-K JEDEC board and 13.5 inch2 of 1 oz Cu

#### **Recommended Operating Conditions**

| Symbol               | Parameter                                            | Min  | Тур | Мах  | Unit |
|----------------------|------------------------------------------------------|------|-----|------|------|
| V <sub>cc</sub>      | Input Operating Voltage                              | 4.5  | 12  | 16   | V    |
| C <sub>BST</sub>     | Bootstrap Capacitor                                  | 17.6 | 22  | 26.4 | nF   |
| L <sub>OUT</sub>     | Output Filter Inductor Typical Value (Note 1)        |      | 3.3 |      | μН   |
| C <sub>OUT</sub>     | Output Filter Capacitor Typical Value (Note 2)       |      | 22  |      | μF   |
| C <sub>OUT-ESR</sub> | Output Filter Capacitor ESR                          | 2    |     | 100  | mΩ   |
| CBYPASS              | Input Supply Bypass Capacitor Typical Value (Note 3) | 8    | 10  |      | μF   |

Note 1: For best performance, an inductor with a saturation current rating higher than the maximum V<sub>out</sub> load requirement plus the inductor current ripple.

Note 2: For best performance, a low ESR ceramic capacitor should be used.

Note 3: For best performance, a low ESR ceramic capacitor should be used. If C<sub>BYPASS</sub> is not a low ESR ceramic capacitor, a 0.1µF ceramic capacitor should be added in parallel to C<sub>BYPASS</sub>.

### **Electrical Characteristics**

Electrical characteristics,  $T_{J} = -40^{\circ}$ C to 125°C,  $V_{CC} = 12V$  (unless otherwise noted)

| Symbol                   | Parameter                                          | Condition                                                  | Min | Тур  | Мах  | Unit |
|--------------------------|----------------------------------------------------|------------------------------------------------------------|-----|------|------|------|
| V <sub>cc</sub> Supply V | oltage                                             |                                                            |     |      |      |      |
| V <sub>cc</sub>          | Input Supply Voltage                               |                                                            | 4.5 |      | 16   | V    |
| I <sub>CC-NORM</sub>     | Quiescent current<br>Normal Mode                   | $V_{cc} = 12V, I_{LOAD} = 0A$                              |     | 5.2  |      | mA   |
| CC-NOSWITCH              | Quiescent current<br>Normal Mode – Non-switching   | V <sub>CC</sub> =12V, I <sub>LOAD</sub> =0A, Non-switching |     | 2.3  |      | mA   |
| I <sub>CC-STBY</sub>     | Quiescent current<br>Standby Mode                  | $V_{cc} = 12V, V_{EN} = 0V$                                |     | 5    | 10   | μA   |
| VCC Under V              | oltage Lockout                                     |                                                            |     |      |      |      |
| V <sub>cc-uv</sub>       | Input Supply Under Voltage<br>Threshold            | V <sub>cc</sub> Increasing                                 |     | 4.3  |      | V    |
| VCC <sub>-UV_HYST</sub>  | Input Supply Under Voltage<br>Threshold Hysteresis |                                                            |     | 350  |      | mV   |
| osc                      |                                                    |                                                            |     |      |      |      |
| f <sub>osc</sub>         | Oscillator Frequency                               |                                                            |     | 1    |      | MHz  |
| PG Open Dra              | in Output                                          |                                                            |     |      |      |      |
| t <sub>PG</sub>          | PG Release Timer                                   |                                                            |     | 10   |      | ms   |
| I <sub>OH-PG</sub>       | High-Level Output Leakage                          | V <sub>PG</sub> =5V                                        |     | 0.5  |      | μΑ   |
| V <sub>OL-PG</sub>       | Low-Level Output Voltage                           | I <sub>PG</sub> = -0.3mA                                   |     |      | 0.01 | V    |
| EN/nLP Inpu              | t Voltage Thresholds                               |                                                            |     |      |      |      |
| V <sub>IH-EN</sub>       | High Level Input Voltage                           |                                                            | 2.2 |      |      | V    |
| V <sub>IL-EN</sub>       | Low Level Input Voltage                            |                                                            |     |      | 0.8  | V    |
| V <sub>HYST-EN</sub>     | Input Hysteresis                                   |                                                            |     | 480  |      | mV   |
|                          | EN Input Leakage                                   | V <sub>EN</sub> =5V                                        |     | 3.5  |      | μΑ   |
| I <sub>IN-EN</sub>       | Litinpat Leakage                                   | V <sub>EN</sub> =0V                                        |     | -1.5 |      | μΑ   |
| Thermal Shu              | tdown                                              |                                                            |     |      |      |      |
| TSD                      | Thermal Shutdown Junction Temperature              | Note: not tested in production                             | 150 | 170  |      | °C   |
| TSD <sub>HYST</sub>      | TSD Hysteresis                                     | Note: not tested in production                             |     | 10   |      | °C   |

### **Regulator Characteristics**

Electrical characteristics,  $T_{_J} = -40^{\circ}$ C to 125°C,  $V_{_{CC}} = 12V$  (unless otherwise noted)

| Symbol                   | Parameter                                 | Condition                 | Min | Тур                   | Мах | Unit |
|--------------------------|-------------------------------------------|---------------------------|-----|-----------------------|-----|------|
| Switch Mode R            | egulator: L=3.3μH and C=22μF              |                           |     |                       |     |      |
| V <sub>OUT-PWM</sub>     | Output Voltage Error in PWM Mode          | I <sub>LOAD</sub> =700 mA |     | ±2%                   |     | V    |
| V <sub>OUT-PFM</sub>     | Output Voltage Tolerance in PFM Mode      | $I_{LOAD} = 0A$           |     | V <sub>OUT</sub> + 1% |     | V    |
| D                        | High Side Switch On Resistance            | I <sub>vsw</sub> = -700mA |     | 240                   |     | mΩ   |
| R <sub>DSON</sub>        | Low Side Switch On Resistance             | I <sub>vsw</sub> = 700mA  |     | 160                   |     | mΩ   |
| I <sub>out</sub>         | Output Current                            |                           |     |                       | 700 | mA   |
| I <sub>ocd</sub>         | Over Current Detect                       | HS switch current         |     | 1.2                   |     | А    |
| FB <sub>TH</sub>         | Feedback Reference<br>(Adjustable Mode)   | (Note 2)                  |     | 0.9                   |     | V    |
| FB <sub>TH-TOL</sub>     | Feedback Reference<br>Absolute Tolerance  | (Note 2)                  |     | 1.5                   |     | %    |
| t <sub>ss</sub>          | Soft start Ramp Time                      |                           |     | 4                     |     | ms   |
| FB <sub>TH-PFM</sub>     | PFM Mode FB Comparator Threshold          |                           |     | V <sub>OUT</sub> + 1% |     | V    |
| V <sub>OUT-UV</sub>      | V <sub>out</sub> Under Voltage Threshold  |                           |     | 93% V <sub>OUT</sub>  |     |      |
| V <sub>OUT-UV_HYST</sub> | V <sub>out</sub> Under Voltage Hysteresis |                           |     | 1.5% V <sub>OUT</sub> |     |      |
| V <sub>OUT-OV</sub>      | V <sub>ou T</sub> Over Voltage Threshold  |                           |     | 103% V <sub>OUT</sub> |     |      |
| V <sub>OUT-OV_HYST</sub> | V <sub>out</sub> Over Voltage Hysteresis  |                           |     | 1% V <sub>OUT</sub>   |     |      |
| DUTY <sub>MAX</sub>      | Max Duty Cycle                            | (Note 1)                  | 95% | 97%                   | 99% |      |

Note 1: Regulator VSW pin is forced off for 240ns every 8 cycles to ensure the BST cap is replenished. Note 2: For the adjustable version, the ratio of VCC/V<sub>out</sub> cannot exceed 16.

# Functional Description

The TS30111 current-mode synchronous step-down power supply product is ideal for use in the commercial, industrial, and automotive market segments. It includes flexibility to be used for a wide range of output voltages and is optimized for high efficiency power conversion with low RDSON integrated synchronous switches. A 1MHz internal switching frequency facilitates low cost LC filter combinations. Additionally, the fixed output versions enable a minimum external component count to provide a complete regulation solution with only 4 external components: an input bypass capacitor, an inductor, an output capacitor, and the bootstrap capacitor. The regulator automatically transitions between PFM and PWM mode to maximize efficiency for the load demand.

The TS30111 was designed to provide these system benefits:

- Reduced board real estate
- Lower system cost
  - Lower cost inductor
  - Low external parts count
- Ease of design
  - Bill of Materials and suggested board layout provided
  - Power Good output
  - Integrated compensation network
  - Wide input voltage range
- Robust solution
  - Over current, over voltage and over temperature protection

## **Detailed Pin Description**

#### Unregulated input, VCC

This terminal is the unregulated input voltage source for the IC. It is recommended that a  $10\mu F$  bypass capacitor be placed close to the device for best performance. Since this is the main supply for the IC, good layout practices need to be followed for this connection.

#### Bootstrap control, BST

This terminal will provide the bootstrap voltage required for the upper internal NMOS switch of the buck regulator. An external ceramic capacitor placed between the BST input terminal and the VSW pin will provide the necessary voltage for the upper switch. In normal operation the capacitor is re-charged on every low side synchronous switching action. In the case of where the switch mode approaches 100% duty cycle for the high side FET, the device will automatically reduce the duty cycle switch to a minimum off time on every 8th cycle to allow this capacitor to re-charge.

#### Sense feedback, FB

This is the input terminal for the output voltage feedback. For the fixed mode versions, this should be hooked directly to  $V_{out}$ . The connection on the PCB should be kept as short as possible, and should be made as close as possible to the capacitor. The trace should not be shared with any other connection. (Figure 23)

For adjustable mode versions, this should be connected to the external resistor divider. To choose the resistors, use the following equation:

$$V_{OUT} = 0.9 (1 + R_{TOP}/R_{BOT})$$

The input to the FB pin is high impedance, and input current should be less than 100nA. As a result, good layout practices are required for the feedback resistors and feedback traces. When using the adjustable version, the feedback trace should be kept as short as possible and minimum width to reduce stray capacitance and to reduce the injection of noise.

For the adjustable version, the ratio of VCC/V $_{\rm \tiny OUT}$  cannot exceed 16.

#### Switching output, VSW

This is the switching node of the regulator. It should be connected directly to the  $3.3\mu$ H inductor with a wide, short trace and to one end of the Bootstrap capacitor. It is switching between VCC and PGND at the switching frequency.

#### Ground, GND

This ground is used for the majority of the device including the analog reference, control loop, and other circuits.

#### Power Ground, PGND

This is a separate ground connection used for the low side synchronous switch to isolate switching noise from the rest of the device. (Figure 15)

#### Enable, EN

This is the input terminal to activate the regulator. The input threshold is TTL/CMOS compatible. It also has an internal pull-up to ensure a stable state if the pin is disconnected.

#### Power Good Output, PG

This is an open drain, active low output. The switched mode output voltage is monitored and the PG line will remain low until the output voltage reaches the  $V_{OUT-UV}$  threshold. Once the internal comparator detects the output voltage is above the desired threshold, an internal delay timer is activated and the PG line is de-asserted to high once this delay timer expires. In the event the output voltage decreases below VOUT-UV, the PG line will be asserted low and remain low until the output rises above  $V_{OUT-UV}$  and the delay timer times out. See Figure 2 for the circuit schematic for the PG signal.

#### **Internal Protection Details**

#### **Internal Current Limit**

The current through the high side FET is sensed on a cycle by cycle basis and if current limit is reached, it will abbreviate the cycle. In addition, the device senses the FB pin to identify hard short conditions and will direct the VSW output to skip 4 cycles if current limit occurs when FB is low. This allows current built up in the inductor during the minimum on time to decay sufficiently. Current limit is always active when the regulator is enabled. Soft start ensures current limit does not prevent regulator startup.

Under extended over current conditions (such as a short), the device will automatically disable. Once the over current condition is removed, the device returns to normal operation automatically. (Alternately the factory can configure the device's NVM to shutdown the regulator if an extended over current event is detected and require a toggle of the Enable pin to return the device to normal operation.)

#### **Thermal Shutdown**

If the temperature of the die exceeds 170°C (typical), the VSW outputs will tri-state to protect the device from damage. The PG and all other protection circuitry will stay active to inform the system of the failure mode. Once the device cools to 160°C (typical), the device will start up again, following the normal soft start sequence. If the device reaches 170°C, the shutdown/ restart sequence will repeat.

#### **Reference Soft Start**

The reference in this device is ramped at a rate of 4ms to prevent the output from overshoot during startup. This ramp restarts whenever there is a rising edge sensed on the Enable pin. This occurs in both the fixed and adjustable versions. During the soft start ramp, current limit is still active, and will still protect the device in case of a short on the output.

#### **Output Overvoltage**

If the output of the regulator exceeds 103% of the regulation voltage, the VSW outputs will tri-state to protect the device from damage. This check occurs at the start of each switching cycle. If it occurs during the middle of a cycle, the switching for that cycle will complete, and the VSW outputs will tri-state at the beginning of the next cycle.

#### VCC Under-Voltage Lockout

The device is held in the off state until VCC reaches 4.3V (typical). There is a 300mV hysteresis on this input, which requires the input to fall below 4V (typical) before the device will disable.

### **Typical Performance Characteristics**

VCC = 12V,  $C_{_{OUT}}$  = 2 x 22  $\mu F$  (unless otherwise noted)



Figure 6. 100mA to 1A Load Step (V $_{\rm cc}{=}12V,V_{\rm out}{=}3.3V)$ 



#### **Typical Performance Characteristics**

VCC = 12V,  $C_{out} = 2 \times 22 \mu F$  (unless otherwise noted)



Figure 13. Input Current vs. Temperature (No load, No switching)

### **Typical Application Schematic**



Figure 14: TS30111 Application Schematic

A minimal schematic suitable for most applications is shown on page 1. Figure 14 includes optional components that may be considered to address specific issues as listed in the External Component Selection section.

### **PCB Layout**

For proper operation and minimum EMI, care must be taken during PCB layout. An improper layout can lead to issues such as poor stability and regulation, noise sensitivity and increased EMI radiation. The main guidelines are the following:

- provide low inductive and resistive paths for loops with high di/dt,
- provide low capacitive paths with respect to all the other nodes for traces with high di/dt,
- sensitive nodes not assigned to power transmission should be referenced to the analog signal ground (GND) and be always separated from the power ground (PGND).

The negative ends of  $C_{BYPASS'} C_{OUT}$  and the Schottky diode  $D_{CATCH}$  (optional) should be placed close to each other and connected using a wide trace. Vias must be used to connect the PGND node to the ground plane. The PGND node must be placed as close as possible to the TS30111 PGND pins to avoid additional voltage drop in traces.

The bypass capacitor  $C_{BYPASS}$  (optionally paralleled to a 0.1µF capacitor) must be placed close to the VCC pins of TS30111.

The inductor must be placed close to the VSW pins and connected directly to  $C_{OUT}$  in order to minimize the area between the VSW pin, the inductor, the  $C_{OUT}$  capacitor and the PGND pins. The trace area and length of the switching nodes VSW and BST should be minimized.

For the adjustable output voltage version of the TS30111, feedback resistors  $R_{BOT}$  and  $R_{TOP}$  are required for Vout settings greater than 0.9V and should be placed close to the TS30111 in order to keep the traces of the sensitive node FB as short as possible and away from switching signals.  $R_{BOT}$  should be connected to the analog ground pin (GND) directly and should never be connected to the ground plane. The analog ground trace (GND) should be connected in only one point to the power ground (PGND). A good connection point is under the TS30111 package to the exposed thermal pad and vias which are connected to PGND.  $R_{TOP}$  will be connected to the  $V_{OUT}$ node using a trace that ends close to the actual load.

For fixed output voltage versions of the TS30111,  $\rm R_{BOT}$  and  $\rm R_{TOP}$  are not required and the FB pin should be connected directly to the  $\rm V_{OUT}$ 

The exposed thermal pad must be soldered to the PCB for mechanical reliability and to achieve good power dissipation. Vias must be placed under the pad to transfer the heat to the ground plane.



Figure 15: TS30111 PCB Layout, Top View

### **External Component Bill Of Materials**

| Designator         | Function                                | Description         | Suggested<br>Manufacturer | Manufacturer Code          | Qty |
|--------------------|-----------------------------------------|---------------------|---------------------------|----------------------------|-----|
| C                  | Input Supply Bypass Capacitor           | 10µF 10% 35V        | ТDК                       | CGA5L3X5R1V106K160AB       | 1   |
| C <sub>OUT</sub>   | Output Filter Capacitor                 | 22µF 10% 10V        | ТДК                       | C2012X5R1A226K125AB        | 1   |
| L <sub>OUT</sub>   | Output Filter Inductor                  | 3.3µH 900mA         | TDK<br>Wurth              | MLP2012S3R3MT<br>744045003 | 1   |
| C <sub>BST</sub>   | Boost Capacitor                         | 22nF 10V            | ТDК                       | C1005X7R1C223K             | 1   |
| R <sub>TOP</sub>   | Voltage Feedback Resistor<br>(optional) | 17.8K<br>(Note 1)   |                           |                            | 1   |
| R <sub>BOT</sub>   | Voltage Feedback Resistor<br>(optional) | 10K<br>(Note 1)     |                           |                            | 1   |
| R <sub>plp</sub>   | PG Pin Pull-up Resistor<br>(optional)   | 10K                 |                           |                            | 1   |
| D <sub>CATCH</sub> | Catch Diode (optional)                  | 30V 2A<br>SOD-123FL | On<br>Semiconductor       | MBR230LSFT1G               | 1   |

Note 1: The voltage divider resistor values are calculated for an output voltage of 2.5V. For fixed output versions, the FB pin is connected directly to VOUT.

### **External Component Selection**

The 1MHz internal switching frequency of the TS30111 facilitates low cost LC filter combinations. Additionally, the fixed output versions enable a minimum external component count to provide a complete regulation solution with only 4 external components: an input bypass capacitor, an inductor, an output capacitor, and the bootstrap capacitor. The internal compensation is optimized for a  $22\mu$ F output capacitor and a  $3.3\mu$ H inductor.

For best performance, a low ESR ceramic capacitor should be used for  $C_{BYPASS}$ . If  $C_{BYPASS}$  is not a low ESR ceramic capacitor, a 0.1µF ceramic capacitor should be added in parallel to  $C_{BYPASS}$ .

The minimum allowable value for the output capacitor is  $22\mu$ F. To keep the output ripple low, a low ESR (less than 35mOhm) ceramic is recommended. Multiple capacitors can be paralleled to reduce the ESR.

The inductor range is  $3.3\mu$ H +/-20%. For optimal over-current protection, the inductor should be able to handle up to the regulator current limit without saturation. Otherwise, an inductor with a saturation current rating higher than the maximum IOUT load requirement plus the inductor current ripple should be used.

For high current modes, the optional Schottky diode will improve the overall efficiency and reduce the heat. It is up to the user to determine the cost/benefit of adding this additional component in the user's application. The diode is typically not needed.

For the adjustable output version of the TS30111, the output voltage can be adjusted by sizing  $R_{TOP}$  and  $R_{BOT}$  feedback resistors. The equation for the output voltage is  $V_{OUT} = 0.9 (1 + R_{TOP}/R_{BOT})$ .

For the adjustable version, the ratio of VCC/V $_{\rm OUT}$  cannot exceed 16.

RPUP is only required when the Power Good signal (PG) is utilized.

### **Thermal Information**

TS30111 is designed for a maximum operating junction temperature T, of 125°C. The maximum output power is limited by the power losses that can be dissipated over the thermal resistance given by the package and the PCB structures. The PCB must provide heat sinking to keep the TS30111 cool. The exposed metal on the bottom of the QFN package must be soldered to a ground plane. This ground should be tied to other copper layers below with thermal vias. Adding more copper to the top and the bottom layers and tying this copper to the internal planes with vias can reduce thermal resistance further. For a hi-K JEDEC board and 13.5 square inch of 1 oz Cu, the thermal resistance from junction to ambient can be reduced to  $\theta_{14} = 38^{\circ}$ C/W. The power dissipation of other power components (catch diode, inductor) cause additional copper heating and can further increase what the TS30111 sees as ambient temperature.

### Package Mechanical Drawings (all dimensions in mm)



| DIMENSIONS |      |        |      |  |  |
|------------|------|--------|------|--|--|
|            | MILL | IMET   | ERS  |  |  |
| DIM        | MIN  | NOM    | MAX  |  |  |
| Α          | 0.80 | 0.90   | 1.00 |  |  |
| A1         | 0.00 | 0.02   | 0.05 |  |  |
| A2         | -    | (0.20) | -    |  |  |
| b          | 0.18 | 0.25   | 0.30 |  |  |
| D          | 2.90 | 3.00   | 3.10 |  |  |
| D1         | 1.55 | 1.70   | 1.80 |  |  |
| E          | 2.90 | 3.00   | 3.10 |  |  |
| E1         | 1.55 | 1.70   | 1.80 |  |  |
| е          | 0    | .50 BS | С    |  |  |
| L          | 0.20 | 0.30   | 0.40 |  |  |
| N          | 16   |        |      |  |  |
| aaa        | 0.08 |        |      |  |  |
| bbb        |      | 0.10   |      |  |  |

NOTES:

- 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).
- 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

### **Recommeded PCB Land Pattern**



#### DIMENSIONS IN MILLIMETERS

|                            | Units                   |      | MILLIMETERS |      |
|----------------------------|-------------------------|------|-------------|------|
|                            | <b>Dimension Limits</b> | MIN  | NOM         | MAX  |
| Contact Pitch              | E                       |      | 0.50 BSC    |      |
| Optional Center Pad Width  | W2                      | -    | -           | 1.70 |
| Optional Center Pad Length | T2                      | -    | -           | 1.70 |
| Contact Pad Spacing        | C1                      | -    | 3.00        | -    |
| Contact Pad Spacing        | C2                      | -    | 3.00        | -    |
| Contact Pad Width (X8)     | X1                      | -    | -           | 0.35 |
| Contact Pad Length (X8)    | Y1                      | -    | -           | 0.65 |
| Distance Between Pads      | G                       | 0.15 | -           | -    |

Notes:

Dimensions and tolerances per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact values shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information only.

### **Packaging Information**

**Pb-Free (RoHS):** The TS30111 devices are fully compliant for all materials covered by European Union Directive 2002/95/EC, and meet all IPC-1752 Level 3 materials declaration requirements.

**MSL, Peak Temp:** The TS30111 family has a Moisture Sensitivity Level (MSL) 1 rating per JEDEC J-STD-020D. These devices also have a Peak Profile Solder Temperature (Tp) of 260°C.

#### **IR Reflow Profile**

| Profile Feature                                                                                   | Sn-Pb Eutectic Assembly          | Pb-Free Assembly               |
|---------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------|
| Average ramp-up rate<br>(Tsmax to Tp)                                                             | 3°C/second max.                  | 3°C/second max.                |
| Preheat<br>- Temperature Min (Tsmin)<br>- Temperature Max (Tsmax)<br>- Time (Tsmin to Tsmax) (ts) | 100°C<br>150°C<br>60-120 seconds | 150℃<br>200℃<br>60-180 seconds |
| Time maintained above:<br>- Temperature (TL)<br>- Time (TL)                                       | 183°C<br>60-150 seconds          | 217°C<br>60-150 seconds        |
| Peak Temperature (Tp)                                                                             | See Table 4.1                    | See Table 4.2                  |
| Time within 5°C of actual Peak<br>Temperature (tp)2                                               | 10-30 seconds                    | 20-40 seconds                  |
| Ramp-down Rate                                                                                    | 6°C/second max.                  | 6°C/second max.                |
| Time 25°C to Peak Temperature                                                                     | 6 minutes max.                   | 8 minutes max.                 |

Note 1: All temperatures refer to topside of the package, measured on the package body surface

Note 2: Time within 5 C of actual peak temperature (tp) specified for the reflow profiles is a "supplier" minimum and "user" maximum.



#### Table 4-1 SnPb Eutectic Process - Package Peak Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup> <350 | Volume mm3 ≥ 350 |  |  |  |
|-------------------|-----------------------------|------------------|--|--|--|
| <2.5 mm           | 240 +0/-5 °C                | 225 +0/-5°C      |  |  |  |
| ≥ 2.5 mm          | 225 +0/-5°C                 | 225 +0/-5°C      |  |  |  |

#### Table 4-2 Pb-free Process - Package Peak Reflow Temperatures

| Package<br>Thickness | Volume mm <sup>3</sup><br>< 350 | Volume mm <sup>3</sup><br>350 - 2000 | Volume mm <sup>3</sup><br>> 2000 |  |  |  |  |  |  |
|----------------------|---------------------------------|--------------------------------------|----------------------------------|--|--|--|--|--|--|
| < 1.6 mm             | 260 °C *                        | 260 °C *                             | 260 °C *                         |  |  |  |  |  |  |
| 1.6 mm - 2.5 mm      | 260 °C *                        | 250 °C *                             | 245 °C *                         |  |  |  |  |  |  |
| > 2.5 mm             | 250 °C *                        | 245 °C *                             | 245 °C *                         |  |  |  |  |  |  |
|                      |                                 |                                      |                                  |  |  |  |  |  |  |

\* Tolerance: The device manufacturer/supplier shall assure process compatibility up to and including the stated classification temperature at the rated MSL level

Note 1: Package volume excludes external terminals (balls, bumps, lands, leads) and/or non-integral heat sinks.

Note 2: The maximum component temperature reached during reflow depends on package thickness and volume. The use of convection reflow processes reduces the thermal gradients between packages. However, thermal gradients due to differences in thermal mass of SMD packages may still exist.

Note 3: Components intended for use in a "lead-free" assembly process shall be evaluated using the "lead free" peak temperature and profiles defined in Tables 4-1. 4.2 and 5-2 whether or not lead free.

### **Reel Dimensions (13 Inch)**



| Product Specifications |          |          |      |      |  |  |  |  |  |
|------------------------|----------|----------|------|------|--|--|--|--|--|
| Tape Width             | A (Max.) | N (Min.) | W1   | W2   |  |  |  |  |  |
| 8mm                    | 330      | 100      | 8.4  | 14.4 |  |  |  |  |  |
| 12mm                   | 330      | 100      | 12.4 | 18.4 |  |  |  |  |  |
| 16mm                   | 330      | 100      | 16.4 | 22.4 |  |  |  |  |  |

### **Carrier Tape Specification**

All DFN and QFN packages will be oriented so that the index package locations will be on the upper right corner of the sprocket side of the carrier tape.



All carrier tape used for packing Triune System Components will be specifically formulated to provide protection from physical and electro-static discharge (ESD)damage during shipping and storage. Embossed earner tape must be EIA Standard-481-1 compliant and meet the mechanical characteristics shown in Table 3.



|              | Dimensions are in millimeters |                    |                   |                     |                     |                     |             |                    |    |    |     |                     |      |               |
|--------------|-------------------------------|--------------------|-------------------|---------------------|---------------------|---------------------|-------------|--------------------|----|----|-----|---------------------|------|---------------|
| Pkg<br>type  | AO                            | во                 | w                 | DO                  | D1                  | E1                  | E2          | F                  | P1 | PO | КО  | т                   | Wc   | Тс            |
| 2x2mm<br>DFN | 2.3                           | 2.3                | 8.0<br>+/-<br>0.2 | 1.50<br>+/-<br>0.10 | 1.10<br>+/-<br>0.10 | 1.75<br>+/-<br>0.10 | 6.25<br>min | 3.5<br>+/-<br>0.05 | 4  | 4  | 1.5 | 0.25<br>+/-<br>0.05 | 8    | 0.21-<br>0.35 |
| 3x3mm<br>QFN | 3.3                           | 3.3                | 12                | 1.50<br>+/-<br>0.10 | 1.10<br>+/-<br>0.10 |                     |             | 3.5<br>+/-<br>0.05 | 8  | 8  | 1.1 |                     | 4.5  | 0.21-<br>0.35 |
| 4x4mm<br>QFN | 4.35                          | 4.35               | 12                | 1.50<br>+/-<br>0.10 | 1.10<br>+/-<br>0.10 |                     |             | 3.5<br>+/-<br>0.05 | 8  | 8  | 1.1 |                     | 5.4  | 0.21-<br>0.35 |
| 5x5<br>QFN   | 5.25                          | 5.25               | 12                | 1.50<br>+/-<br>0.10 | 1.10<br>+/-<br>0.10 |                     |             | 3.5<br>+/-<br>0.05 | 8  | 8  | 1.1 |                     | 9.2  | 0.21-<br>0.35 |
| 6x6mm<br>QFN | 6.3<br>+/-<br>0.10            | 6.3<br>+/-<br>0.10 | 16<br>+/-<br>0.30 | 1.50<br>+/-<br>0.10 | 1.50<br>+/-<br>0.10 | 1.75<br>+/-<br>0.10 | 14.25       | 7.5<br>+/-<br>0.10 | 12 | 2  | 1.1 | 0.30<br>+/-<br>0.05 | 13.3 | 0.21-<br>0.35 |



#### **Important Notice**

Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. Semtech warrants performance of its products to the specifications applicable at the time of sale, and all sales are made in accordance with Semtech's standard terms and conditions of sale.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS, OR IN NUCLEAR APPLICATIONS IN WHICH THE FAILURE COULD BE REASONABLY EXPECTED TO RESULT IN PERSONAL INJURY, LOSS OF LIFE OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

The Semtech name and logo are registered trademarks of the Semtech Corporation. All other trademarks and trade names mentioned may be marks and names of Semtech or their respective companies. Semtech reserves the right to make changes to, or discontinue any products described in this document without further notice. Semtech makes no warranty, representation or guarantee, express or implied, regarding the suitability of its products for any particular purpose. All rights reserved.

© Semtech 2016

#### **Contact Information**

Semtech Corporation Triune Products 1101 Resource Dr. Suite 121, Plano, Texas 75074 E-mail: sales@semtech.com Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com