# 8-Bit Shift Register with Output Register The MC74LV594A is an 8-bit shift register designed for 2 V to 6.0 V V $_{CC}$ operation. The device contain an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Separate clocks (RCLK, SRCLK) and direct overriding clear ( $\overline{RCLR}$ , $\overline{SRCLR}$ ) inputs are provided on the shift and storage registers. A serial output ( $Q_{H^*}$ ) is provided for cascading purposes. The shift-register (SRCLK) and storage-register (RCLK) clocks are positive-edge triggered. If the clocks are tied together, the shift register always is one clock pulse ahead of the storage register. #### **Features** - 2.0 V to 6.0 V V<sub>CC</sub> Operation - Low Input Current: 1.0 μA - Max t<sub>pd</sub> of 6.5 ns at 5 V - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) > 2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Support Mixed-Mode Voltage Operation on All Ports - 8-Bit Serial-In, Parallel-Out Shift Registers With Storage - Independent Direct Overriding Clears on Shift and Storage Registers - Independent Clocks for Shift and Storage Registers - High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant #### ON Semiconductor® www.onsemi.com A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or = Pb-Free Package (Note: Microdot may be in either location) #### **PIN ASSIGNMENT** #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. ## **FUNCTION TABLE** | | | INPUTS | | | FUNCTION | | |-----|----------|--------|------|------|-------------------------------------------------------------------------------------------------------|--| | SER | SRCLK | SRCLR | RCLK | RCLR | FUNCTION | | | Х | Х | L | Х | Χ | Shift register is cleared. | | | L | 1 | Н | Х | Х | First stage of shift register goes low. Other stages store the data of previous stage, respectively. | | | Н | 1 | Н | Х | Х | First stage of shift register goes high. Other stages store the data of previous stage, respectively. | | | L | <b>1</b> | Н | Х | Х | Shift register state is not changed. | | | Х | Х | Х | X | L | Storage register is cleared. | | | Х | Х | X | 1 | Н | Shift register data is stored in the storage register. | | | Х | Х | Х | 1 | Н | Storage register state is not changed. | | Figure 1. Logic Diagram Figure 2. Timing Diagram ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|-----------------------|-----------------------| | MC74LV594ADR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC74LV594ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------------|------------------------------------------------------------------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +7.0 | V | | VI | DC Input Voltage | –0.5 to V <sub>CC</sub> + 0.5 | V | | Vo | DC Output Voltage Active Mode (Note 1) | -0.5 to V <sub>CC</sub> + 0.5 | V | | | High Impedance or Power-Off Mode | -0.5 to +7.0 | | | I <sub>IK</sub> | DC Input Clamp Current | ±20 | mA | | I <sub>OK</sub> | DC Output Clamp Current | ±35 | mA | | I <sub>IN</sub> | DC Input Current | ±20 | mA | | Io | DC Output Source / Sink Current | ±35 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | ±75 | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±75 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead temperature, 1 mm from Case for 10 Seconds | 260 | °C | | TJ | Junction temperature under Bias | +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance SOIC TSSOP | 112<br>148 | °C | | $P_{D}$ | Power Dissipation in Still Air at SOIC TSSOP | 500<br>450 | mW | | MSL | Moisture Sensitivity | Level 1 | | | F <sub>R</sub> | Flammability Rating Oxygen Index: 30% – 35% | UL-94-VO (0.125 in) | | | V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Note 2) Machine Model (Note 3) Charged Device Model (Note 4) | > 3000<br>>400<br>N/A | V | | I <sub>Latchup</sub> | Latchup Performance Above V <sub>CC</sub> and Below GND at 85°C (Note 5) | ±300 | mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - I<sub>O</sub> absolute maximum rating must be observed. Tested to EIA/JESD22-A114-A. - 3. Tested to EIA/JESD22-A115-A. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. ## **RECOMMENDED OPERATING CONDITIONS (Note 6)** | Symbol | Parameter | Min | Max | Unit | |---------------------------------|----------------------------------------------------------------------------|-------------|--------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | 2.0 | 6.0 | V | | VI | DC Input Voltage (Referenced to GND) | 0 | V <sub>CC</sub> | V | | Vo | DC Output Voltage (Referenced to GND) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Free–Air Temperature | <b>–</b> 55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Rate $V_{CC}$ = 2.0 V $V_{CC}$ = 4.5 V $V_{CC}$ = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | nS | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 6. All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. ## DC ELECTRICAL CHARACTERISTICS | | | | | Guaranteed Limits | | | | | | |-----------------|---------------------------------------|--------------------------------------------|-----------------------|-----------------------|------|-----------------------|---------------------------------|-----------------------|------| | | | | | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -55°C to 125°C | | ] | | Symbol | Parameter | Conditions | V <sub>CC</sub> , (V) | Min | Тур | Max | Min | Max | Unit | | | Minimum | | 2.0 | 1.5 | | | 1.5 | | ., | | $V_{IH}$ | High-Level In-<br>put Voltage | | 2.3 – 6.0 | 0.7 x V <sub>CC</sub> | | | 0.7 x V <sub>CC</sub> | | V | | | Maximum<br>Low-Level In- | | 2.0 | | | 0.5 | | 0.5 | V | | $V_{IL}$ | put Voltage | | 2.3 – 6.0 | | | 0.3 x V <sub>CC</sub> | | 0.3 x V <sub>CC</sub> | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | | Minimum | I <sub>oH</sub> = -50 μA | 2.0 - 6.0 | V <sub>CC</sub> - 0.1 | | | V <sub>CC</sub> –<br>0.1 | | V | | V <sub>OH</sub> | High–Level<br>Output Voltage | I <sub>oH</sub> = −2 mA | 2.3 | 2 | | | 2 | | | | | | $I_{oH} = -6 \text{ mA}$ | 3.0 | 2.48 | | | 2.48 | | | | | | $I_{oH} = -12 \text{ mA}$ | 4.5 | 3.8 | | | 3.8 | | | | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | | Maximum | I <sub>oH</sub> = 50 μA | 2.0 – 6.0 | | | 0.1 | | 0.1 | 1 | | $V_{OL}$ | Low-Level | I <sub>oH</sub> = 2 mA | 2.3 | | | 0.4 | | 0.4 | V | | | Output Voltage | I <sub>oH</sub> = 6 mA | 3.0 | | | 0.44 | | 0.44 | | | | | I <sub>oH</sub> = 12 mA | 4.5 | | | 0.55 | | 0.55 | | | I <sub>IN</sub> | Maximum In-<br>put Leakage<br>Current | V <sub>I</sub> = V <sub>CC</sub> or<br>GND | 6.0 | | ±0.1 | | ±1 | | μΑ | | I <sub>CC</sub> | Maximum Sup-<br>ply Current | $V_I = V_{CC}$ or GND, $I_O = 0$ A | 6.0 | | | 8.0 | | 80 | μΑ | | CI | Input Capacit-<br>ance | V <sub>I</sub> = V <sub>CC</sub> or<br>GND | 3.3 | | 3.5 | | | | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. ## TIMING SPECIFICATIONS (See Figure 3) | | | | | T <sub>A</sub> = | 25°C | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | ] | |----------------|----------------|-----------------------------------|-----------------------|------------------|------|-----------------------------------------------|-----|------| | Symbol | Parameter | Conditions | V <sub>CC</sub> , (V) | Min | Max | Min | Max | Unit | | t <sub>W</sub> | Pulse Duration | RCLK or SRCLK | 2.3 – 2.7 | 7 | | 7.5 | | ns | | | | High or Low | 3.0 – 3.6 | 5.5 | | 5.5 | | | | | | | 4.5 – 5.5 | 5 | | 5 | | | | | | RCLR or SRCLR Low | 2.3 – 2.7 | 6 | | 6.5 | | | | | | | 3.0 – 3.6 | 5 | | 5 | | | | | | | 4.5 – 5.5 | 5.2 | | 5.2 | | | | | | | 2.3 – 2.7 | 5.5 | | 5.5 | | | | | | SER before SRCLK↑ | 3.0 – 3.6 | 3.5 | | 3.5 | | | | | | | 4.5 – 5.5 | 3 | | 3 | | | | | | | 2.3 – 2.7 | 8 | | 9 | | | | | | SRCLK↑ before<br>RCLK↑ | 3.0 – 3.6 | 8 | | 8.5 | | | | | | | 4.5 – 5.5 | 5 | | 5 | | | | | | SRCLR Low before<br>RCLK↑ | 2.3 – 2.7 | 8.5 | | 9.5 | | | | $t_{SU}$ | Setup Time | ROLKI | 3.0 – 3.6 | 8 | | 9 | | ns | | | | | 4.5 – 5.5 | 5 | | 5 | | | | | | SRCLR High (Inactive) before | 2.3 – 2.7 | 6 | | 6.8 | | | | | | SRCLK1 | 3.0 – 3.6 | 4.2 | | 4.8 | | | | | | | 4.5 – 5.5 | 2.9 | | 3.3 | | | | | | RCLR High (Inactive) before RCLK↑ | 2.3 – 2.7 | 6.7 | | 7.6 | | | | | | belore RCLN | 3.0 – 3.6 | 4.6 | | 5.3 | | 1 | | | | | 4.5 – 5.5 | 3.2 | | 3.7 | | | | | | | 2.3 – 2.7 | 1.5 | | 1.5 | | | | t <sub>H</sub> | Hold Time | SER after SRCLK↑ | 3.0 – 3.6 | 1.5 | | 1.5 | | ns | | | | | 4.5 – 5.5 | 2 | | 2 | | 1 | ## AC CHARACTERISTICS (See Figure 3) | | | | | | | Gua | ranteed Li | mits | | | |------------------|-----------------------------|------------------------|-------------------------------------------|-----------------------|-----------------------|------|------------|------------------------------------|------|-------------| | | | Load<br>Condi- | | | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -55°C to<br>125°C | | | | Symbol | Paraeter | tions | Input to Output | V <sub>CC</sub> , (V) | Min | Тур | Max | Min | Max | Unit | | | | | | 2.3 – 2.7 | 65 | 80 | | 45 | | | | | | C <sub>L</sub> = 15 pF | | 3.0 – 3.6 | 80 | 120 | | 70 | | | | $f_{MAX}$ | | | | 4.5 – 5.5 | 135 | 170 | | 115 | | MHz | | IMAX | | C <sub>L</sub> = 50 pF | | 2.3 – 2.7 | 50 | 51 | | 40 | | IVIIIZ | | | | | | 3.0 – 3.6 | 70 | 74 | | 55 | | | | | | | | 4.5 – 5.5 | 115 | 120 | | 90 | | | | | | C <sub>L</sub> = 15 pF | RCLK to<br>Q <sub>A</sub> –Q <sub>H</sub> | 2.3 – 2.7 | | | 27.5 | 1 | 32.5 | -<br>-<br>- | | | | | | 3.0 - 3.6 | | | 18 | 1 | 22.5 | | | | | | | 4.5 – 5.5 | | | 12 | 1 | 15 | | | | | OL = 13 pi | | 2.3 – 2.7 | | | 27.5 | 1 | 32 | | | | | | SRCLK to Q <sub>H</sub> | 3.0 - 3.6 | | | 18 | 1 | 22 | | | tou | Propagation<br>Delay Low to | | | 4.5 – 5.5 | | | 12.5 | 1 | 12 | ns | | t <sub>PLH</sub> | High | | DOLK (- | 2.3 – 2.7 | | 22.1 | 25.0 | 1 | 30.0 | 115 | | | | | RCLK to<br>Q <sub>A</sub> -Q <sub>H</sub> | 3.0 - 3.6 | | 15.6 | 17.5 | 1 | 21.0 | | | | | C <sub>L</sub> = 50 pF | | 4.5 – 5.5 | | 11.5 | 12.5 | 1 | 15.5 | | | | | OL = 30 hr | | 2.3 – 2.7 | | 21.6 | 25.5 | 1 | 29.5 | | | | | | SRCLK to Q <sub>H</sub> | 3.0 - 3.6 | | 15.2 | 18.0 | 1 | 21.0 | | | | | | | 4.5 – 5.5 | | 10.9 | 12.5 | 1 | 15.0 | | ## AC CHARACTERISTICS (See Figure 3) | | | | | | Guaranteed Limits | | | | | | |------------------|------------------------------|-------------------------------------------|-------------------------------------------|-----------------------|-----------------------|------|------|------------------------------------|------|------| | | | Load<br>Condi- | | | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -55°C to<br>125°C | | | | Symbol | Paraeter | tions | Input to Output | V <sub>CC</sub> , (V) | Min | Тур | Max | Min | Max | Unit | | | | | | 2.3 – 2.7 | | | 23 | 1 | 27.5 | | | | | RCLK to<br>Q <sub>A</sub> -Q <sub>H</sub> | 3.0 – 3.6 | | | 15.5 | 1 | 19 | | | | | | | | 4.5 – 5.5 | | | 11 | 1 | 14 | | | | | | | 2.3 – 2.7 | | | 23.5 | 1 | 27 | | | | | | SRCLK to Q <sub>H</sub> | 3.0 – 3.6 | | | 16 | 1 | 19 | | | | | C <sub>L</sub> = 15 pF | | 4.5 – 5.5 | | | 11 | 1 | 13.5 | | | | | CL = 15 pr | 50.5 | 2.3 – 2.7 | | | 20.5 | 1 | 25 | | | | | | RCLR to<br>Q <sub>A</sub> -Q <sub>H</sub> | 3.0 - 3.6 | | | 14.5 | 1 | 17.5 | ns | | | | | | 4.5 – 5.5 | | | 10 | 1 | 12 | | | | | | SRCLR to Q <sub>H</sub> | 2.3 – 2.7 | | | | 1 | 23 | | | | | | | 3.0 - 3.6 | | | 13 | 1 | 16 | | | <b>+</b> | Propagation<br>Delay High to | | | 4.5 – 5.5 | | | 9 | 1 | 11 | | | t <sub>PHL</sub> | Low | | RCLK to<br>Q <sub>A</sub> –Q <sub>H</sub> | 2.3 – 2.7 | | 19.7 | 23.0 | 1 | 27.0 | | | | | | | 3.0 - 3.6 | | 14.0 | 16.5 | 1 | 19.5 | | | | | | | 4.5 – 5.5 | | 10.1 | 11.5 | 1 | 13.5 | | | | | | | 2.3 – 2.7 | | 18.4 | 21.5 | 1 | 25.0 | | | | | | SRCLK to Q <sub>H</sub> | 3.0 – 3.6 | | 13.1 | 15.0 | 1 | 18.0 | | | | | C: - 50 pE | | 4.5 – 5.5 | | 9.0 | 10.5 | 1 | 12.5 | | | | | $C_L = 50 pF$ | 50.5 | 2.3 – 2.7 | | 25.7 | 30.0 | 1 | 35.0 | | | | | | RCLR to<br>Q <sub>A</sub> -Q <sub>H</sub> | 3.0 – 3.6 | | 17.6 | 20.0 | 1 | 24.5 | | | | | | 7 | 4.5 – 5.5 | | 12.2 | 13.5 | 1 | 17.0 | | | | | | SRCLR to Q <sub>H</sub> | 2.3 – 2.7 | | 25.3 | 30.0 | 1 | 34 | 1 | | | | | | 3.0 – 3.6 | | 17.3 | 20.0 | 1 | 24.0 | | | | | | | 4.5 – 5.5 | | 11.9 | 14.0 | 1 | 16.5 | | ## NOISE CHARACTERISTICS, $V_{CC}$ = 3.3 V, $C_L$ = 50 pF, $T_A$ = 25°C | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|------|------|------|------| | V <sub>OL(P)</sub> | Quiet Output, Maximum Dynamic V <sub>OL</sub> | | 0.8 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet Output, Minimum Dynamic V <sub>OL</sub> | | -0.1 | -0.8 | V | | V <sub>OH(V)</sub> | Quiet Output, Minimum Dynamic V <sub>OH</sub> | | 2.8 | | V | | V <sub>IH(D)</sub> | High-Level Dynamic Input Voltage | 2.31 | | | V | | $V_{IL(D)}$ | Low-Level Dynamic Input Voltage | | | 0.99 | V | # **POWER DISSIPATION CHARACTERISTICS**, $T_A = 25^{\circ}C$ | Symbol | Parameter | Test Conditions | V <sub>CC</sub> (V) | Тур | Unit | |-----------------|-------------------------------|-----------------|---------------------|-----|------| | C <sub>PD</sub> | Power Dissipation Capacitance | f = 10 MHz | 3.3 | 93 | pF | | | | | 5 | 112 | | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> ≤ 3 ns, t<sub>f</sub> ≤ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpzL and tpzH are the same as ten. - G. tpHL and tpLH are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms #### PACKAGE DIMENSIONS ## TSSOP-16 **DT SUFFIX** CASE 948F - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE—W 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE—W | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 | BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | BSC | 0.252 BSC | | | | м | 0 | 8 0 | 0 8 c | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | | |-----|-------------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0 ° | 7° | | | P | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | #### SOLDERING FOOTPRINT\* **DIMENSIONS: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative