

SY89297U

#### 2.5/3.3V, 3.2Gbps Precision CML Dual-Channel Programmable Delay

### **General Description**

The SY89297U is a DC-3.2Gbps programmable, twochannel delay line. Each channel has a delay range from 2ns to 7ns (5ns delta delay) in programmable increments as small as 5ps. The delay step is extremely linear and monotonic over the entire programming range, with 15ps INL over temperature and voltage.

The delay varies in discrete steps based on a serial control word provided by the 3-pin serial control (SDATA, SCLK, and SLOAD). The control word for each channel is 10-bits. Both channels are programmed through a common serial interface. For increased delay, multiple SY89297U delay lines can be cascaded together.

The SY89297U provides two independent 3.2Gbps delay lines in an ultra-small 4mm x 4mm, 24-pin QFN package. For other delay line solutions, consider the SY89295U and SY89296U single-channel delay lines. Evaluation boards are available for all these parts.

Datasheets and support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.



Precision Edge®

#### **Features**

- Dual-channel, programmable delay line
- Serial programming interface (SDATA, SCLK, SLOAD)
- Guaranteed AC performance over temperature and voltage:
  - > 3.2Gbps/1.6GHz f<sub>MAX</sub>
- Programming Accuracy:
  - Linearity: –15ps to +15ps INL
  - Monotonic: –5ps to +25ps
  - Resolution: 5ps programming increments
- Low-jitter design: 1ps<sub>RMS</sub> typical random jitter
- Programmable delay range: 5ns delay range
- Cascade capability for increased delay
- Flexible voltage operation:
  - V<sub>CC</sub> = 2.5V ± 5% or 3.3V ± 10%
- Industrial temperature range: -40°C to +85°C
- Available in 24-pin (4mm x 4mm) QFN

## Applications

- Clock de-skewing
- Timing adjustments
- Aperture centering
- System calibration

#### Markets

- Automated test equipment
- Digital radio and video broadcasting
- Closed caption encoders/decoders
- Test and measurement

Precision Edge is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# Ordering Information<sup>(1)</sup>

| Part Number                 | Package Type | Operating Range | Package Marking                      | Lead Finish    |
|-----------------------------|--------------|-----------------|--------------------------------------|----------------|
| SY89297UMG                  | QFN-24       | Industrial      | 297U with Pb-Free Bar Line Indicator | Pb-Free NiPdAu |
| SY89297UMGTR <sup>(2)</sup> | QFN-24       | Industrial      | 297U with Pb-Free Bar-Line Indicator | Pb-Free NiPdAu |

Notes:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC electricals only.

2. Tape and Reel.

## **Pin Configuration**



24-Pin QFN

#### **Truth Tables**

| Inj      | outs       | Outputs |          |  |  |
|----------|------------|---------|----------|--|--|
| INA, INB | /INA, /INB | QA, QB  | /QA, /QB |  |  |
| 0        | 1          | 0       | 1        |  |  |
| 1        | 0          | 1       | 0        |  |  |

Table 1. Inputs/Outputs

| /ENA, /ENB | Q, /Q (A, B)                       |
|------------|------------------------------------|
| 1          | Q = Low, /Q = HIGH                 |
| 0          | IN, /IN Delayed (normal operation) |

Table 2. Input Enable (Latches Outputs)

## **Functional Block Diagram**



## **Pin Description**

| Pin Number     | Pin Name            | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2         | INA<br>/INA         | Channel A Differential Input: INA and /INA pins receive the Channel A data. QA and /QA are the delayed product of INA and /INA. Each input is internally terminated to VTA through a $50\Omega$ resistor ( $100\Omega$ across INA and /INA).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3              | VTA                 | Input A Termination Center-Tap: Each side of the differential input pair terminates to this pin.<br>This pin provides a center-tap to a termination network for maximum interface flexibility. See<br>"Input Interface Applications" section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4              | VTB                 | Input B Termination Center-Tap: Each side of the differential input pair terminates to this pin.<br>This pin provides a center-tap to a termination network for maximum interface flexibility. See<br>"Input Interface Applications" section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5<br>6         | INB<br>/INB         | Channel B Differential Input: INB and /INB pins receive the Channel B data. QB and /QB are the delayed product of INB and /INB. Each input is internally terminated to VTB through a $50\Omega$ resistor ( $100\Omega$ across INB and /INB).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7              | VREF-AC             | Reference Voltage Output: For AC-coupled input signals, this pin can bias the inputs IN and /IN. Connect VREF-AC directly to the VT input pin for each channel. De-couple to V <sub>CC</sub> using a 0.01 $\mu$ F capacitor. Maximum sink/source current is ±0.5mA. For DC-coupled input applications, leave VREF-AC pin floating.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 8, 11, 20      | GND,<br>Exposed Pad | Negative Supply: Exposed pad must be connected to a ground plane that is the same potential as the ground pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9              | /ENA                | CMOS/TTL-Compatible Enable Input: When the /ENA pin is pulled HIGH, QA is held LOW and /QA goes HIGH after the programmed delay propagates through the part. /ENA contains a $67k\Omega$ pull-down resistor and defaults LOW when left floating. Logic threshold level is V <sub>CC</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10             | /ENB                | CMOS/TTL-Compatible Enable Input: When the /ENB pin is pulled HIGH, QB is held LOW and /QB goes HIGH after the programmed delay propagates through the part. /ENB contains a $67k\Omega$ pull-down resistor and defaults LOW when left floating. Logic threshold level is Vcc/2                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12, 15, 16, 19 | VCC                 | Power Supply: Bypass each supply pin with $0.1\mu$ F// $0.01\mu$ F low-ESR capacitors. See DC Electrical Characteristics table for more details. 2.5V $\pm$ 5% or 3.3V $\pm$ 10%.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 13<br>14       | /QB<br>QB           | CML Differential Output: QB and /QB are the delayed product of INB, /INB. CML outputs are terminated at the destination with $100\Omega$ across the pair. See "CML Output Termination" section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 17<br>18       | /QA<br>QA           | CML Differential Output: QA and /QA are the delayed product of INA, /INA. CML outputs are terminated at the destination with $100\Omega$ across the pair. See "CML Output Termination" section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 23<br>22       | SCLK<br>SDATA       | CMOS/TTL-compatible 3-pin serial programming control inputs: The 3-pin serial control sets each channel's IN to Q delay. DA(0:9) control channel A delay. DB(0:9) control channel B. To program the two channels, insert a 20-bit word (DA0:DA9 and DB0:DB9) into SDATA and clock in the control bits with SCLK. Maximum input frequency to SCLK is 40MHz. Data is loaded into the serial registers on the L-H transition of SCLK. After all 20-bits are clocked in, SLOAD latches the new delay bits. These pins have internal pull-downs at the inputs. See "AC Electrical Characteristics" for delay values. Logic threshold level is Vcc/2. SCLK and SDATA contain a $67k\Omega$ pull-down resistor and default LOW when left floating. |
| 24             | SLOAD               | CMOS/TTL-compatible 3-pin serial programming control input: SLOAD controls the latches that transfer scanned data to the delay line. These latches are transparent when SLOAD is high. Data transfers from the latch to the delay line on a L-H transition of SLOAD. SLOAD has to transition H-L before new data is loaded in the scan chain. When SLOAD is high, the latches are transparent and SCLK cannot switch. Otherwise, new data will immediately transfer to the scan chain. Logic threshold level is Vcc/2. SLOAD contains a $67k\Omega$ pull-down resistor and defaults LOW when left floating.                                                                                                                                 |
| 21             | SOUT                | CMOS/TTL-compatible output: This pin is used to support cascading multiple SY89297U delay lines. Serial data is clocked into the SDATA input and is clocked out of SOUT into the next SY89297U delay line. SOUT pin includes an internal 550Ω pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

## Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage ( $V_{CC}$ )                                  |
|--------------------------------------------------------------|
| Current (V <sub>T</sub> )                                    |
| Source or Sink Current on VT pin ±70mA                       |
| Input Current                                                |
| Source or Sink Current on (IN, /IN) ±35mA                    |
| Current (V <sub>REF</sub> )                                  |
| Source or sink current on V <sub>REF-AC</sub> <sup>(2)</sup> |
| Maximum operating Junction Temperature                       |
| Lead Temperature (soldering, 20sec.)                         |
| Storage Temperature (T <sub>s</sub> )–65°C to +150°C         |
|                                                              |

## **Operating Ratings**<sup>(3)</sup>

| Supply Voltage (V <sub>CC</sub> )                   |
|-----------------------------------------------------|
| T <sub>A</sub> (-40°C to +85°C) +2.375V to +2.625V  |
| T <sub>A</sub> (–40°C to +75°C) +3.0V to 3.6V       |
| Ambient Temperature (T <sub>A</sub> )–40°C to +85°C |
| Package Thermal Resistance <sup>(4)</sup>           |
| $QFN\left( \mathbf{\theta}_{JA} \right)$            |
| Still-Air43°C/W                                     |
| QFN (ψ <sub>JB</sub> )                              |
| Junction-to-Board                                   |

## DC Electrical Characteristics<sup>(5)</sup>

 $T_A = -40^{\circ}C$  to +85°C, Channels A and B, unless otherwise stated.

| Symbol                      | Parameter                                        | Condition                                                                 | Min.                 | Тур.                 | Max.                 | Units |
|-----------------------------|--------------------------------------------------|---------------------------------------------------------------------------|----------------------|----------------------|----------------------|-------|
|                             |                                                  | T <sub>A</sub> : -40°C to +85°C                                           | 2.375                | 2.5                  | 2.625                | V     |
| V <sub>cc</sub>             | Power Supply Voltage Range                       | T <sub>A</sub> : -40°C to +75°C                                           | 3.0                  | 3.3                  | 3.6                  | V     |
| •00                         | r ower ouppry voltage runge                      | $T_A$ : -40°C to +85°C,<br>Airflow = 500 LFPM                             | 3.0                  | 3.3                  | 3.6                  | V     |
| I <sub>CC</sub>             | Power Supply Current                             | Maximum V <sub>CC</sub> , Both Channels<br>Combined, Output Load Included |                      | 195                  | 250                  | mA    |
| R <sub>IN</sub>             | Input Resistance<br>(IN-to-VT, /IN-to-VT)        |                                                                           | 45                   | 50                   | 55                   | Ω     |
| R <sub>DIFF_IN</sub>        | Differential Input Resistance<br>(IN-to-/IN)     |                                                                           | 90                   | 100                  | 110                  | Ω     |
| VIH                         | Input HIGH Voltage (IN, /IN)                     |                                                                           | 1.2                  |                      | V <sub>CC</sub>      | V     |
| VIL                         | Input LOW Voltage (IN, /IN)                      |                                                                           | 0                    |                      | V <sub>IH</sub> –0.1 | V     |
| V <sub>IN</sub>             | Input Voltage Swing (IN, /IN)                    | See Figure 5a                                                             | 0.1                  |                      | 1.0                  | V     |
| $V_{\text{DIFF}_\text{IN}}$ | Differential Input Voltage Swing<br>( IN - /IN ) | See Figure 5b                                                             | 0.2                  |                      |                      | V     |
| $V_{REF}$ -AC               | Output Reference Voltage                         |                                                                           | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V <sub>cc</sub> -1.1 | V     |
| $V_{T\_IN}$                 | Voltage from Input to $V_T$                      |                                                                           |                      |                      | 1.28                 | V     |

Notes:

1. Permanent device damage may occur if "Absolute Maximum Ratings" are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to "Absolute Maximum Rating" conditions for extended periods may affect device reliability.

2. Due to the limited drive capability, use for input of the same package only.

3. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

4. Thermal performance on QFN packages assumes exposed pad is soldered (or equivalent) to the device most negative potential (GND).

5. The circuit is designed to meet the DC specifications shown in the table after thermal equilibrium has been established.

## CML Outputs DC Electrical Characteristics<sup>(6)</sup>

| Symbol                | Parameter                         | Condition                       | Min.                   | Тур.                   | Max.            | Units |
|-----------------------|-----------------------------------|---------------------------------|------------------------|------------------------|-----------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage               | $R_L$ = 50 $\Omega$ to $V_{CC}$ | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.010 | V <sub>CC</sub> | V     |
| V <sub>OUT</sub>      | Output Voltage Swing              | See Figure 5a                   | 325                    | 400                    |                 | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | See Figure 5b                   | 650                    | 800                    |                 | mV    |
| R <sub>OUT</sub>      | Output Source Impedance           |                                 | 45                     | 50                     | 55              | Ω     |

## LVTTL/CMOS DC Electrical Characteristics<sup>(6)</sup>

 $V_{CC}$  = +2.5V <u>+</u>5% or 3.3V ±10%, T<sub>A</sub> = -40°C to +85°C, unless otherwise stated.

| Symbol          | Parameter                   | Condition                      | Min. | Тур. | Max. | Units |
|-----------------|-----------------------------|--------------------------------|------|------|------|-------|
| V <sub>IH</sub> | Input HIGH Voltage          |                                | 2.0  |      |      | V     |
| V <sub>IL</sub> | Input LOW Voltage           |                                |      |      | 0.8  | V     |
| I <sub>IH</sub> | Input HIGH Current          | V <sub>IH</sub> = VCC          |      |      | 150  | μA    |
| IIL             | Input LOW Current           | V <sub>IL</sub> = 0.8V         |      |      | 50   | μA    |
| Max             | Output LOW Voltage          | SOUT Pin; I <sub>OL</sub> =1mA |      |      | 0.55 | V     |
| V <sub>OL</sub> | Output High Leakage Current | SOUT = V <sub>CC</sub>         |      |      | 100  | μA    |

Note:

6. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## AC Electrical Characteristics<sup>(7)</sup>

| Symbol             | Parameter                                                           | Condition                                                                                                                                      | Min.                         | Тур. | Max.                         | Units |
|--------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|------------------------------|-------|
| 4                  |                                                                     | Clock: V <sub>out</sub> Swing <u>&gt;</u> 200mV <sub>pk</sub>                                                                                  | 1.6                          |      |                              | GHz   |
| f <sub>MAX</sub>   | Maximum Operating Frequency                                         | NRZ Data                                                                                                                                       | 3.2                          |      |                              | Gbps  |
| t <sub>pd</sub>    | Propagation Delay                                                   | IN to Q; D[0–9]=0<br>IN to Q; D[0–9]=1023<br>/EN to Q: D[0–9]=0; V <sub>TH</sub> = V <sub>CC</sub> /2<br>SDATA to SOUT (D0–D9=Low),<br>No load | 1000<br>5500<br>1000<br>2000 |      | 2000<br>7500<br>2500<br>4500 | ps    |
| t <sub>RANGE</sub> | Programmable Range<br>t <sub>pd</sub> (max) – t <sub>pd</sub> (min) |                                                                                                                                                | 4150                         | 5115 |                              | ps    |
| t <sub>SKEW</sub>  | Duty Cycle Skew $t_{PHL} - t_{PLH}$                                 | Note 8                                                                                                                                         | 45                           |      | 55                           | %     |

 $T_A = -40^{\circ}C$  to +85°C, Channels A and B, unless otherwise stated.

## AC Electrical Characteristics<sup>(7)</sup>

 $T_A = -40^{\circ}C$  to +85°C, Channels A and B, unless otherwise stated.

| Symbol                          | Parameter                                                                                                                              | Condition                     | Min.               | Тур.                                                                   | Max.         | Units                                                      |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------|------------------------------------------------------------------------|--------------|------------------------------------------------------------|
| ∆t                              | Step Delay<br>D0 High<br>D1 High<br>D2 High<br>D3 High<br>D4 High<br>D5 High<br>D6 High<br>D7 High<br>D8 High<br>D9 High<br>D0-D9 High |                               |                    | 5<br>10<br>20<br>40<br>80<br>160<br>320<br>640<br>1280<br>2560<br>5115 |              | ps                                                         |
|                                 | Monotonic                                                                                                                              |                               | -5                 |                                                                        | 25           |                                                            |
| INL                             | Integral Non-Linearity                                                                                                                 | Note 9                        | -15                |                                                                        | +15          | ps                                                         |
| t <sub>S</sub>                  | Setup Time<br>SDATA to SCLK<br>SCLK to SLOAD<br>/EN to IN                                                                              | Note 10<br>Note 11            | 400<br>400<br>300  |                                                                        |              | ps                                                         |
| t <sub>H</sub>                  | Hold Time<br>SLOAD to SCLK<br>IN to /EN<br>SCLK to SDATA                                                                               | Note 12<br>Note 13            | 300<br>-100<br>200 |                                                                        |              | ps                                                         |
| t <sub>PW</sub>                 | Pulse Width SLOAD                                                                                                                      |                               | 1000               |                                                                        |              | ps                                                         |
| t <sub>R</sub>                  | Release Time /EN to IN                                                                                                                 | Note 14                       | 800                |                                                                        |              | ps                                                         |
| t <sub>JITTER</sub>             | Cycle-to-Cycle Jitter<br>Total Jitter<br>Random Jitter                                                                                 | Note 15<br>Note 16<br>Note 17 |                    |                                                                        | 2<br>20<br>2 | ps <sub>RMS</sub><br>ps <sub>PP</sub><br>ps <sub>RMS</sub> |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time                                                                                                                  | 20% to 80% (Q)                | 30                 | 55                                                                     | 80           | ps                                                         |
|                                 | Duty Cycle                                                                                                                             | Input Frequency = 1.6GHz      | 45                 |                                                                        | 55           | %                                                          |

#### Notes:

- 7. High frequency AC electricals are guaranteed by design and characterization.
- 8. Duty cycle skew guaranteed only for differential operation measured from the cross point of the input to the crosspoint of the output.
- INL (Integral Non-Linearity) is defined from its corresponding point on the ideal delay versus D[9:0] curve as the deviation from its ideal delay. The maximum difference is the INL. Theoretical Ideal Linearity (TIL) = (measured maximum delay measured minimum delay) ÷ 1023. INL = measured delay (measured minimum delay + (step number x TIL)).
- 10. SCLK has to transition L-H a setup time before the SLOAD H-L transition to ensure the valid data is properly latched. See timing diagram "Setup and Hold Time: SCLK and SLOAD."
- 11. This setup time is the minimum time that /EN must be asserted prior to the next transition of IN / /IN to prevent an output response greater than ±75 mV to that IN or /IN transition. See timing diagram Setup, Hold and Release Time: IN and /EN."
- 12. SCLK has to transition L-H a hold time after the SLOAD H-L transition to ensure that the valid data is properly latched before starting to load new data. See timing diagram "Setup and Hold Time: SCLK and SLOAD."
- 13. This hold time is the minimum time that /EN must remain asserted after a negative going transition of IN to prevent an output response greater than <u>+</u>75mv to the IN transition. See timing diagram "Setup, Hold, and Release Time: IN and /EN."
- 14. This release time is the minimum time that /EN must be de-asserted prior to the next IN / /IN transition to affect the propagation delay of IN to Q less than 1ps. See timing diagram "Setup, Hold, and Release Time: IN and /EN."
- 15. Cycle-to-cycle jitter definition: The variation of periods between adjacent cycles over a random sample of adjacent cycle pairs.
- $T_{jitter_{cc}} = T_n T_n + 1$ , where T is the time between rising edges of the output signal.
- 16. Total jitter definition: With an ideal clock input, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-topeak jitter value.
- 17. Random jitter definition: Jitter that is characterized by a Gaussian distribution, unbounded and is quantified by its standard deviation and mean. Random jitter is measured with a K28.7 comma defect pattern, measured at 1.5Gbps.

## **Timing Diagrams**



Figure 1. Setup and Hold Time: SDATA and SCLK



Figure 2. Setup and Hold Time: SCLK and SLOAD

## **Timing Diagrams (Continued)**







Figure 4. SLOAD Pulse Width (TPW)

## **Typical Operating Characteristics**

 $V_{CC}$  = +2.5V, GND = 0V,  $V_{IN}$  = 100mV,  $R_L$  = 100 $\Omega$  across the outputs,  $T_A$  = 25°C.



## **Phase Noise Chart**

 $V_{CC}$  = +2.5V, GND = 0V,  $V_{IN}$  = 100mV,  $R_L$  = 100 $\Omega$  across the outputs,  $T_A$  = 25°C.



fc: 1GHz Delay Setting: 00001 00110 (2ns)

**Functional Operating Characteristics**  $V_{CC}$  = 2.5V or 3.3V, GND = 0V,  $V_{IN}$  = 100mV,  $R_L$  = 100 $\Omega$  across the outputs,  $T_A$  = 25°C, Maximum Delay (D0–D9 = High).





1.6Gbps Clock Output Swing (100mV/div.) TIME (150ps/div.)

3.2Gbps Clock



## **Single-Ended and Differential Swings**



Figure 5a. Single-Ended Voltage Swing

## Input and Output Stages



Figure 6. Input Stage



Figure 5b. Differential Voltage Swing



Figure 7. CML Output Stage

## **Input Interface Applications**



Figure 8d. LVPECL Interface (DC-Coupled)







## **CML** Output Termination



Figure 9a. CML AC-Coupled Termination - 100Ω Differential



Figure 9b. CML AC-Coupled Termination -  $50\Omega$  to V<sub>cc</sub>



Figure 9c. CML AC-Coupled Termination -  $50\Omega$  to V<sub>BIAS</sub>

#### **Package Information**



information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2008 Micrel, Incorporated.