

# AN064 Replacing KXTJ2 with KXTJ3

### Introduction

The purpose of this application note is to illustrate how the Kionix KXTJ3 digital accelerometer can replace an existing Kionix KXTJ2 digital accelerometer.

### **Pin Compatibility**

The KXTJ2 accelerometer can be easily replaced by a KXTJ3 digital accelerometer. The layout and pin compatibilities are identical and no hardware modifications are necessary.





| Pin | Name   | Description                                                                                                                               |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | ADDR   | I <sup>2</sup> C programmable address bit –<br>Connect to IO_VDD or GND                                                                   |
| 2   | SDA    | I <sup>2</sup> C Serial Data                                                                                                              |
| 3   | IO_VDD | The power supply input for the digital communication bus. Optionally decouple this pin to ground with a 0.1uF ceramic capacitor.          |
| 4   | RES    | Reserved – Connect to VDD,<br>IO_VDD, or GND                                                                                              |
| 5   | INT    | Physical Interrupt                                                                                                                        |
| 6   | GND    | Ground                                                                                                                                    |
| 7   | VDD    | The power supply input. Decouple this pin to ground with a 0.1uF ceramic capacitor.                                                       |
| 8   | GND    | Ground                                                                                                                                    |
| 9   | GND    | Ground                                                                                                                                    |
| 10  | VDD    | The power supply input. Decouple<br>this pin to ground with a 0.1uF<br>ceramic capacitor.                                                 |
| 11  | IO_VDD | The power supply input for the digital<br>communication bus. Optionally<br>decouple this pin to ground with a<br>0.1uF ceramic capacitor. |
| 12  | SCL    | I <sup>2</sup> C Serial Clock                                                                                                             |

|  | Pin | Name             | Description                                                                                                                           |
|--|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------|
|  | 1   | ADDR             | I <sup>2</sup> C programmable address bit. Must<br>be connected to IO_VDD or GND                                                      |
|  | 2   | SDA              | I <sup>2</sup> C Serial Data                                                                                                          |
|  | 3   | IO_VDD1          | The power supply input for the digital communication bus. Optionally decouple this pin to ground with a $0.1\mu$ F ceramic capacitor. |
|  | 4   | RES <sup>4</sup> | Reserved. Connect to GND. Do not leave floating.                                                                                      |
|  | 5   | INT              | Physical Interrupt pin. Leave floating if<br>not used                                                                                 |
|  | 6   | GND <sup>2</sup> | Ground                                                                                                                                |
|  | 7   | VDD <sup>3</sup> | The power supply input. Decouple this pin to ground with a $0.1\mu$ F ceramic capacitor.                                              |
|  | 8   | GND <sup>2</sup> | Ground                                                                                                                                |
|  | 9   | GND <sup>2</sup> | Ground                                                                                                                                |
|  | 10  | VDD <sup>3</sup> | The power supply input. Decouple this pin to ground with a $0.1\mu$ F ceramic capacitor.                                              |
|  | 11  | IO_VDD1          | The power supply input for the digital communication bus. Optionally decouple this pin to ground with a $0.1\mu$ F ceramic capacitor. |
|  | 12  | SCL              | I <sup>2</sup> C Serial Clock                                                                                                         |

Figure 1: Pin Description KXTJ2 vs. KXTJ3

AN064

Additional Pin Specifications:

- 1. IO\_VDD Pins 3 and 11 are internally tied together. For backwards compatibility with other parts, one of the two pins may be left floating.
- 2. GND Pins 6, 8, and 9 are internally tied together. For backwards compatibility with other parts, any two of the three pins may be left floating.
- 3. VDD Pins 7, and 10 are internally tied together. For backwards compatibility with other parts, one of the two pins may be left floating.
- 4. RES Pin 4 can be optionally tied to IO\_VDD or VDD instead.

#### **Key Differences**

- CTRL\_REG1
  - The KXTJ3 additionally offers a ±16g range setting compared to KXTJ2 (±2g/±4g/±8g). An additional bit (bit2) within the CTRL\_REG1 register (0x1B) is used to control the range setting on the KXTJ3. When set, 16g range is configured, no matter what the GSEL bits are set to. Previously, on the KXTJ2, this bit was Reserved.
- WAKEUP\_THRESHOLD
  - The KXTJ3 threshold for wake-up (motion detect) is now a 12-bit value to account for the addition of the ±16g range, compared to KXTJ2's where it was only an 8bit value.
  - The WAKEUP\_THRESHOLD register also spans across two 8-bit registers, which are 0x6A (bit11-bit4) and 0x6B (bit7-bit4).
  - Additionally, the sensitivity for the threshold has changed from 62.5mg/count (KXTJ2) to 3.9mg/count (KXTJ3).
    - KXTJ2: WAKEUP\_THRESHOLD (counts) = Desired Threshold (g) x 16 (counts/g)
    - KXTJ3: WAKEUP\_THRESHOLD (counts) = Desired Threshold (g) x 256 (counts/g)
- NA\_COUNTER
  - The KXTJ3 includes a new feature to set the non-activity time required before another wake-up interrupt can be set. The NA\_COUNTER register (0x2A) is made available in the KXTJ3, but not KXTJ2.



# The Kionix Advantage

Kionix technology provides inertial sensor system on a single, silicon chip, which is designed to strike a balance between current consumption and noise. A digital accelerometer can be used to enable a variety of simultaneous features including, but not limited to:

Hard Disk Drive protection Vibration analysis Tilt screen navigation Sports modeling Theft, man-down, accident alarm Image stability, screen orientation & scrolling Computer pointer Navigation, mapping Game playing Automatic sleep mode Remote controls Toys

# **Theory of Operation**

Kionix MEMS linear tri-axis accelerometers function on the principle of differential capacitance. A cceleration causes displacement of a silicon structure resulting in a change in capacitance. A signal-conditioning CMOS technology ASIC detects and transforms changes in capacitance into an analog output voltage, which is proportional to acceleration. These outputs can then be sent to a micro-controller for integration into various applications. For product summaries, specifications, and schematics, please refer to the Kionix MEMS accelerometer product sheets at <a href="http://www.kionix.com/parametric/Accelerometers">http://www.kionix.com/parametric/Accelerometers</a>.

