## INTEGRATED CIRCUITS



Product data Supersedes data of 2001 May 09 File under Integrated Circuits, ICL03 2001 Jun 12



### 70 – 190 MHz I<sup>2</sup>C differential 1:10 clock driver

### PCK2057

### **FEATURES**

- Optimized for clock distribution in DDR (Double Data Rate) SDRAM applications supporting DDR 200/266/300/333
- Full DDR solution provided when used with PCK2002P or PCK2002PL, and PCK2022RA
- 1-to-10 differential clock distribution
- Very low jitter (< 100 ps)</li>
- $\bullet$  Operation from 2.2 V to 2.7 V AV\_{DD} and 2.3 V to 2.7 V V\_{DD}
- SSTL\_2 interface clock inputs and outputs
- HCSL to SSTL\_2 input conversion
- Test mode enables buffers while disabling PLL
- Tolerant of Spread Spectrum input clock
- 3.3 V I<sup>2</sup>C support with 3.3 V V<sub>DD</sub>I<sup>2</sup>C
- 2.5 V I<sup>2</sup>C support with 2.5 V V<sub>DD</sub>I<sup>2</sup>C
- Form, fit, and function compatible with CDCV850

### DESCRIPTION

The PCK2057 is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK,  $\overline{\text{CLK}}$ ) to ten differential pairs of clock outputs and one differential pair of feedback clock outputs. The clock outputs are controlled by the clock inputs (CLK,  $\overline{\text{CLK}}$ ), the feedback clocks (FBIN,  $\overline{\text{FBIN}}$ ), the 2-line serial interface (SDA, SCL), and the analog power input (AV<sub>DD</sub>). The two-line serial interface (I<sup>2</sup>C) can put the individual output clock pairs in a high-impedance state. When AV<sub>DD</sub> is tied to GND, the PLL is turned off and bypassed for test purposes.

The device provides a standard mode (100 kbits)  $I^2C$  interface for device control. The implementation is as a slave/receiver. The serial inputs (SDA, SCL) provide integrated pull-up resistors (typically 100 k $\Omega$ ).

Two 8-bit, 2-line serial registers provide individual enable control for each output pair. All outputs default to enabled at power-up. Each output pair can be placed in a high-impedance mode, when a low-level control bit is written to the control register. The registers must be accessed in sequential order (i.e., random access of the registers is not supported). The I<sup>2</sup>C interface circuit can be supplied with either 2.5 V or 3.3 V (V<sub>DD</sub>I<sup>2</sup>C).

Since the PCK2057 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power-up.

#### **PIN CONFIGURATION**

| GND 1                               | 48 GND              |
|-------------------------------------|---------------------|
| ₹ <sub>0</sub> 2                    | 47 Y <sub>5</sub>   |
| Y <sub>0</sub> 3                    | 46 Y <sub>5</sub>   |
| V <sub>DDQ</sub> 4                  | 45 V <sub>DDQ</sub> |
| Y <sub>1</sub> 5                    | 44 Y <sub>6</sub>   |
| Υ <sub>1</sub> 6                    | 43 Y <sub>6</sub>   |
| GND 7                               | 42 GND              |
| GND 8                               | 41 GND              |
| <u>7</u> 2 9                        | 40 Y <sub>7</sub>   |
| Y <sub>2</sub> 10                   |                     |
| V <sub>DDQ</sub> 11                 |                     |
| SCL 12                              |                     |
| CLK 13                              | 36 FBIN             |
| CLK 14                              |                     |
| V <sub>DD</sub> I <sup>2</sup> C 15 | 34 V <sub>DDQ</sub> |
| AV <sub>DD</sub> 16                 |                     |
| AGND 17                             |                     |
| GND 18                              |                     |
| Y <sub>3</sub> 19                   |                     |
| Y <sub>3</sub> 20                   |                     |
| V <sub>DDQ</sub> 21                 | 28 V <sub>DDQ</sub> |
| Y <sub>4</sub> 22                   |                     |
| Y <sub>4</sub> 23                   |                     |
| GND 24                              |                     |
| GND 24                              | 23 0112             |
|                                     | SW00506             |

#### **PIN DESCRIPTION**

| PINS                                                                                       | SYMBOL                                       | DESCRIPTION                                                               |
|--------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------|
| 1, 7, 8, 18, 24, 25, 31,<br>41, 42, 48                                                     | GND                                          | Ground                                                                    |
| 2, 3, 5, 6, 9, 10, 19, 20,<br>22, 23, 26, 27, 29, 30,<br>32, 33, 39, 40, 43, 44,<br>46, 47 | Y <sub>n</sub> , <u>₹</u> n,<br>FBOUT, FBOUT | Buffered output<br>copies of input clock,<br>CLK                          |
| 4, 11, 21, 28, 34, 38,<br>45                                                               | V <sub>DDQ</sub>                             | 2.5 V supply                                                              |
| 13, 14, 35, 36                                                                             | CLK, <u>CLK,</u><br>FBIN, FBIN               | Differential clock<br>inputs and feedback<br>differential clock<br>inputs |
| 16                                                                                         | AV <sub>DD</sub>                             | Analog power                                                              |
| 17                                                                                         | AGND                                         | Analog ground                                                             |
| 37                                                                                         | SDA                                          | Serial data                                                               |
| 12                                                                                         | SCL                                          | Serial clock                                                              |
| 15                                                                                         | V <sub>DD</sub> I <sup>2</sup> C             | I <sup>2</sup> C power                                                    |

#### **ORDERING INFORMATION**

| PACKAGES             | TEMPERATURE RANGE | ORDER CODE | DRAWING NUMBER |
|----------------------|-------------------|------------|----------------|
| 48-Pin Plastic TSSOP | 0 to +70 °C       | PCK2057DGG | SOT362-1       |

PCK2057

# 70 - 190 MHz I<sup>2</sup>C differential 1:10 clock driver

### **FUNCTION TABLE**

|                  | INPUTS |     | OUTPUTS <sup>1</sup> PLL |    |       | PLL ON/OFF |              |
|------------------|--------|-----|--------------------------|----|-------|------------|--------------|
| AV <sub>DD</sub> | CLK    | CLK | Y                        | Ϋ́ | FBOUT | FBOUT      |              |
| GND              | L      | Н   | L                        | Н  | L     | Н          | Bypassed/OFF |
| GND              | н      | L   | н                        | L  | Н     | L          | Bypassed/OFF |
| 2.5 V (nom.)     | L      | Н   | L                        | Н  | L     | Н          | ON           |
| 2.5 V (nom.)     | Н      | L   | Н                        | L  | Н     | L          | ON           |

H = HIGH voltage level

L = LOW voltage level
1. Each output pair (except FBOUT and FBOUT) can be put into a high-impedance state through the 2-line serial interface.

### **BLOCK DIAGRAM**



2001 Jun 12

### 70 – 190 MHz I<sup>2</sup>C differential 1:10 clock driver

### PCK2057

### I<sup>2</sup>C ADDRESS



### I<sup>2</sup>C CONSIDERATIONS

 $I^{2}C$  has been chosen as the serial bus interface to control the PCK2057.  $I^{2}C$  was chosen to support the JEDEC proposal JC-42.5 168 Pin Unbuffered SDRAM DIMM. All vendors are required to determine the legal issues associated with the manufacture of  $I^{2}C$  devices.

1) Address assignment: The clock driver in this specification uses the single, 7-bit address shown below. All devices can use the address if only one master clock driver is used in a design. The address can be re-used for the CKBF device if no other conflicting I<sup>2</sup>C clock driver is used in the system.

The following address was confirmed by Philips on 09/04/96.

| A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W |
|----|----|----|----|----|----|----|-----|
| 1  | 1  | 0  | 1  | 0  | 0  | 1  | 0   |

**NOTE:** The R/W bit is used by the I<sup>2</sup>C controller as a data direction bit. A 'zero' indicates a transmission (WRITE) to the clock device. A 'one' indicates a request for data (READ) from the clock driver. Since the definition of the clock buffer only allows the controller to WRITE data; the R/W bit of the address will always be seen as 'zero'. Optimal address decoding of this bit is left to the vendor.

2) Data Transfer Rate: 100 kbits/s (standard mode) is the base functionality required. Fast mode (400 kbits/s) functionality is optional.

3) Logic Levels: I<sup>2</sup>C logic levels are based on a percentage of V<sub>DD</sub> for the controller and other devices on the bus. Assume all devices are based on a 3.3 Volt supply.

4) Data Byte Format: Byte format is 8 Bits as described in the following appendices.

5) Data Protocol: To simplify the clock I<sup>2</sup>C interface, the clock driver serial protocol was specified to use only block writes from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. Indexed bytes are not allowed. However, the SMBus controller has a more specific format than the generic I<sup>2</sup>C protocol.

The clock driver must meet this protocol which is more rigorous than previously stated I<sup>2</sup>C protocol. Treat the description from the viewpoint of controller. The controller "writes" to the clock driver.

| Start bit     Slave Address     R/W     Ack     DUMMY     Ack     DUMMY     Ack     Data Byte 1     Ack     Data Byte 2     Ack | Start bit Slave Address R/W Ack DUMMY Ack DUMMY Ack Data Byte 1 Ack Data Byte 2 |          |
|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------|
|                                                                                                                                 |                                                                                 | Ack Stop |
|                                                                                                                                 |                                                                                 |          |

**NOTE:** The acknowledgement bit is returned by the slave/receiver (the clock driver).

6) Electrical Characteristics: All electrical characteristics must meet the standard mode specifications found in section 15 of the I<sup>2</sup>C specification.

a) Pull-Up Resistors: Any internal resistors pull-ups on the SDATA and SCLOCK inputs must be stated in the individual datasheet. The use of internal pull-ups on these pins of below 100 k $\Omega$  is discouraged. Assume that the board designer will use a single external pull-up resistor for each line and that these values are in the 5–6 k $\Omega$  range. Assume one I<sup>2</sup>C device per DIMM (serial presence detect), one I<sup>2</sup>C controller, one clock driver plus one/two more I<sup>2</sup>C devices on the platform for capacitive loading purposes.

(b) Input Glitch Filters: Only fast mode I<sup>2</sup>C devices require input glitch filters to suppress bus noise. The clock driver is specified as a standard mode device and is not required to support this feature.

For specific I<sup>2</sup>C information, consult the Philips I<sup>2</sup>C Peripherals Data Handbook IC12 (1997).

# 70 - 190 MHz I<sup>2</sup>C differential 1:10 clock driver

### PCK2057

### SERIAL CONFIGURATION MAP

The serial bits will be read by the clock buffer in the following order:

Byte 0 – Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte 1 – Bits 7, 6, 5, 4, 3, 2, 1, 0

All unused register bits (Reserved and "---") should be designed as "Don't Care". It is expected that the controller will force all of these bits to a "0" level.

All register bits labeled "Initialize to 0" must be written to zero during initialization. Failure to do so may result in a higher than normal operating current.

### Byte 0: Active/inactive register

1 = enable; 0 = disable

| BIT | PIN#   | NAME       | INITIAL VALUE | DESCRIPTION            |
|-----|--------|------------|---------------|------------------------|
| 7   | 2, 3   | CLK0, CLK0 | 1             | Enable/Disable Outputs |
| 6   | 5, 6   | CLK1, CLK1 | 1             | Enable/Disable Outputs |
| 5   | 9, 10  | CLK2, CLK2 | 1             | Enable/Disable Outputs |
| 4   | 19, 20 | CLK3, CLK3 | 1             | Enable/Disable Outputs |
| 3   | 22, 23 | CLK4, CLK4 | 1             | Enable/Disable Outputs |
| 2   | 47, 46 | CLK5, CLK5 | 1             | Enable/Disable Outputs |
| 1   | 44, 43 | CLK6, CLK6 | 1             | Enable/Disable Outputs |
| 0   | 40, 39 | CLK7, CLK7 | 1             | Enable/Disable Outputs |

NOTE:

1. Inactive means outputs are disabled from switching. These outputs are designed to be configured at power-on and are not expected to be configured during the normal modes of operation.

### Byte 1: Active/inactive register

1 = enable; 0 = disable

| BIT | PIN#   | NAME       | INITIAL VALUE | DESCRIPTION                    |
|-----|--------|------------|---------------|--------------------------------|
| 7   | 30, 29 | CLK8, CLK8 | 1             | Enable/Disable Outputs         |
| 6   | 27, 26 | CLK9, CLK9 | 1             | Enable/Disable Outputs         |
| 5   | —      | —          | 0             | Reserved                       |
| 4   | —      | —          | 0             | Reserved                       |
| 3   | —      | —          | 0             | Reserved                       |
| 2   | —      | —          | 0             | Reserved                       |
| 1   | _      | _          | 0             | Power-Down Mode Disable/Enable |
| 0   | _      | _          | 0             | HCSL Enable/Disable            |

NOTE:

1. Inactive means outputs are disabled from switching. These outputs are designed to be configured at power-on and are not expected to be configured during the normal modes of operation.

PCK2057

### 70 - 190 MHz I<sup>2</sup>C differential 1:10 clock driver

#### **ABSOLUTE MAXIMUM RATINGS (see Note 1)**

Over recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| SYMBOL                             | MBOL PARAMETER                        |                        | TEST CONDITIONS                         | L    | UNIT                   |      |
|------------------------------------|---------------------------------------|------------------------|-----------------------------------------|------|------------------------|------|
| STIVIBOL                           |                                       |                        | TEST CONDITIONS                         | MIN  | MAX                    | UNIT |
| V <sub>DDQ</sub> /AV <sub>DD</sub> | Supply voltage range                  |                        |                                         | 0.5  | 3.6                    | V    |
| V <sub>DD</sub> I <sup>2</sup> C   | I <sup>2</sup> C supply voltage range |                        |                                         | 0.5  | 4.6                    | V    |
| VI                                 |                                       | except SCL and SDA     | see Notes 2 and 3                       | -0.5 | V <sub>DDQ</sub> + 0.5 | V    |
| v I                                | V <sub>I</sub> Input voltage range    | SCL and SDA            | see Notes 2 and 3                       | -0.5 | $V_{DD}I^{2}C + 0.5$   | V    |
| Vo                                 | Output voltage range                  |                        | see Notes 2 and 3                       | -0.5 | V <sub>DDQ</sub> + 0.5 | V    |
| I <sub>IK</sub>                    | Input clamp current                   |                        | $V_{I} < 0 \text{ or } V_{I} > V_{DDQ}$ | —    | ±50                    | mA   |
| I <sub>OK</sub>                    | Output clamp current                  | Output clamp current   |                                         | —    | ±50                    | mA   |
| Ι <sub>Ο</sub>                     | Continuous output current             |                        | $V_{O} = 0$ to $V_{DDQ}$                | —    | ±50                    | mA   |
|                                    | Continuous current to G               | ND or V <sub>DDQ</sub> |                                         | —    | ±100                   | mA   |
| T <sub>stg</sub>                   | Storage temperature rar               | ige                    |                                         | -65  | +150                   | °C   |

NOTES:

 Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

3. This value is limited to 3.6 V maximum.

### **RECOMMENDED OPERATING CONDITIONS (see Note 1)**

|                  | PARAMETER                                |                                       | TEST         |                                | LIMITS |                                 |      |
|------------------|------------------------------------------|---------------------------------------|--------------|--------------------------------|--------|---------------------------------|------|
| SYMBOL           | PARAMEI                                  | ER                                    | CONDITIONS   | MIN                            | TYP    | MAX                             | UNIT |
|                  |                                          | V <sub>DDQ</sub>                      | 1            | 2.3                            | _      | 2.7                             | V    |
|                  | Supply voltage                           | AV <sub>DD</sub>                      |              | 2.2                            | _      | 2.7                             | V    |
|                  |                                          | V <sub>DD</sub> I <sup>2</sup> C      | see Note 2   | 2.3                            | _      | 3.6                             | V    |
|                  |                                          | CLK, CLK,<br>HCSL buffer only         |              | —                              | 0      | 0.24                            | V    |
| VIL              | LOW-level input voltage                  | CLK, CLK                              |              | -0.3                           | _      | V <sub>DDQ</sub> - 0.4          | V    |
|                  |                                          | FBIN, FBIN                            |              | —                              | _      | V <sub>DDQ</sub> /2 - 0.18      | V    |
|                  |                                          | SDA, SCL                              |              | —                              | _      | $0.3 	imes V_{DD} I^2 C$        | V    |
|                  | V <sub>IH</sub> HIGH-level input voltage | CLK, <u>CLK</u> ,<br>HCSL buffer only |              | 0.66                           | 0.71   | _                               | V    |
| VIH              |                                          | CLK, CLK                              |              | 0.4                            | _      | V <sub>DDQ</sub> + 0.3          | V    |
|                  |                                          | FBIN, FBIN                            |              | V <sub>DDQ</sub> /2 + 0.18     | _      | —                               | V    |
|                  |                                          | SDA, SCL                              |              | $0.7 \times V_{DD}I^2C$        | —      | —                               | V    |
|                  | DC input signal voltage                  |                                       | see Note 3   | -0.3                           | —      | V <sub>DDQ</sub> + 0.3          | V    |
| M                | Differential input signal                | DC: CLK, FBIN                         | see Note 4   | 0.36                           | _      | V <sub>DDQ</sub> + 0.6          | V    |
| $V_{ID}$         | voltage                                  | AC: CLK, FBIN                         | see Note 4   | 0.2                            | —      | V <sub>DDQ</sub> + 0.6          | V    |
| V <sub>IX</sub>  | Input differential pair cross-           | -voltage                              | see Note 5   | $0.45 	imes (V_{IH} - V_{IL})$ | —      | $0.55 \times (V_{IH} - V_{IL})$ | V    |
| I <sub>ОН</sub>  | HIGH-level output current                |                                       |              | —                              | —      | -12                             | mA   |
|                  |                                          |                                       |              | —                              | _      | 12                              | mA   |
| I <sub>OL</sub>  | LOW-level output current                 | SDA                                   | 1            | —                              | _      | 3                               | mA   |
| SR               | Input slew rate                          |                                       | see Figure 3 | 1                              | _      | 4                               | V/ns |
|                  | SSC modulation frequency                 | T                                     |              | 30                             | _      | 33.3                            | kHz  |
|                  | SSC clock input frequency                | deviation                             |              | 0                              | _      | -0.50                           | %    |
| T <sub>amb</sub> | Operating free-air tempera               | ture                                  |              | 0                              | _      | +70                             | °C   |

NOTES:

1. Unused inputs must be held HIGH or LOW to prevent them from floating.

2. All devices on the I<sup>2</sup>C-bus, with input levels related to V<sub>DD</sub>I<sup>2</sup>C, must have one common supply line to which the pull-up resistor is connected.

3. DC input signal voltage specifies the allowable DC execution of differential input.

Differential input signal voltage specifies the differential voltage |V<sub>TR</sub> - V<sub>CP</sub>| required for switching, where V<sub>TR</sub> is the true input level, and V<sub>CP</sub> is the complementary input level.

5. Differential cross-point voltage is expected to track variations of V<sub>DD</sub> and is the voltage at which the differential signals must be crossing.

# 70 - 190 MHz I<sup>2</sup>C differential 1:10 clock driver

### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions.

|                                  |                                                           | -                                | TEAT CONDITIONS                                                                  |                          |                     |                   |    |
|----------------------------------|-----------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------|--------------------------|---------------------|-------------------|----|
| SYMBOL                           | PARAMETE                                                  | K                                | TEST CONDITIONS                                                                  | MIN TYP <sup>1</sup> MAX |                     | UNIT              |    |
| V <sub>IK</sub>                  | Input voltage                                             | All inputs                       | V <sub>DDQ</sub> = 2.3 V; I <sub>I</sub> = -18 mA                                | —                        | —                   | -1.2              | V  |
| M                                | HIGH-level output voltage                                 |                                  | $V_{DDQ}$ = min to max; $I_{OH}$ = -1 mA                                         | V <sub>DDQ</sub> - 0.1   | —                   | —                 | V  |
| V <sub>OH</sub>                  |                                                           |                                  | $V_{DDQ} = 2.3 \text{ V}; I_{OH} = -12 \text{ mA}$                               | 1.7                      | —                   | —                 | V  |
|                                  | LOW-level output voltage                                  |                                  | $V_{DDQ}$ = min to max; $I_{OL}$ = 1 mA                                          | —                        | —                   | 0.1               | V  |
| V <sub>OL</sub>                  |                                                           |                                  | V <sub>DDQ</sub> = 2.3 V; I <sub>OL</sub> = 12 mA                                | —                        | —                   | 0.6               | V  |
|                                  |                                                           | SDA                              | $V_{DD}I^2C = 3.0 \text{ V}; I_{OL} = 3 \text{ mA}$                              | —                        | —                   | 0.4               | V  |
| V <sub>OX</sub>                  | Output differential cross                                 | /oltage                          |                                                                                  | $V_{DDQ}/2 - 0.2$        | V <sub>DDQ</sub> /2 | $V_{DDQ}/2 + 0.2$ | V  |
| l <sub>l</sub>                   | Input current                                             | CLK, FBIN                        | $V_{DDQ} = 2.7 \text{ V}; \text{ V}_{I} = 0 \text{ V} \text{ to } 2.7 \text{ V}$ | —                        | —                   | ±10               | μA |
| I <sub>OZ</sub>                  | High impedance state ou                                   | tput current                     | $V_{DDQ} = 2.7 \text{ V}; V_{O} = V_{DDQ} \text{ or GND}$                        | —                        | _                   | ±10               | μA |
|                                  | Power-down current on V <sub>DDQ</sub> + AV <sub>DD</sub> |                                  | CLK at 0 MHz; $\Sigma$ of I <sub>DD</sub> and AI <sub>DD</sub>                   | —                        | 150                 | 250               | μA |
| DDPD                             | Power-down current on \                                   | / <sub>DD</sub> I <sup>2</sup> C | CLK at 0 MHz; $V_{DDQ} = 3.6 V$                                                  | —                        | 3                   | 20                | μA |
| I <sub>DD</sub>                  | Dynamic current on V <sub>DDQ</sub>                       |                                  | f <sub>O</sub> = 100 MHz                                                         | —                        | 205                 | 230               | mA |
| AI <sub>DD</sub>                 | Supply current on AV <sub>DD</sub>                        |                                  | f <sub>O</sub> = 100 MHz                                                         | —                        | 4                   | 6                 | mA |
| I <sub>DD</sub> I <sup>2</sup> C | Supply current on V <sub>DD</sub> I <sup>2</sup> C        |                                  | $V_{DD}I^2C = 3.6 V;$<br>SCL and SDA = 3.6V                                      | —                        | 1                   | 2                 | mA |
| Cl                               | Input capacitance                                         |                                  | $V_{DDQ} = 2.5 V; V_I = V_{DDQ} \text{ or GND}$                                  | 2                        | 2.8                 | 3                 | pF |

NOTES:

1. All typical values are at respective nominal  $V_{DDQ}$ .

### TIMING REQUIREMENTS

Over recommended ranges of supply voltage and operating free-air temperature.

| SYMBOL           | PARAMETER                       | LIM | UNIT |      |
|------------------|---------------------------------|-----|------|------|
| STWBOL           | PARAMETER                       | MIN | MAX  | UNIT |
| f <sub>CLK</sub> | Clock frequency                 | 70  | 190  | MHz  |
|                  | Input clock duty cycle          | 40  | 60   | %    |
|                  | Stabilization time <sup>1</sup> | —   | 100  | μs   |

NOTE:

 Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.

### TIMING REQUIREMENTS FOR THE I<sup>2</sup>C INTERFACE

Over recommended ranges of operating free-air temperature and V<sub>DD</sub>I<sup>2</sup>C from 3.3 V to 3.6 V..

| SYMBOL              | PARAMETER                                                                              | STANDARD-M | UNIT |      |
|---------------------|----------------------------------------------------------------------------------------|------------|------|------|
|                     | PARAMETER                                                                              | MIN        | MAX  | UNIT |
| f <sub>SCL</sub>    | SCL clock frequency                                                                    | _          | 100  | kHz  |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                       | 4.7        | —    | μs   |
| t <sub>SU;STA</sub> | Set-up time for a repeated START condition                                             | 4.7        | —    | μs   |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock is generated. | 4.0        | —    | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                            | 4.7        | —    | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                           | 4.0        | —    | μs   |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals                                                  | _          | 1000 | ns   |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals                                                  | _          | 300  | ns   |
| t <sub>SU;DAT</sub> | DATA set-up time                                                                       | 250        | —    | ns   |
| t <sub>HD;DAT</sub> | DATA hold time                                                                         | 0          |      | ns   |
| t <sub>SU;STO</sub> | Set-up time for STOP condition                                                         | 4          |      | μs   |

# 70 - 190 MHz I<sup>2</sup>C differential 1:10 clock driver

### **AC CHARACTERISTICS**

| CVMD OI                | PARAMETER<br>Propagation delay time      | TEAT CONDITIONS                         | LIMITS |                  |       |      |
|------------------------|------------------------------------------|-----------------------------------------|--------|------------------|-------|------|
| SYMBOL                 |                                          | TEST CONDITIONS                         | MIN    | ТҮР              | MAX   | UNIT |
| t <sub>PD</sub>        |                                          | Test mode/CLK to any output             | _      | 3.7              | —     | ns   |
| t <sub>PHL</sub>       | HIGH-to-LOW level propagation delay time | SCL to SDA (acknowledge)                | _      | 500 <sup>1</sup> | —     | ns   |
| t <sub>en</sub>        | Output enable time                       | Test mode/SDA to Y output               | —      | 85               | —     | ns   |
| t <sub>dis</sub>       | Output disable time                      | Test mode/SDA to Y output               | —      | 35               | —     | ns   |
| t <sub>jit(per)</sub>  | Jitter (period); see Figure 4            | 100 MHz to 167 MHz                      | -75    | —                | 75    | ps   |
| t <sub>jit(cc)</sub>   | Jitter (cycle-to-cycle); see Figure 5    | 100 MHz to 167 MHz                      | -75    | —                | 75    | ps   |
| t <sub>jit(hper)</sub> | Half-period jitter; see Figure 6         | 100 MHz to 167 MHz                      | -90    | —                | 90    | ps   |
|                        | Static phase offset; see Figure 1        | 133 MHz/V <sub>ID</sub> on CLK = 0.71 V | 220    | —                | 450   | ps   |
| tø                     |                                          | 167 MHz/V <sub>ID</sub> on CLK = 0.71 V | 140    | —                | 270   | ps   |
| t <sub>slr(o)</sub>    | Output clock slew rate; see Figure 3     | terminated with 120 $\Omega$ /14 pF     | 1      | —                | 2     | V/ns |
| t <sub>sk(o)</sub>     | Output skew; see Figure 2                |                                         | _      | —                | 75    | ps   |
|                        | SSC modulation frequency                 |                                         | 30     | _                | 33.3  | kHz  |
|                        | SSC clock input frequency deviation      |                                         | 0.00   | _                | -0.50 | %    |

NOTE:

1. This time is for a PLL frequency of 100 MHz.

### AC WAVEFORMS



#### Figure 1. Static phase offset



### Figure 2. Output skew

# $70 - 190 \text{ MHz} \text{ I}^2\text{C}$ differential 1:10 clock driver



Figure 3. Input and output slew rates



Figure 4. Period jitter





PCK2057

# $70 - 190 \text{ MHz} \text{ I}^2\text{C}$ differential 1:10 clock driver



Figure 6. Half-period jitter

### **TEST CIRCUIT**



Figure 7. Output load test measurement

# $70 - 190 \text{ MHz} \text{ I}^2\text{C}$ differential 1:10 clock driver



# 70 – 190 MHz I<sup>2</sup>C differential 1:10 clock driver



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

### Data sheet status

| Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> | Definitions                                                                                                                                                                                                                                                                                                            |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                         |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

**Philips Semiconductors** 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381

© Copyright Philips Electronics North America Corporation 2001 All rights reserved. Printed in U.S.A.

Date of release: 06-01

Document order number:

9397 750 08476





