# DSC557-03





### Crystal-less Two Output PCIe Gen1/2/3 Clock Generator

### **General Description**

The DSC557-03 is a crystal-less, two output PCI express clock generator meeting Gen1, Gen2, and Gen3 specifications. The clock generator uses proven silicon MEMS technology to provide 100MHz\* differential output clocks with excellent jitter and stability over a wide range of supply voltages and temperatures. By eliminating the external guartz crystal, the DSSC557-03 significantly enhances reliability and while accelerates product development, meeting stringent clock performance criteria for a variety of communications, storage, and networking applications.

DSC557-03 has an Output Enable / Disable feature allowing it to disable the outputs when OE is low. The device is available in two different packages; a "drop-in" replacement 16 pin TSSOP or a space saving 14 pin QFN (77% less board space). Additional output formats are also available in any combination of LVPECL, LVDS, and HCSL.

### **Block Diagram**



\* Clk0+/- and Clk1+/- are 100 MHz as per PCIe standards. For other frequencies, please contact the factory.

### **Features**

- Meets PCIe Gen1, Gen2 & Gen3 specs.
- Available Output Formats:
  - HCSL, LVPECL, or LVDS
  - HCSL/LVPECL, HCSL/LVDS, LVPECL/LVDS
- Wide Temperature Range
  - $\circ~$  Ext. Industrial: -40° to 105° C
  - Industrial: -40° to 85° C
  - Ext. commercial: -20° to 70° C
- Supply Range of 2.25 to 3.6 V
- Low Power Consumption
  - $\circ$   $\,$  30% lower than competing devices  $\,$
- Excellent Shock & Vibration Immunity
  - Qualified to MIL-STD-883
- Available Footprints:
  - o 16 TSSOP
  - $\circ$  14 QFN
- Lead Free & RoHS Compliant
- Short Lead Time: 2 Weeks

### **Applications**

- Communications/Networking
  - Ethernet
  - 1G, 10GBASE-T/KR/LR/SR, and FcoE
  - Routers and Switches
  - **o** Gateways, VoIP, Wireless AP's
  - Passive Optical Networks
- Storage
  - o SAN, NAS, SSD, JBOD
- Embedded Applications
  - **o** Industrial, Medical, and Avionics
  - Security Systems and Office Automation
  - **o** Digital Sinage, POS and others
- Consumer Electronics
  - Smart TV, Bluray, STB



### **Specifications** (Unless specified otherwise: T=25° C, VDD =3.3V)

| Parameter                                                 |                                    | Condition                                                                                               | Min.                      | Тур. | Max.                      | Unit |
|-----------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------|------|---------------------------|------|
| Supply Voltage <sup>1</sup>                               | V <sub>DD</sub>                    |                                                                                                         | 2.25                      |      | 3.6                       | V    |
| Supply Current                                            | I <sub>DD</sub>                    | EN pin low – outputs are<br>disabled                                                                    |                           | 21   | 23                        | mA   |
| Supply Current <sup>2</sup><br>(Two HCSL Outputs)         | I <sub>DD</sub>                    | EN pin high – outputs are<br>enabled<br>R <sub>L</sub> =50 Ω, F <sub>01</sub> =F <sub>02</sub> =100 MHz |                           | 60   |                           | mA   |
| -                                                         |                                    | Includes frequency variations                                                                           |                           |      | ±100                      |      |
| Frequency Stability                                       | Δf                                 | due to initial tolerance, temp.<br>and power supply voltage                                             |                           |      | ±50                       | ppm  |
| Startup Time <sup>3</sup>                                 | t <sub>su</sub>                    |                                                                                                         |                           |      | 5                         | ms   |
| Input Logic Levels<br>Input logic high<br>Input logic low | V <sub>IH</sub><br>V <sub>IL</sub> |                                                                                                         | 0.75xV <sub>DD</sub><br>- |      | -<br>0.25xV <sub>DD</sub> | V    |
| Output Disable Time <sup>4</sup>                          | t <sub>DA</sub>                    |                                                                                                         |                           |      | 5                         | ns   |
| Output Enable Time                                        | t <sub>EN</sub>                    |                                                                                                         |                           |      | 20                        | ns   |
| Pull-Up Resistor <sup>2</sup>                             |                                    | Pull-up on OE pin                                                                                       |                           | 40   |                           | kΩ   |

| HCSL Outputs <sup>6</sup>                                     |                                    |                                                                                      |            |                  |                                        |                   |
|---------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------|------------|------------------|----------------------------------------|-------------------|
| Parameter                                                     |                                    | Condition Min.                                                                       |            | Тур.             | Max.                                   | Unit              |
| Output Logic Levels<br>Output logic high<br>Output logic low  | V <sub>OH</sub><br>V <sub>OL</sub> | $R_L = 50\Omega$                                                                     | 0.725<br>- |                  | -<br>0.1                               | V                 |
| Pk to Pk Output Swing                                         |                                    | Single-Ended                                                                         |            | 750              |                                        | mV                |
| Output Transition time <sup>4</sup><br>Rise Time<br>Fall Time | t <sub>R</sub><br>t <sub>F</sub>   | 20% to 80% $R_L=50\Omega$ , $C_L=2pF$                                                | 200        |                  | 400                                    | ps                |
| Frequency                                                     | f <sub>0</sub>                     | Single Frequency                                                                     | 2.3        | 100 <sup>7</sup> | 460                                    | MHz               |
| Output Duty Cycle                                             | SYM                                | Differential                                                                         | 48         |                  | 52                                     | %                 |
| Period Jitter <sup>5</sup>                                    | J <sub>PER</sub>                   | F <sub>01</sub> =F <sub>02</sub> =100 MHz                                            |            | 2.5              |                                        | ps <sub>RMS</sub> |
|                                                               | Rյ                                 | PCIe Gen 1.1<br>T <sub>J</sub> =D <sub>J</sub> + 14.069 x R <sub>J</sub> (BER 10-12) |            | 0.540            |                                        | Ps <sub>rms</sub> |
| Jitter, Phase<br>(Common Clock                                | Dյ<br>Tյ                           | PCIe Gen 1.1<br>T <sub>J</sub> =D <sub>J</sub> + 14.069 x R <sub>J</sub> (BER 10-12) |            | 0.832<br>8.536   | 41.9 <sup>8</sup><br>86.0 <sup>8</sup> | ps <sub>p-p</sub> |
| Àrchitecture)                                                 | J <sub>RMS-CCHF</sub>              | PCIe Gen 2.1, 1.5 MHz to 0.458                                                       |            | 3.1 <sup>8</sup> | ps <sub>RMS</sub>                      |                   |
|                                                               | J <sub>RMS-CCLF</sub>              | PCIe Gen 2.1, 10 kHz to 1.5 MHz                                                      |            | 0.030            | 3.0 <sup>8</sup>                       | ps <sub>RMS</sub> |
|                                                               | J <sub>RMS-CC</sub>                | PCIe Gen 3.0                                                                         |            | 0.165            | 1.0 <sup>8</sup>                       | ps <sub>RMS</sub> |
| Integrated Phase Noise                                        | J <sub>RMS-DCHF</sub>              | PCIe Gen 2.1, 1.5 MHz to 0.561 4                                                     |            | 4.0 <sup>8</sup> | ps <sub>RMS</sub>                      |                   |
| (Data Clock<br>Architecture)                                  | J <sub>RMS-DCLF</sub>              | PCIe Gen 2.1, 10 kHz to 1.5 MHz                                                      |            | 1.778            | 7.5 <sup>8</sup>                       | ps <sub>RMS</sub> |
|                                                               | J <sub>RMS-DC</sub>                | PCIe Gen 3.0                                                                         |            | 0.147            | 1.0 <sup>8</sup>                       | ps <sub>RMS</sub> |

#### Notes:

- 1.  $V_{DD}$  should be filtered with 0.01uf capacitor.
- 2. Output is enabled if OE pin is floated or not connected.
- 3.  $t_{su}$  is time to 100PPM stable output frequency after V<sub>DD</sub> is applied and outputs are enabled.
- 4. Output Waveform and Connection Diagram define the parameters.
- 5. Period Jitter includes crosstalk from adjacent output.
- 6. Contact <u>Sales@Discera.com</u> for alternate output options (LVPECL, LVDS, LVCMOS).
- 7. Contact <u>Sales@Discera.com</u> for alternative frequency options
- 8. Jitter limits established by Gen 1.1, Gen 2.1, and Gen 3.0 PCIe standards.



### **Absolute Maximum Ratings**

| Item           | Min  | Max                  | Unit | Condition  |
|----------------|------|----------------------|------|------------|
| Supply Voltage | -0.3 | +4.0                 | V    |            |
| Input Voltage  | -0.3 | V <sub>DD</sub> +0.3 | V    |            |
| Junction Temp  | -    | +150                 | °C   |            |
| Storage Temp   | -55  | +150                 | °C   |            |
| Soldering Temp | -    | +260                 | °C   | 40sec max. |
| ESD            | -    |                      | V    |            |
| HBM            |      | 4000                 |      |            |
| MM             |      | 400                  |      |            |
| CDM            |      | 1500                 |      |            |

### **Solder Reflow Profile**



| 14 QFN MSL 1 @ 260°C refer to JSTD-020C<br>16 TSSOP MSL 3 @ 260°C refer to JSTD-020C |              |  |  |  |
|--------------------------------------------------------------------------------------|--------------|--|--|--|
| Ramp-Up Rate (200°C to Peak Temp)                                                    | 3°C/Sec Max. |  |  |  |
| Preheat Time 150°C to 200°C                                                          | 60-180 Sec   |  |  |  |
| Time maintained above 217°C                                                          | 60-150 Sec   |  |  |  |
| Peak Temperature                                                                     | 255-260°C    |  |  |  |
| Time within 5°C of actual Peak                                                       | 20-40 Sec    |  |  |  |
| Ramp-Down Rate                                                                       | 6°C/Sec Max. |  |  |  |
| Time 25°C to Peak Temperature                                                        | 8 min Max.   |  |  |  |



#### Pin Diagram (16 TSSOP)

**Connection Diagram** 

(16 TSSOP Two HCSL Outputs)



#### **Pin Description (16 TSSOP)**

| Pin No. | Pin Name <sup>9</sup> | Pin Type | Description                            |
|---------|-----------------------|----------|----------------------------------------|
| 1       | NC                    | NA       | No connect                             |
| 2       | NC                    | NA       | No connect                             |
| 3       | NC                    | NA       | No connect                             |
| 4       | NC                    | NA       | No connect                             |
| 5       | NC                    | NA       | No connect                             |
| 6       | OE                    | Ι        | Output Enable; active high             |
| 7       | VSS                   | Power    | Ground                                 |
| 8       | NC                    | NA       | No connect                             |
| 9       | NC                    | NA       | No connect                             |
| 10      | CLK1+                 | 0        | True output of differential pair       |
| 11      | CLK1-                 | 0        | Complement output of differential pair |
| 12      | NC                    | NA       | No connect                             |
| 13      | NC                    | NA       | No connect                             |
| 14      | CLK0-                 | 0        | Complement output of differential pair |
| 15      | CLK0+                 | 0        | True output of differential pair       |
| 16      | VDD                   | Power    | Power Supply                           |

MICREL

#### Pin Diagram (14 QFN)

#### **Connection Diagram**

(14 QFN Two HCSL Outputs)



### **Pin Description (14 QFN)**

| Pin No. | Pin Name | Pin<br>Type | Description                                  |
|---------|----------|-------------|----------------------------------------------|
| 1       | OE       | I           | Output Enable; active high                   |
| 2       | NC       | NA          | Ground recommended or leave as a NC          |
| 3       | NC       | NA          | Ground recommended or leave as a NC          |
| 4       | VSS      | Power       | Ground                                       |
| 5       | NC       | NA          | Ground recommended or leave as a NC          |
| 6       | NC       | NA          | Ground recommended or leave as a NC          |
| 7       | NC       | NA          | Ground recommended or leave as a NC          |
| 8       | CLK1+    | 0           | True output of differential pair             |
| 9       | CLK1-    | 0           | Complement output of differential pair       |
| 10      | CLK0-    | 0           | Complement output of differential pair       |
| 11      | CLK0+    | 0           | True output of differential pair             |
| 12      | VDD1     | Power       | Power Supply for Core and Output 1 (CLK0+/-) |
| 13      | VDD0     | Power       | Power Supply for Output 0 (CLK1+/-)          |
| 14      | NC       | NA          | Ground recommended or leave as a NC          |



## **OE Function and Output Waveform: HCSL**



## **Ordering Information**<sup>9</sup>



Note 9. CLK0 and CLK1 are configured at the factory to 100 MHz. (For other frequencies, contact the factory at sales@discera.com.)



### **Package Dimensions**

#### F: 14 QFN, 3.2 x 2.5 mm





#### S: 16 TSSOP (173 mil body width)





MICREL





NOTE:

1. CONTROLLING DIMENSION: MILLIMETERS

2. DIMENSIONS ARE IN MILLIMETERS (INCHES)

**3. DRAWING NOT TO SCALE** 

- 4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT
- \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE



#### **Disclaimer:**

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

 
 MICREL, Inc.
 •
 2180 Fortune Drive, Fax: +1 (408) 474-1000
 San Jose, California
 95131
 •
 USA

 •
 Fax: +1 (408) 474-1000
 •
 Email: hbwhelp@micrel.com
 •
 www.micrel.com