# 2-Mbit (256 K × 8) Static RAM #### **Features** ■ Very high-speed: 45 ns ■ Temperature ranges □ Industrial: –40 °C to 85 °C □ Automotive-A: –40 °C to 85 °C ■ Wide voltage range: 2.20 V to 3.60 V ■ Pin compatible with CY62138CV25/30/33 ■ Ultra low standby power Typical standby current: 1 μA Maximum standby current: 5 μA ■ Ultra low active power □ Typical active current: 1.6 mA at f = 1 MHz ■ Easy memory expansion with $\overline{CE}_1$ , $CE_2$ , and $\overline{OE}$ Features ■ Automatic power down when deselected ■ Complementary metal oxide semiconductor (CMOS) for Optimum speed and power ■ Offered in Pb-free 36-ball VFBGA, 32-pin TSOP II, 32-pin SOIC, 32-pin TSOP I and 32-pin STSOP packages #### **Functional Description** The CY62138FV30 is a high performance CMOS static RAM organized as 256K words by 8 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery $\mathsf{Life}^\mathsf{TM}$ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption. Place the device into $\mathsf{sta}$ ndby mode reducing power consumption when deselected ( $\mathsf{CE}_1$ HIGH or $\mathsf{CE}_2$ LOW). To write to the device, take Chip Enable ( $\overline{CE}_1$ LOW and $CE_2$ HIGH) and Write Enable ( $\overline{WE}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>). To read from the device, take Chip Enable ( $\overline{\text{CE}}_1$ LOW and $\text{CE}_2$ HIGH) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing Write Enable ( $\overline{\text{WE}}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins. The eight input and output pins (I/O $_0$ through I/O $_7$ ) are placed in a high impedance state when the device is deselected ( $\overline{\text{CE}}_1$ HIGH or $\overline{\text{CE}}_2$ LOW), the outputs are disabled ( $\overline{\text{OE}}$ HIGH), or during a write operation ( $\overline{\text{CE}}_1$ LOW and $\overline{\text{CE}}_2$ HIGH and $\overline{\text{WE}}$ LOW). ### **Logic Block Diagram** #### **Contents** | Pin Configurations | 3 | |--------------------------------|---| | Product Portfolio | | | Maximum Ratings | | | Operating Range | | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | | | AC Test Loads and Waveforms | 5 | | Data Retention Characteristics | 6 | | Data Retention Waveform | | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering Information | 11 | |-----------------------------------------|----| | Ordering Code Definitions | | | Package Diagrams | | | Acronyms | | | Document Conventions | | | Units of Measure | 17 | | Document History Page | 18 | | Sales, Solutions, and Legal Information | 20 | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | 20 | | Cypress Developer Community | | | Technical Support | | ### **Pin Configurations** Figure 1. 36-ball VFBGA (Top View) [1] Figure 2. 32-pin SOIC/TSOP II (Top View) Figure 3. 32-pin TSOP I (Top View) Figure 4. 32-pin STSOP (Top View) #### **Product Portfolio** | | | | | | | | F | Power Di | ssipatio | n | | | | | | |---------------|------------------------------|---------------------------|--------------------|-------|--------------------------------|--------------------|-----|-------------------------------|--------------------------|--------------------|-----|----------------------|--|-------------|--| | Product | Range | V <sub>CC</sub> Range (V) | | Speed | Operating I <sub>CC</sub> (mA) | | | ١) | Standby I <sub>SB2</sub> | | | | | | | | Floudet | Range | | | | (ns) | f = 1 MHz | | f = 1 MHz f = f <sub>ma</sub> | | f = 1 MHz | | f = f <sub>max</sub> | | <b>(μA)</b> | | | | | Min | Typ <sup>[2]</sup> | Max | | Typ <sup>[2]</sup> | Max | Typ <sup>[2]</sup> | Max | Typ <sup>[2]</sup> | Max | | | | | | CY62138FV30LL | Industrial /<br>Automotive-A | 2.2 | 3.0 | 3.6 | 45 | 1.6 | 2.5 | 13 | 18 | 1 | 5 | | | | | #### Notes NC pins are not connected on the die. <sup>2.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C. #### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Ambient temperature with Supply voltage to ground potential ......-0.3 V to 3.9 V DC voltage applied to outputs in High Z State $^{[3,\ 4]}$ .....-0.3 V to 3.9 V | DC input voltage [3, 4] | 0.3 V to 3.9 V | |-----------------------------------------------------|----------------| | Output current into outputs (LOW) | 20 mA | | Static Discharge Voltage (MIL-STD-883, Method 3015) | > 2001 V | | Latch-up current | > 200 mA | ## **Operating Range** | Product | Range | Ambient<br>Temperature | V <sub>CC</sub> [5] | | |---------------|------------------------------|------------------------|---------------------|--| | CY62138FV30LL | Industrial /<br>Automotive-A | | 2.2 V to 3.6 V | | #### **Electrical Characteristics** Over the Operating Range | | Barriera | T10 | 45 ns (Ind | ustrial / Aut | omotive-A) | | |---------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------|-------------------------|------| | Parameter | Description | Test Conditions | Min | Typ <sup>[6]</sup> | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | I <sub>OH</sub> = -0.1 mA | 2.0 | _ | _ | V | | | | $I_{OH} = -1.0 \text{ mA}, V_{CC} \ge 2.70 \text{ V}$ | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage | I <sub>OL</sub> = 0.1 mA | - | _ | 0.4 | V | | | | I <sub>OL</sub> = 2.1 mA, V <sub>CC</sub> ≥ 2.70 V | | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | V <sub>CC</sub> = 2.2 V to 2.7 V | 1.8 | _ | V <sub>CC</sub> + 0.3 V | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2.2 | _ | V <sub>CC</sub> + 0.3 V | V | | V <sub>IL</sub> | Input LOW voltage | V <sub>CC</sub> = 2.2 V to 2.7 V For BGA package | -0.3 | _ | 0.6 | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | -0.3 | _ | 0.8 | V | | | | V <sub>CC</sub> = 2.2 V to 3.6 V For other packages | -0.3 | _ | 0.6 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | <b>–</b> 1 | _ | +1 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_O \le V_{CC}$ , output disabled | <b>–</b> 1 | _ | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating supply current | $f = f_{max} = 1/t_{RC}$ $V_{CC} = V_{CC_{max}}$ | - | 13 | 18 | mA | | | | f = 1 MHz | - | 1.6 | 2.5 | | | I <sub>SB1</sub> <sup>[7]</sup> | Automatic CE Power-down current–CMOS inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{V} \text{ or } \text{CE}_2 \le 0.2 \text{V},$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{V}, \text{V}_{\text{IN}} \le 0.2 \text{V},$ $\text{f} = \text{f}_{\text{max}} (\text{address and data only}),$ $\text{f} = 0 (\overline{\text{OE}}, \text{and} \overline{\text{WE}}), \text{V}_{\text{CC}} = 3.60 \text{V}$ | - | 1 | 5 | μА | | I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE Power-down current–CMOS inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V or } \text{CE}_2 \le 0.2 \text{ V},$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V or } \text{V}_{\text{IN}} \le 0.2 \text{ V},$ $\text{f} = 0, \text{V}_{\text{CC}} = 3.60 \text{ V}$ | - | 1 | 5 | μА | - 3. $V_{IL(min)} = -2.0 \text{ V}$ for pulse durations less than 20 ns. - V<sub>IL(min)</sub> = -2.0 v for pulse duriations less than 20 ns. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be at CMOS level to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. ## Capacitance | Parameter <sup>[8]</sup> | Description | Test Conditions | Max | Unit | |--------------------------|--------------------|----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ.)}$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | | 10 | pF | #### **Thermal Resistance** | Parameter <sup>[8]</sup> | Description | Test Conditions | 32-pin<br>SOIC | 36-ball<br>VFBGA | 32-pin<br>TSOP II | 32-pin<br>STSOP | 32-pin<br>TSOP I | Unit | |--------------------------|---------------------------------------|------------------------------------------------------------------|----------------|------------------|-------------------|-----------------|------------------|------| | $\Theta_{JA}$ | | Still air, soldered on a 3 × 4.5 inch, two layer printed circuit | 44.53 | 38.49 | 44.16 | 59.72 | 50.19 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (Junction to Case) | board | 24.05 | 17.66 | 11.97 | 15.38 | 14.59 | °C/W | #### **AC Test Loads and Waveforms** Figure 5. AC Test Loads and Waveforms | Parameter | 2.5 V (2.2 V to 2.7 V) | 3.0 V (2.7 V to 3.6 V) | Unit | |-----------------|------------------------|------------------------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | #### Note <sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters. #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> [9] | Max | Unit | | |-----------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|-----|------|----| | V <sub>DR</sub> | V <sub>CC</sub> for data retention | | | 1.5 | _ | _ | V | | I <sub>CCDR</sub> <sup>[10]</sup> | Data retention current | $V_{CC} = 1.5 \text{ V}, \overline{CE}_1 \ge V_{CC} - 0.2 \text{ V}$<br>or $CE_2 \le 0.2 \text{ V}, V_{IN} \ge V_{CC} - 0.2 \text{ V}$<br>or $V_{IN} \le 0.2 \text{ V}$ | Industrial /<br>Automotive-A | - | 1 | 4 | μА | | t <sub>CDR</sub> [11] | Chip deselect to data retention time | | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation recovery time | | | 45 | _ | _ | ns | #### **Data Retention Waveform** Figure 6. Data Retention Waveform [13] #### Notes <sup>9.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C. 10. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be at CMOS level to meet the |<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. 11. Tested initially and after any design or process changes that may affect these parameters. 12. Full device AC operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 13. CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH. #### **Switching Characteristics** Over the Operating Range | Parameter [14, 15] | Description | 45 ns (Ir<br>Autom | dustrial/<br>otive-A) | Unit | |---------------------|------------------------------------------------------------------------|--------------------|-----------------------|------| | · | | Min | Max | | | Read Cycle | | | | | | t <sub>RC</sub> | Read cycle time | 45 | - | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | - | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid | - | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 22 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z [16] | 5 | - | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [16, 17] | - | 18 | ns | | t <sub>LZCE</sub> | $\overline{\text{CE}}_1$ LOW and $\text{CE}_2$ HIGH to Low Z $^{[16]}$ | 10 | - | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to High Z [16, 17] | - | 18 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power-up | 0 | _ | ns | | t <sub>PD</sub> | CE₁ HIGH or CE₂ LOW to Power-down | _ | 45 | ns | | Write Cycle [18, 19 | )] | | | | | t <sub>WC</sub> | Write cycle time | 45 | - | ns | | t <sub>SCE</sub> | CE₁ LOW and CE₂ HIGH to write end | 35 | - | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to Write Start | 0 | - | ns | | t <sub>PWE</sub> | WE pulse Width | 35 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z [16, 17] | - | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [16] | 10 | _ | ns | #### Notes <sup>14.</sup> In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the chip enable signal as described in the Application Note AN66311. However, the issue has been fixed and in production now, and hence, this Application Notes is no longer applicable. It is available for download on our website as it contains information on the date code of the parts, beyond which the fix has been in production. for download on our website as it contains information on the date code of the parts, beyond which the fix has been in production. 15. Test conditions for all parameters other than tristate parameters assume signal transition time of 3 ns or less (1 V/ns), timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>QL</sub>/I<sub>QH</sub> as shown in the AC Test Loads and Waveforms on page 5. 16. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. 17. t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the outp<u>ut enters</u> a high impedance state. 18. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. Reference the data input setup and hold timing to the edge of the signal that terminates the write. 19. The minimum write pulse width for Write Cycle No. 3 (WE controlled, OE LOW) should be the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. #### **Switching Waveforms** - 20. The device is continuously selected. $\overline{OE}$ , $\overline{CE}_1$ = $V_{IL}$ , $CE_2$ = $V_{IH}$ . 21. $\overline{WE}$ is HIGH for read cycle. - 21. WE is HIGH for read cycle. 22. Address valid before or similar to \(\overline{CE}\_1\) transition LOW and CE<sub>2</sub> transition HIGH. 23. \(\overline{CE}\) is the logical combination of \(\overline{CE}\_1\) and \(\overline{CE}\_2\). When \(\overline{CE}\_1\) is LOW and \(\overline{CE}\_2\) is HIGH, \(\overline{CE}\) is LOW; when \(\overline{CE}\_1\) is HIGH or \(\overline{CE}\_2\) is HIGH. 24. The internal write time of the memory is defined by the overlap of \(\overline{WE}\), \(\overline{CE}\_1\) = V<sub>IL</sub>, and \(\overline{CE}\_2\) = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. Reference the data input setup and hold timing to the edge of the signal that terminates the write. 25. \(\overline{Data}\) | I/O is high impedance if \(\overline{OE} = V\_{IH}\). 26. If \(\overline{CE}\_1\) goes HIGH or \(\overline{CE}\_2\) goes LOW simultaneously with \(\overline{WE}\) HIGH, the output remains in high impedance state. 27. During this period, the I/Os are in output state. Do not apply input signals. ### Switching Waveforms (continued) Figure 10. Write Cycle No. 2 ( $\overline{\text{CE}}_1$ or $\text{CE}_2$ Controlled) [28, 29, 30, 31] Figure 11. Write Cycle No. 3 (WE Controlled, OE LOW) [28, 31, 33] <sup>28.</sup> CE is the logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ . When $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, $\overline{CE}$ is HIGH. 29. The internal write time of the memory is defined by the overlap of $\overline{WE}$ , $\overline{CE}_1 = V_{IL}$ , and $\overline{CE}_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write $\overline{DE}_1$ by going INACTIVE. Reference the data input setup and hold timing to the edge of the signal that terminates the write. 30. Data I/O is high impedance if $\overline{DE}_1 = V_{IH}$ . 31. If $\overline{CE}_1$ goes HIGH or $\overline{CE}_2$ goes LOW simultaneously with $\overline{WE}$ HIGH, the output remains iin high impedance state. <sup>32.</sup> During this period, the I/Os are in output state. Do not apply input signals. 33. The minimum write pulse width for Write Cycle No. 2 (WE controlled, OE LOW) should be the sum of t<sub>HZWE</sub> and t<sub>SD</sub> ## **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Inputs/Outputs | Mode | Power | |-------------------|-------------------|----|----|----------------|---------------------|----------------------------| | Н | X <sup>[34]</sup> | Х | Х | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | X <sup>[34]</sup> | L | Х | Х | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | Data out | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Data in | Write | Active (I <sub>CC</sub> ) | <sup>34.</sup> The 'X' (Don't care) state for the Chip enables ( $\overline{\text{CE}}_1$ and $\text{CE}_2$ ) in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|----------------------|--------------------|-------------------------|--------------------| | 45 | CY62138FV30LL-45BVXI | 51-85149 | 36-ball VFBGA (Pb-free) | Industrial | | | CY62138FV30LL-45ZAXI | 51-85094 | 32-pin STSOP (Pb-free) | | | | CY62138FV30LL-45ZXI | 51-85056 | 32-pin TSOP I (Pb-free) | | | | CY62138FV30LL-45SXI | 51-85081 | 32-pin SOIC (Pb-free) | | | | CY62138FV30LL-45ZAXA | 51-85094 | 32-pin STSOP (Pb-free) | Automotive-A | #### **Ordering Code Definitions** ## **Package Diagrams** Figure 12. 36-ball VFBGA (6 × 8 × 1.0 mm) BV36A Package Outline, 51-85149 # 51-85149 \*E Figure 13. 32-pin TSOP II (20.95 × 11.76 × 1.0 mm) ZS32 Package Outline, 51-85095 Figure 14. 32-pin Molded SOIC (450 Mil) S32.45/SZ32.45 Package Outline, 51-85081 51-85081 \*E Figure 15. 32-pin TSOP I (8 × 20 ×1.0 mm) Z32R Package Outline, 51-85056 51-85056 \*G Figure 16. 32-pin STSOP (8 × 13.4 × 1.2 mm) ZA32 Package Outline, 51-85094 51-85094 \*G ## **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | BGA | Ball Grid Array | | CMOS | Complementary Metal Oxide Semiconductor | | I/O | Input/Output | | OE | Output Enable | | SOIC | Small-Outline Integrated Circuit | | SRAM | Static Random Access Memory | | STSOP | Small Thin Small Outline Package | | TSOP | Thin Small Outline Package | | VFBGA | Very Fine-Pitch Ball Grid Array | | WE | Write Enable | ## **Document Conventions** #### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | megahertz | | μΑ | microampere | | μS | microsecond | | mA | milliampere | | mm | millimeter | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | # **Document History Page** | cument Number: 001-08029 | | | | | | | |--------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | | ** | 463660 | See ECN | NXR | New data sheet. | | | | *A | 467351 | See ECN | NXR | Added 32-pin TSOP II package, 32 pin TSOP I and 32 pin STSOP packages Changed ball A3 from NC to $\rm CE_2$ in 36-ball FBGA pin out | | | | *B | 566724 | See ECN | NXR | Converted from Preliminary to Final Corrected typo in 32 pin TSOP II pin configuration diagram on page #2 (changed pin 24 from CE <sub>1</sub> to OE and pin 22 from CE to CE <sub>1</sub> ) Changed the I <sub>CC(max)</sub> value from 2.25 mA to 2.5 mA for test condition f=1 MH Changed the I <sub>SB2(typ)</sub> value from 0.5 $\mu$ A to 1 $\mu$ A Changed the I <sub>SB2(max)</sub> value from 2.5 $\mu$ A to 5 $\mu$ A Changed the I <sub>CCDR(typ)</sub> value from 0.5 $\mu$ A to 1 $\mu$ A and I <sub>CCDR(max)</sub> value from 2.5 $\mu$ A to 4 $\mu$ A | | | | *C | 797956 | See ECN | VKN | Added 32-pin SOIC package Updated VIL spec for SOIC, TSOP-II, TSOP-I, and STSOP packages on Electrical characteristics table | | | | *D | 809101 | See ECN | VKN | Corrected typo in the Ordering Information table | | | | *E | 940341 | See ECN | VKN | Added footnote #7 related to I <sub>SB2</sub> and I <sub>CCDR</sub> | | | | *F | 2769239 | 09/25/09 | VKN /<br>AESA | Included Automotive-A information | | | | *G | 3055119 | 10/12/2010 | RAME | Updated and converted all tablenotes into Footnote Added Ordering Code Definitions. Updated All Package Diagrams. Added Acronyms and Units of Measure table Updated data sheet as per new template. | | | | *H | 3061313 | 10/15/2010 | RAME | Minor changes: Corrected "IO" to "I/O" | | | | * | 3078557 | 11/04/2010 | RAME | Corrected 55 C to -55C in Ambient Temperature with Power applied in Maximum Ratings Section | | | | *J | 3235744 | 04/20/2011 | RAME | Removed the note "For best practice recommendations, refer to the Cypres application Note "System Design Guidelines" at http://www.cypress.com " in page 1 and its reference in Functional Description. Updated Package Diagrams. | | | | *K | 3285093 | 06/16/2011 | RAME | Updated in new template. | | | | *L | 3845087 | 12/18/2012 | TAVA | Updated Ordering Information (Updated part numbers). Updated Package Diagrams: spec 51-85149 – Changed revision from *D to *E. spec 51-85081 – Changed revision from *C to *E. | | | | *M | 4099045 | 08/19/2013 | VINI | Updated Switching Characteristics: Added Note 14 and referred the same note in "Parameter" column. | | | | | | | | Updated in new template. | | | # **Document History Page** (continued) | Oocument Title: CY62138FV30 MoBL <sup>®</sup> , 2-Mbit (256 K × 8) Static RAM<br>Oocument Number: 001-08029 | | | | | | |-------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | *N | 4377056 | 05/12/2014 | MEMJ | Updated Switching Characteristics: Added Note 19 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 33 and referred the same note in Figure 11. Updated Package Diagrams: spec 51-85056 – Changed revision from *F to *G. spec 51-85094 – Changed revision from *F to *G. | | | | | | | Completing Sunset Review. | | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless #### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Community | Forums | Blogs | Video | Training #### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2006-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.