## **Non-Inverting 3-State Buffer, TTL Level** ### **LSTTL-Compatible Inputs** The NLU1GT125 MiniGate™ is an advanced CMOS high-speed non-inverting buffer in ultra-small footprint. The NLU1GT125 requires the 3-state control input $\overline{OE}$ to be set High to place the output in the high impedance state. The device input is compatible with TTL-type input thresholds and the output has a full 5.0 V CMOS level output swing. The NLU1GT125 input and output structures provide protection when voltages up to 7.0 V are applied, regardless of the supply voltage. ### **Features** - High Speed: $t_{PD} = 3.8 \text{ ns}$ (Typ) @ $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 1 \mu A$ (Max) at $T_A = 25^{\circ}C$ - TTL-Compatible Input: $V_{IL} = 0.8 \text{ V}$ ; $V_{IH} = 2.0 \text{ V}$ - CMOS-Compatible Output: $V_{OH} > 0.8 V_{CC}$ ; $V_{OL} < 0.1 V_{CC}$ @ Load - Power Down Protection Provided on inputs - Balanced Propagation Delays - Ultra-Small Packages - These are Pb-Free Devices Figure 1. Pinout (Top View) Figure 2. Logic Symbol ### **FUNCTION TABLE** | Inp | out | Output | |-----|-----|--------| | Α | ΟE | Υ | | L | L | L | | Н | L | Н | | Х | Н | Z | ### **PIN ASSIGNMENT** | 1 | ŌĒ | |---|-----------------| | 2 | IN A | | 3 | GND | | 4 | OUT Y | | 5 | NC | | 6 | V <sub>CC</sub> | ### ON Semiconductor® http://onsemi.com ### **MARKING DIAGRAMS** UDFN6 1.2 x 1.0 CASE 517AA **ULLGA6** 1.0 x 1.0 CASE 613AD **ULLGA6** 1.2 x 1.0 CASE 613AE **ULLGA6** 1.45 x 1.0 CASE 613AF **UDFN6** 1.0 x 1.0 CASE 517BX **UDFN6** 1.45 x 1.0 CASE 517AQ = Device Marking = Date Code ### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. ### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------------|---------------------------------------------------------------------------|----------------------|------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | -0.5 to +7.0 | V | | I <sub>IK</sub> | DC Input Diode Current V <sub>IN</sub> < GND | -20 | mA | | I <sub>OK</sub> | DC Output Diode Current V <sub>OUT</sub> < GND | ±20 | mA | | ΙO | DC Output Source/Sink Current | ±12.5 | mA | | I <sub>CC</sub> | DC Supply Current Per Supply Pin | ±25 | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±25 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds | 260 | °C | | TJ | Junction Temperature Under Bias | 150 | °C | | MSL | Moisture Sensitivity | Level 1 | | | F <sub>R</sub> | Flammability Rating Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | I <sub>LATCHUP</sub> | Latchup Performance Above V <sub>CC</sub> and Below GND at 125°C (Note 2) | ±500 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Measured with minimum pad spacing on an FR4 board, using 10 mm-by-1 inch, 2 ounce copper trace no air flow. 2. Tested to EIA / JESD78. ### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |------------------|------------------------------------------------------------------------------------------------------------------|--------|-----------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | 1.65 | 5.5 | V | | V <sub>IN</sub> | Digital Input Voltage | 0 | 5.5 | V | | V <sub>OUT</sub> | Output Voltage | 0 | 5.5 | V | | T <sub>A</sub> | Operating Free-Air Temperature | -55 | +125 | °C | | Δt/ΔV | Input Transition Rise or Fall Rate $ V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} $ | 0<br>0 | 100<br>20 | ns/V | ### DC ELECTRICAL CHARACTERISTICS | | | | | 1 | - <sub>A</sub> = 25 ° | °C | <b>T</b> <sub>A</sub> = - | +85°C | | -55°C<br>25°C | | |------------------|------------------------------|----------------------------------------------------------------------------------------|---------------------|--------------|-----------------------|--------------|---------------------------|--------------|--------------|---------------|------| | Symbol | Parameter | Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Low-Level Input<br>Voltage | | 3.0<br>4.5 to 5.5 | 1.4<br>2.0 | | | 1.4<br>2.0 | | 1.4<br>2.0 | | V | | V <sub>IL</sub> | Low-Level Input<br>Voltage | | 3.0<br>4.5 to 5.5 | | | 0.53<br>0.8 | | 0.53<br>0.8 | | 0.53<br>0.8 | V | | V <sub>OH</sub> | High-Level Output<br>Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -50 \mu A$ | 3.0<br>4.5 | 2.9<br>4.4 | 3.0<br>4.5 | | 2.9<br>4.4 | | 2.9<br>4.4 | | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -4 \text{ mA}$ $I_{OH} = -8 \text{ mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | | | V <sub>OL</sub> | Low-Level Output<br>Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 50 \mu\text{A}$ | 3.0<br>4.5 | | 0 | 0.1<br>0.1 | | 0.1<br>0.1 | | 0.1<br>0.1 | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | | | I <sub>IN</sub> | Input Leakage<br>Current | $0 \le V_{IN} \le 5.5 V$ | 0 to 5.5 | | | ±0.1 | | ±1.0 | | ±1.0 | μΑ | | I <sub>CC</sub> | Quiescent Supply<br>Current | $0 \le V_{IN} \le V_{CC}$ | 5.5 | | | 1.0 | | 20 | | 40 | μΑ | | I <sub>CCT</sub> | Quiescent Supply<br>Current | V <sub>IN</sub> = 3.4 V<br>Other Input: V <sub>CC</sub><br>or GND | 5.5 | | | 1.35 | | 1.50 | | 1.65 | mA | | I <sub>OPD</sub> | Output Leakage<br>Current | V <sub>OUT</sub> = 5.5 V | 0.0 | | | 0.5 | | 5.0 | | 10 | μΑ | | l <sub>OZ</sub> | 3-State Leakage<br>Current | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $V_{OUT} = V_{CC} \text{ or }$ $GND$ | 0.0 | | | ±0.25 | | ±2.5 | | ±2.5 | μΑ | ### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ ns}$ ) | | | V <sub>CC</sub> | Test | т | A = 25 ° | °C | <b>T</b> <sub>A</sub> = | +85°C | | –55°C<br>I25°C | | |----------------------------------------|-------------------------------------------------------------------|-----------------|--------------------------------------------------|-----|------------|-------------|-------------------------|--------------|-----|----------------|------| | Symbol | Parameter | (V) | Condition | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay, A to <b>Y</b> (Figures 3 and 5) | 3.0 to 3.6 | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 5.6<br>8.1 | 8.0<br>11.5 | 1.0<br>1.0 | 9.5<br>13.0 | | 12.0<br>16.0 | ns | | | | 4.5 to 5.5 | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 3.8<br>5.3 | 5.5<br>7.5 | 1.0<br>1.0 | 6.5<br>8.5 | | 8.5<br>10.5 | | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Output Enable Time, OE to Y<br>(Figures 4 and 6) | 3.0 to 3.6 | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 5.4<br>7.9 | 8.0<br>11.5 | 1.0<br>1.0 | 9.5<br>13.0 | | 11.5<br>15.0 | ns | | | | 4.5 to 5.5 | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 3.6<br>5.1 | 5.1<br>7.1 | 1.0<br>1.0 | 6.0<br>8.0 | | 7.5<br>9.5 | | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Output Disable Time, $\overline{OE}$ to Y (Figures 4 and 6) | 3.0 to 3.6 | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 6.5<br>8.0 | 9.7<br>13.2 | 1.0<br>1.0 | 11.5<br>15.0 | | 14.5<br>18.5 | ns | | | | 4.5 to 5.5 | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 4.8<br>7.0 | 6.8<br>8.8 | 1.0<br>1.0 | 8.0<br>10.0 | | 10.0<br>12.0 | | | C <sub>IN</sub> | Input Capacitance | | | | 4 | 10 | | 10 | | 10.0 | pF | | C <sub>OUT</sub> | 3-State Output Capacitance<br>(Output in High Impedance<br>State) | | | | 6 | | | | | | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance (Note 3) | 5.0 | | | 14 | | | | | | pF | <sup>3.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the dynamic operating current consumption without load. Average operating current can be obtained by the equation $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}$ . C<sub>PD</sub> is used to determine the no–load dynamic power consumption: $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . ### **SWITCHING WAVEFORMS** Figure 3. Switching Waveforms Figure 4. \*Includes all probe and jig capacitance \*Includes all probe and jig capacitance Figure 5. Test Circuit Figure 6. Test Circuit Figure 7. Input Equivalent Circuit ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|---------------------------------------|-----------------------| | NLU1GT125MUTCG | UDFN6, 1.2 x 1.0, 0.4P<br>(Pb-Free) | 3000 / Tape & Reel | | NLU1GT125AMX1TCG | ULLGA6, 1.45 x 1.0, 0.5P<br>(Pb-Free) | 3000 / Tape & Reel | | NLU1GT125BMX1TCG | ULLGA6, 1.2 x 1.0, 0.4P<br>(Pb-Free) | 3000 / Tape & Reel | | NLU1GT125CMX1TCG | ULLGA6, 1.0 x 1.0, 0.35P<br>(Pb-Free) | 3000 / Tape & Reel | | NLU1GT125AMUTCG | UDFN6, 1.45 x 1.0, 0.5P<br>(Pb-Free) | 3000 / Tape & Reel | | NLU1GT125CMUTCG | UDFN6, 1.0 x 1.0, 0.35P<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ### **PACKAGE DIMENSIONS** # **UDFN6, 1.2x1.0, 0.4P**CASE 517AA ISSUE C ### **PACKAGE DIMENSIONS** ### UDFN6 1.45x1.0, 0.5P CASE 517AQ ISSUE O D Α ## **DETAIL B** OPTIONAL CONSTRUCTIONS ### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM THE TERMINAL TIP. | | MILLIMETERS | | | | | |-----|-------------|-----------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.45 | 0.55 | | | | | A1 | 0.00 | 0.05 | | | | | A2 | 0.07 | 0.07 REF | | | | | b | 0.20 | 0.30 | | | | | D | 1.45 | BSC | | | | | Е | 1.00 | BSC | | | | | е | 0.50 BSC | | | | | | L | 0.30 | 0.30 0.40 | | | | | L1 | | 0.15 | | | | ### **MOUNTING FOOTPRINT** DIMENSIONS: MILLIMETERS DETAIL B |△| 0.10 | C 0.05 C 0.05 C <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### PACKAGE DIMENSIONS UDFN6 1.0x1.0, 0.35P CASE 517BX ISSUE O - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.20 MM FROM TERMINAL TIP. 4. PACKAGE DIMENSIONS EXCLUSIVE OF BURRS AND MOLD FLASH. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.45 | 0.55 | | | | | A1 | 0.00 | 0.05 | | | | | А3 | 0.13 REF | | | | | | b | 0.12 | 0.22 | | | | | D | 1.00 | BSC | | | | | Е | 1.00 | BSC | | | | | е | 0.35 BSC | | | | | | L | 0.25 | 0.35 | | | | | L1 | 0.30 | 0.40 | | | | ## RECOMMENDED SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **PACKAGE DIMENSIONS** ULLGA6 1.0x1.0, 0.35P CASE 613AD ISSUE A - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM THE TERMINAL TIP. 4. A MAXIMUM OF 0.05 PULL BACK OF THE PLATED TERMINAL FROM THE EDGE OF THE PACKAGE IS A LI OWED. - PACKAGE IS ALLOWED. | _ | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN MAX | | | | | | Α | - | 0.40 | | | | | A1 | 0.00 | 0.05 | | | | | b | 0.12 | 0.22 | | | | | D | 1.00 BSC | | | | | | Е | 1.00 | BSC | | | | | е | 0.35 BSC | | | | | | L | 0.25 | | | | | | L1 | 0.30 | 0.40 | | | | ### **MOUNTING FOOTPRINT SOLDERMASK DEFINED\*** DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### PACKAGE DIMENSIONS ULLGA6 1.2x1.0, 0.4P CASE 613AE **ISSUE A** **BOTTOM VIEW** $\oplus$ 0.05 C NOTE 3 #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0,15 AND - 0.30 mm FROM THE TERMINAL TIP. A MAXIMUM OF 0.05 PULL BACK OF THE PLATED TERMINAL FROM THE EDGE OF THE PACKAGE IS ALLOWED. | | | <b>MILLIMETERS</b> | | | | | |----|---|--------------------|------|--|--|--| | DI | M | MIN | MAX | | | | | - | 1 | | 0.40 | | | | | Α | 1 | 0.00 | 0.05 | | | | | k | ) | 0.15 | 0.25 | | | | | | ) | 1.20 BSC | | | | | | E | : | 1.00 | BSC | | | | | • | , | 0.40 BSC | | | | | | L | _ | 0.25 | 0.35 | | | | | L | 1 | 0.35 | 0.45 | | | | ### **MOUNTING FOOTPRINT SOLDERMASK DEFINED\*** **DIMENSIONS: MILLIMETERS** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### PACKAGE DIMENSIONS ULLGA6 1.45x1.0, 0.5P CASE 613AF **ISSUE A** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM THE TERMINAL TIP. - A MAXIMUM OF 0.05 PULL BACK OF THE PLATED TERMINAL FROM THE EDGE OF THE PACKAGE IS ALLOWED. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | | 0.40 | | | | | A1 | 0.00 | 0.05 | | | | | b | 0.15 | 0.25 | | | | | D | 1.45 | BSC | | | | | E | 1.00 | BSC | | | | | е | 0.50 BSC | | | | | | L | 0.25 | 0.35 | | | | | L1 | 0.30 | 0.40 | | | | ### **MOUNTING FOOTPRINT** SOLDERMASK DEFINED\* DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. MiniGate is a trademark of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative