# MX25L3236D DATASHEET ## **Contents** | FEATURES | | |---------------------------------------------------------------------------|----------| | GENERAL | <u>5</u> | | PERFORMANCE | 5 | | SOFTWARE FEATURES | 5 | | HARDWARE FEATURES | 6 | | GENERAL DESCRIPTION | 7 | | Table 1. Additional Feature Comparison | | | PIN CONFIGURATIONS | 8 | | PIN DESCRIPTION | 8 | | BLOCK DIAGRAM | 9 | | DATA PROTECTION | 10 | | Table 2. Protected Area Sizes | 11 | | Table 3. 4K-bit Secured OTP Definition | 11 | | Memory Organization | 12 | | Table 4. Memory Organization | 12 | | DEVICE OPERATION | 14 | | Figure 1. Serial Modes Supported | 14 | | COMMAND DESCRIPTION | 15 | | Table 5. Command Set | 15 | | (1) Write Enable (WREN) | 17 | | (2) Write Disable (WRDI) | 17 | | (3) Read Identification (RDID) | 17 | | (4) Read Status Register (RDSR) | 18 | | (5) Write Status Register (WRSR) | 19 | | Table 6. Protection Modes | 19 | | (6) Read Data Bytes (READ) | 20 | | (7) Read Data Bytes at Higher Speed (FAST_READ) | | | (8) Dual Read Mode (DREAD) | | | (9) 2 x I/O Read Mode (2READ) | | | (10) Quad Read Mode (QREAD) | 21 | | (11) 4 x I/O Read Mode (4READ) | | | (12) Sector Erase (SE) | 22 | | (13) Block Erase (BE) | 22 | | (14) Chip Erase (CE) | 22 | | (15) Page Program (PP) | 23 | | (16) 4 x I/O Page Program (4PP) | 23 | | (17) Continuously program mode (CP mode) | 23 | | (18) Deep Power-down (DP) | | | (19) Release from Deep Power-down (RDP), Read Electronic Signature (RES) | 25 | | (20) Read Electronic Manufacturer ID & Device ID (REMS), (REMS2), (REMS4) | 25 | | | Table 7. ID Definitions | | |------|---------------------------------------------------------------------------------------------------|-------| | | (21) Enter Secured OTP (ENSO) | | | | (22) Exit Secured OTP (EXSO) | | | | (23) Read Security Register (RDSCUR) | | | | Table 8. Security Register Definition | | | | (24) Write Security Register (WRSCUR) | | | | VER-ON STATE | | | ELE | CTRICAL SPECIFICATIONS | | | | ABSOLUTE MAXIMUM RATINGS | _ | | | Figure 2.Maximum Negative Overshoot Waveform | 29 | | | CAPACITANCE TA = 25°C, f = 1.0 MHz | | | | Figure 3. Maximum Positive Overshoot Waveform | | | | Figure 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL | 30 | | | Figure 5. OUTPUT LOADING | 30 | | | Table 9. DC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | . 31 | | | Table 10. AC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6\ | /) 32 | | Timi | ng Analysis | 33 | | | Figure 6. Serial Input Timing | 33 | | | Figure 7. Output Timing | 33 | | | Figure 8. WP# Setup Timing and Hold Timing during WRSR when SRWD=1 | 34 | | | Figure 9. Write Enable (WREN) Sequence (Command 06) | 34 | | | Figure 10. Write Disable (WRDI) Sequence (Command 04) | 34 | | | Figure 11. Read Identification (RDID) Sequence (Command 9F) | 35 | | | Figure 12. Read Status Register (RDSR) Sequence (Command 05) | 35 | | | Figure 13. Write Status Register (WRSR) Sequence (Command 01) | 35 | | | Figure 14. Read Data Bytes (READ) Sequence (Command 03) | 36 | | | Figure 15. Read at Higher Speed (FAST_READ) Sequence (Command 0B) | 36 | | | Figure 16. Dual Read Mode Sequence (Command 3B) | 37 | | | Figure 17. 2 x I/O Read Mode Sequence (Command BB) | 37 | | | Figure 18. Quad Read Mode Sequence (Command 6B) | 38 | | | Figure 19. 4 x I/O Read Mode Sequence (Command EB) | | | | Figure 20. 4 x I/O Read enhance performance Mode Sequence (Command EB) | 39 | | | Figure 21. Page Program (PP) Sequence (Command 02) | | | | Figure 22. 4 x I/O Page Program (4PP) Sequence (Command 38) | 40 | | | Figure 23. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD) | 41 | | | Figure 24. Sector Erase (SE) Sequence (Command 20) | | | | Figure 25. Block Erase (BE) Sequence (Command D8) | 41 | | | Figure 26. Chip Erase (CE) Sequence (Command 60 or C7) | | | | Figure 27. Deep Power-down (DP) Sequence (Command B9) | | | | Figure 28. Release from Deep Power-down and Read Electronic Signature (RES) Sequence (Command 42 | | | | Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB) | 43 | | | | | | Figure 3 | 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF) | 43 | |-------------|---------------------------------------------------------------------------------------|-----| | Figure 3 | 31. Power-up Timing | 44 | | Table 1 | 11. Power-Up Timing | .44 | | INITIAL | L DELIVERY STATE | 44 | | RECOMMENI | IDED OPERATING CONDITIONS | 45 | | ERASE AND | PROGRAMMING PERFORMANCE | 46 | | Data Re | Retention | 46 | | LATCH-UP C | CHARACTERISTICS | 46 | | ORDERING II | INFORMATION | 47 | | PART NAME | DESCRIPTION | 48 | | PACKAGE IN | NFORMATION | 49 | | REVISION HI | ISTORY | 50 | ## 32M-BIT [x 1/x 2/x 4] CMOS MXSMIO™ (SERIAL MULTI I/O) FLASH MEMORY #### **FEATURES** #### **GENERAL** - Serial Peripheral Interface compatible -- Mode 0 and Mode 3 - 32M:33,554,432 x 1 bit structure or 16,772,216 x 2 bits (two I/O read mode) structure or 8,388,608 x 4 bits (four I/O read mode) structure - 1024 Equal Sectors with 4K byte each (32Mb) - Any Sector can be erased individually - 64 Equal Blocks with 64K byte each (32Mb) - Any Block can be erased individually - · Power Supply Operation - 2.7 to 3.6 volt for read, erase, and program operations - Latch-up protected to 100mA from -1V to Vcc +1V #### **PERFORMANCE** - · High Performance - Fast read - 1 I/O: 104MHz with 8 dummy cycles - 4 I/O: 75MHz with 6 dummy cycles - 2 I/O: 75MHz with 4 dummy cycles - Fast access time: 104MHz serial clock - Serial clock of four I/O read mode: 75MHz, which is equivalent to 300MHz - Fast program time: 1.4ms(typ.) and 5ms(max.)/page (256-byte per page) - Byte program time: 9us (typical) - Continuously program mode (automatically increase address under word program mode) - Fast erase time: 60ms (typ.)/sector (4K-byte per sector); 0.7s(typ.) /block (64K-byte per block); 25s(typ.) /chip - · Low Power Consumption - Low active read current: 25mA(max.) at 104MHz and 10mA(max.) at 33MHz - Low active programming current: 20mA (max.) - Low active erase current: 20mA (max.) - Low standby current: 20uA (max.) - Typical 100,000 erase/program cycles - 20 years data retention #### **SOFTWARE FEATURES** - Input Data Format - 1-byte Command code - · Advanced Security Features - Block lock protection - The BP0-BP3 status bit defines the size of the area to be software protection against program and erase instructions - Additional 4K bit secured OTP for unique identifier - Auto Erase and Auto Program Algorithm - Automatically erases and verifies data at selected sector - Automatically programs and verifies data at selected page by an internal algorithm that automatically times the program pulse widths (Any page to be programed should have page in the erased state first) - Status Register Feature - Electronic Identification - JEDEC 1-byte manufacturer ID and 2-byte device ID - RES command for 1-byte Device ID - Both REMS, REMS2 and REMS4 commands for 1-byte manufacturer ID and 1-byte device ID #### HARDWARE FEATURES - SCLK Input - Serial clock input - SI/SIO0 - Serial Data Input or Serial Data Input/Output for 2 x I/O read mode and 4 x I/O read mode - SO/SIO1 - Serial Data Output or Serial Data Input/Output for 2 x I/O read mode and 4 x I/O read mode - WP#/SIO2 - Hardware write protection or serial data Input/Output for 4 x I/O read mode - NC/SIO3 - NC pin or serial data Input/Output for 4 x I/O read mode - PACKAGE - 8-pin SOP (200mil) - All Pb-free devices are RoHS Compliant #### **GENERAL DESCRIPTION** MX25L3236D is a 32,554,432 bit serial Flash memory, which is configured as 4,194,304 x 8 internally. When it is in two or four I/O read mode, the structure becomes 16,777,216 bits x 2 or 8,388,608 bits x 4. MX25L3236D features a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus. The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). Serial access to the device is enabled by CS# input. When it is in two I/O read mode, the SI pin and SO pin become SIO0 pin and SIO1 pin for address/dummy bits input and data output. When it is in four I/O read mode, the SI pin, SO pin, WP# pin and NC pin become SIO0 pin, SIO1 pin, SIO2 pin and SIO3 pin for address/dummy bits input and data output. MX25L3236D provides sequential read operation on whole chip. After program/erase command is issued, auto program/ erase algorithms which program/ erase and verify the specified page or sector/block locations will be executed. Program command is executed on byte basis, or page (256 bytes) basis, or word basis for Continuously program mode, and erase command is executes on sector (4K-byte), or block (64K-byte), or whole chip basis. To provide user with ease of interface, a status register is included to indicate the status of the chip. The status read command can be issued to detect completion status of a program or erase operation via WIP bit. Advanced security features enhance the protection and security functions, please see security features section for more details. When the device is not in operation and CS# is high, it is put in standby mode and draws less than 20uA DC current. MX25L3236D utilizes MXIC's proprietary memory cell, which reliably stores memory contents even after 100,000 program and erase cycles. **Table 1. Additional Feature Comparison** | Additional Features | I Security | | Read Per | formance | | | Identifier | | | |---------------------|----------------------------------------------|--------------------------|---------------------------|---------------------------|-----------------------------|------------------------------|-------------------------------|-------------------------------|------------------------------| | Part<br>Name | Flexible<br>Block<br>Protection<br>(BP0-BP3) | 4K-bit<br>secured<br>OTP | 2 I/O<br>Read<br>(75 MHz) | 4 I/O<br>Read<br>(75 MHz) | RES<br>(command:<br>AB hex) | REMS<br>(command:<br>90 hex) | REMS2<br>(command:<br>EF hex) | REMS4<br>(command:<br>DF hex) | RDID<br>(command:<br>9F hex) | | MX25L3236D | V | V | V | V | 5E (hex) | C2 5E (hex)<br>(if ADD=0) | C2 5E (hex)<br>(if ADD=0) | C2 5E (hex)<br>(if ADD=0) | C2 5E 16<br>(hex) | ## **PIN CONFIGURATIONS** ## 8-PIN SOP (200mil) ## **PIN DESCRIPTION** | SYMBOL | DESCRIPTION | |----------|---------------------------------------------------------------------------------------------| | CS# | Chip Select | | SI/SIO0 | Serial Data Input (for 1 x I/O)/ Serial Data Input & Output (for 2xI/O or 4xI/O read mode) | | SO/SIO1 | Serial Data Output (for 1 x I/O)/ Serial Data Input & Output (for 2xI/O or 4xI/O read mode) | | SCLK | Clock Input | | WP#/SIO2 | Write protection: connect to GND or Serial Data Input & Output (for 4xI/O read mode) | | NC/SIO3 | NC pin (Not connect) or Serial Data Input & Output (for 4xI/O read mode) | | VCC | + 3.3V Power Supply | | GND | Ground | #### **BLOCK DIAGRAM** #### **DATA PROTECTION** MX25L3236D is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transition. During power up the device automatically resets the state machine in the standby mode. In addition, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting from VCC power-up and power-down transition or system noise. - Valid command length checking: The command length will be checked whether it is at byte base and completed on byte boundary. - Write Enable (WREN) command: WREN command is required to set the Write Enable Latch bit (WEL) before other command to change data. The WEL bit will return to reset stage under following situation: - Power-up - Write Disable (WRDI) command completion - Write Status Register (WRSR) command completion - Page Program (PP) command completion - Continuously Program mode (CP) instruction completion - Sector Erase (SE) command completion - Block Erase (BE) command completion - Chip Erase (CE) command completion - Deep Power Down Mode: By entering deep power down mode, the flash device also is under protected from writing all commands except Release from deep power down mode command (RDP) and Read Electronic Signature command (RES). - Advanced Security Features: there are some protection and securuity features which protect content from inadvertent write and hostile access. #### I. Block lock protection - The Software Protected Mode (SPM) use (BP3, BP2, BP1, BP0) bits to allow part of memory to be protected as read only. The proected area definition is shown as table of "Protected Area Sizes", the protected areas are more flexible which may protect various area by setting value of BP0-BP3 bits. Please refer to table of "protected area sizes". - The Hardware Protected Mode (HPM) use WP#/SIO2 to protect the (BP3, BP2, BP1, BP0) bits and SRWD bit. If the system goes into four I/O read mode, the feature of HPM will be disabled. **Table 2. Protected Area Sizes** | Status bit | | | Protect Level | | | | |------------|-----|-----|---------------|-------------------------------|--|--| | BP3 | BP2 | BP1 | BP0 | 32Mb | | | | 0 | 0 | 0 | 0 | 0 (none) | | | | 0 | 0 | 0 | 1 | 1 (1block, block 63th) | | | | 0 | 0 | 1 | 0 | 2 (2blocks, block 62th-63th) | | | | 0 | 0 | 1 | 1 | 3 (4blocks, block 60th-63th) | | | | 0 | 1 | 0 | 0 | 4 (8blocks, block 56th-63th) | | | | 0 | 1 | 0 | 1 | 5 (16blocks, block 48th-63th) | | | | 0 | 1 | 1 | 0 | 6 (32blocks, block 32th-63th) | | | | 0 | 1 | 1 | 1 | 7 (64blocks, all) | | | | 1 | 0 | 0 | 0 | 8 (64blocks, all) | | | | 1 | 0 | 0 | 1 | 9 (32blocks, block 0th-31th) | | | | 1 | 0 | 1 | 0 | 10 (48blocks, block 0th-47th) | | | | 1 | 0 | 1 | 1 | 11 (56blocks, block 0th-55th) | | | | 1 | 1 | 0 | 0 | 12 (60blocks, block 0th-59th) | | | | 1 | 1 | 0 | 1 | 13 (62blocks, block 0th-61th) | | | | 1 | 1 | 1 | 0 | 14 (63blocks, block 0th-62th) | | | | 1 | 1 | 1 | 1 | 15 (64blocks, all) | | | - **II.** Additional 4K-bit secured OTP for unique identifier: to provide 4K-bit one-time program area for setting device unique serial number Which may be set by factory or system customer. Please refer to table 3. 4K-bit secured OTP definition. - Security register bit 0 indicates whether the chip is locked by factory or not. - To program the 4K-bit secured OTP by entering 4K-bit secured OTP mode (with ENSO command), and going through normal program procedure, and then exiting 4K-bit secured OTP mode by writing EXSO command. - Customer may lock-down the customer lockable secured OTP by writing WRSCUR(write security register) command to set customer lock-down bit1 as "1". Please refer to table of "security register definition" for security register bit definition and table of "4K-bit secured OTP definition" for address range definition. - Note: Once lock-down whatever by factory or customer, it cannot be changed any more. While in 4K-bit secured OTP mode, array access is not allowed. Table 3. 4K-bit Secured OTP Definition | Address range Size | | Standard Factory Lock | Customer Lock | |--------------------|----------|--------------------------------|------------------------| | xxx000~xxx00F | 128-bit | ESN (electrical serial number) | Determined by austemer | | xxx010~xxx1FF | 3968-bit | N/A | Determined by customer | ## **Memory Organization** ## **Table 4. Memory Organization** | Block | Sector | or Address Range | | | | | |---------------|--------|------------------|----------|--|--|--| | | 1023 | 3FF000h | 3FFFFFh | | | | | 63 | : | : | : | | | | | | 1008 | 3F0000h | 3F0FFFh | | | | | | 1007 | 3EF000h | 3EFFFFh | | | | | 62 | | | | | | | | 02 | 992 | 3E0000h | 3E0FFFh | | | | | | 991 | 3DF000h | 3DFFFFh | | | | | 61 | | | | | | | | 01 | 976 | 3D0000h | 3D0FFFh | | | | | | 975 | 3CF000h | 3CFFFFh | | | | | 60 | . 975 | | | | | | | 00 | 960 | 3C0000h | 3C0FFFh | | | | | | 959 | 3BF000h | 3BFFFFh | | | | | 50 | 959 | 36700011 | JDFFFFII | | | | | 59 | 044 | 3D000h | 3D0555h | | | | | | 944 | 3B0000h | 3B0FFFh | | | | | 50 | 943 | 3AF000h | 3AFFFFh | | | | | 58 | : | : | : | | | | | | 928 | 3A0000h | 3A0FFFh | | | | | | 927 | 39F000h | 39FFFFh | | | | | 57 | : | : | : | | | | | | 912 | 390000h | 390FFFh | | | | | | 911 | 38F000h | 38FFFFh | | | | | 56 | : | : | : | | | | | | 896 | 380000h | 380FFFh | | | | | | 895 | 37F000h | 37FFFFh | | | | | 55 | : | : | : | | | | | | 880 | 370000h | 370FFFh | | | | | | 879 | 36F000h | 36FFFFh | | | | | 54 | : | : | : | | | | | | 864 | 360000h | 360FFFh | | | | | | 863 | 35F000h | 35FFFFh | | | | | 53 | : | : | : | | | | | | 848 | 350000h | 350FFFh | | | | | | 847 | 34F000h | 34FFFFh | | | | | 52 | : | : | : | | | | | | 832 | 340000h | 340FFFh | | | | | | 831 | 33F000h | 33FFFFh | | | | | 51 | : | : | : | | | | | | 816 | 330000h | 330FFFh | | | | | | 815 | 32F000h | 32FFFFh | | | | | 50 | : | : | ; | | | | | | 800 | 320000h | 320FFFh | | | | | | 799 | 31F000h | 31FFFFh | | | | | 49 | | | | | | | | | 784 | 310000h | 310FFFh | | | | | | 783 | 30F000h | 30FFFFh | | | | | 48 | | | | | | | | <del>10</del> | 768 | 300000h | 300FFFh | | | | | | / 00 | 30000011 | SUUFFII | | | | | Block | Sector | Addres | s Range | |----------------|--------|-----------|---------| | | 767 | 2FF000h | 2FFFFFh | | 47 | : | : | : | | | 752 | 2F0000h | 2F0FFFh | | | 751 | 2EF000h | 2EFFFFh | | 46 | : | : | : | | | 736 | 2E0000h | 2E0FFFh | | | 735 | 2DF000h | 2DFFFFh | | 45 | : | : | : | | | 720 | 2D0000h | 2D0FFFh | | | 719 | 2CF000h | 2CFFFFh | | 44 | : | : | : | | | 704 | 2C0000h | 2C0FFFh | | | 703 | 2BF000h | 2BFFFFh | | 43 | : | : | : | | | 688 | 2B0000h | 2B0FFFh | | | 687 | 2AF000h | 2AFFFFh | | 42 | : | | | | · <del>-</del> | 672 | 2A0000h | 2A0FFFh | | | 671 | 29F000h | 29FFFFh | | 41 | : | | | | | 656 | 290000h | 290FFFh | | | 655 | 28F000h | 28FFFFh | | 40 | : | | | | 40 | 640 | 280000h | 280FFFh | | | 639 | 27F000h | 27FFFFh | | 39 | : | | | | 00 | 624 | 270000h | 270FFFh | | | 623 | 26F000h | 26FFFFh | | 38 | : | | | | 00 | 608 | 260000h | 260FFFh | | | 607 | 25F000h | 25FFFFh | | 37 | | | | | <u> </u> | 592 | 250000h | 250FFFh | | | 591 | 24F000h | 24FFFFh | | 36 | | | | | | 576 | 240000h | 240FFFh | | | 575 | 23F000h | 23FFFFh | | 35 | | | | | | 560 | 230000h | 230FFFh | | | 559 | 22F000h | 22FFFFh | | 34 | : | | | | J-7 | 544 | 220000h | 220FFFh | | | 543 | 21F000h | 21FFFFh | | 33 | : | | | | 33 | 528 | 210000h | 210FFFh | | | 527 | 20F000h | 20FFFFh | | 32 | : | 201 00011 | | | 02 | 512 | 200000h | 200FFFh | | | 1 012 | | | | Block | Sector | Addres | s Range | |-------|--------|-------------|----------| | | 511 | 1FF000h | 1FFFFFh | | 31 | | | | | | 496 | 1F0000h | 1F0FFFh | | | 495 | 1EF000h | 1EFFFFh | | 30 | | | | | 30 | 480 | 1E0000h | 1E0FFFh | | | 479 | 1DF000h | 1DFFFFh | | 20 | 4/9 | IDF000II | IDEFFEII | | 29 | 464 | 1D0000h | 1D0FFFh | | | + | <del></del> | 1CFFFFh | | 00 | 463 | 1CF000h | TCFFFFN | | 28 | : | : | : | | | 448 | 1C0000h | 1C0FFFh | | | 447 | 1BF000h | 1BFFFFh | | 27 | : | : | : | | | 432 | 1B0000h | 1B0FFFh | | | 431 | 1AF000h | 1AFFFFh | | 26 | : | : | : | | | 416 | 1A0000h | 1A0FFFh | | | 415 | 19F000h | 19FFFFh | | 25 | : | : | : | | | 400 | 190000h | 190FFFh | | | 399 | 18F000h | 18FFFFh | | 24 | : | : | : | | | 384 | 180000h | 180FFFh | | | 383 | 17F000h | 17FFFFh | | 23 | : | : | : | | | 368 | 170000h | 170FFFh | | | 367 | 16F000h | 16FFFFh | | 22 | : | : | : | | | 352 | 160000h | 160FFFh | | | 351 | 15F000h | 15FFFFh | | 21 | : | | | | 21 | 336 | 150000h | 150FFFh | | | 335 | 14F000h | 14FFFFh | | 20 | | 171 00011 | | | 20 | 320 | 140000h | 140FFFh | | | + | + | | | 19 | 319 | 13F000h | 13FFFFh | | 19 | . 204 | 120000h | 120555 | | | 304 | 130000h | 130FFFh | | 40 | 303 | 12F000h | 12FFFFh | | 18 | : | 1000001 | 100555 | | | 288 | 120000h | 120FFFh | | | 287 | 11F000h | 11FFFFh | | 17 | : | : | : | | | 272 | 110000h | 110FFFh | | | 271 | 10F000h | 10FFFFh | | 16 | : | : | : | | | 256 | 100000h | 100FFFh | | | 255 | 0FF000h | 0FFFFFh | | 15 | : | : | : | | | 240 | 0F0000h | 0F0FFFh | | | | • | | | Block | Sector | Address Range | | | |-------|--------|---------------|---------|--| | | 239 | 0EF000h | 0EFFFFh | | | 14 | : | : | : | | | | 224 | 0E0000h | 0E0FFFh | | | | 223 | 0DF000h | 0DFFFFh | | | 13 | : | : | : | | | | 208 | 0D0000h | 0D0FFFh | | | | 207 | 0CF000h | 0CFFFFh | | | 12 | : | : | : | | | | 192 | 0C0000h | 0C0FFFh | | | | 191 | 0BF000h | 0BFFFFh | | | 11 | : | : | : | | | | 176 | 0B0000h | 0B0FFFh | | | | 175 | 0AF000h | 0AFFFFh | | | 10 | : | : | : | | | | 160 | 0A0000h | 0A0FFFh | | | | 159 | 09F000h | 09FFFFh | | | 9 | : | : | : | | | | 144 | 090000h | 090FFFh | | | | 143 | 08F000h | 08FFFFh | | | 8 | : | : | : | | | | 128 | 080000h | 080FFFh | | | | 127 | 07F000h | 07FFFFh | | | 7 | : | : | : | | | | 112 | 070000h | 070FFFh | | | | 111 | 06F000h | 06FFFFh | | | 6 | : | : | : | | | | 96 | 060000h | 060FFFh | | | | 95 | 05F000h | 05FFFFh | | | 5 | : | : | : | | | | 80 | 050000h | 050FFFh | | | | 79 | 04F000h | 04FFFFh | | | 4 | : | : | : | | | | 64 | 040000h | 040FFFh | | | | 63 | 03F000h | 03FFFFh | | | 3 | : | : | : | | | | 48 | 030000h | 030FFFh | | | | 47 | 02F000h | 02FFFFh | | | 2 | : | : | : | | | | 32 | 020000h | 020FFFh | | | _ | 31 | 01F000h | 01FFFFh | | | 1 | : | : | : | | | | 16 | 010000h | 010FFFh | | | | 15 | 00F000h | 00FFFFh | | | | : | : | : | | | 0 | 3 | 003000h | 003FFFh | | | | 2 | 002000h | 002FFFh | | | | 1 | 001000h | 001FFFh | | | | 0 | 000000h | 000FFFh | | #### **DEVICE OPERATION** - 1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation. - 2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby mode until next CS# falling edge. In standby mode, SO pin of this LSI should be High-Z. - 3. When correct command is inputted to this LSI, this LSI becomes active mode and keeps the active mode until next CS# rising edge. - 4. Input data is latched on the rising edge of Serial Clock(SCLK) and data shifts out on the falling edge of SCLK. The difference of Serial mode 0 and mode 3 is shown as Figure 2. - 5. For the following instructions: RDID, RDSR, RDSCUR, READ, FAST\_READ, 2READ, 4READ,RES, REMS, REMS2 and REMS4 the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following instructions: WREN, WRDI, WRSR, SE, BE, CE, PP, 4PP, CP, RDP, DP, ENSO, EXSO, and WRSCUR, the CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. - 6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglected and not affect the current operation of Write Status Register, Program, Erase. Figure 1. Serial Modes Supported #### Note: CPOL indicates clock polarity of Serial master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which Serial mode is supported. ## **COMMAND DESCRIPTION** #### **Table 5. Command Set** | Command (byte) | WREN (write enable) | WRDI (write disable) | RDID<br>(read<br>identific-<br>ation) | RDSR<br>(read status<br>register) | WRSR<br>(write status<br>register) | READ (read data) | FAST READ<br>(fast read<br>data) | DREAD (1I<br>20 read<br>command) | |-------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------| | 1st byte | 06 (hex) | 04 (hex) | 9F (hex) | 05 (hex) | 01 (hex) | 03 (hex) | 0B (hex) | 3B (hex) | | 2nd byte | | | | | Values | AD1<br>(A23-A16) | AD1 | AD1 | | 3rd byte | | | | | | AD2<br>(A15-A8) | AD2 | AD2 | | 4th byte | | | | | | AD3<br>(A7-A0) | AD3 | AD3 | | 5th byte | | | | | | | Dummy | Dummy | | Action | sets the<br>(WEL) write<br>enable latch<br>bit | resets the<br>(WEL) write<br>enable latch<br>bit | outputs JEDEC ID: 1-byte Manufact- urer ID & 2-byte Device ID | to read out<br>the values<br>of the status<br>register | to write new<br>values of<br>the status<br>register | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out by Dual<br>output until<br>CS# goes<br>high | | Command<br>(byte) | QREAD (1I<br>40 read<br>command) | 2READ (2<br>x I/O read<br>command)<br>Note1 | 4READ (4<br>x I/O read<br>command)<br>Note1 | QPP (1I4P<br>Page<br>Program) | 4PP (quad page program) | SE (sector erase) | BE (block erase) | CE (chip erase) | | 1st byte | 6B (hex) | BB (hex) | EB (hex) | 32 (hex) | 38 (hex) | 20 (hex) | D8 (hex) | 60 or C7 (hex) | | 2nd byte | AD1 | ADD(2) | ADD(4) & Dummy(4) | AD1 | AD1 | AD1 | AD1 | | | 3rd byte | AD2 | ADD(2) &<br>Dummy(2) | ADD(4)) | AD2 | | AD2 | AD2 | | | 4th byte | AD3 | | | AD3 | | AD3 | AD3 | | | 5th byte | Dummy | | | | | | | | | Action | n bytes read<br>out by Quad<br>output until<br>CS# goes<br>high | n bytes read<br>out by 2 x l/<br>O until CS#<br>goes high | n bytes read<br>out by 4 x I/<br>O until CS#<br>goes high | Single Address and Quad Data input to program the selected page | quad input<br>to program<br>the selected<br>page | to erase the<br>selected<br>sector | to erase the<br>selected<br>block | to erase<br>whole chip | | | 1 | OD | | DDD | ı ı | DEMO (manual | <u> </u> | T | | Command (byte) | PP (page program) | CP<br>(continuously<br>program<br>mode) | DP (Deep<br>power down) | RDP<br>(Release<br>from deep<br>power down) | RES (read electronic ID) | REMS (read<br>electronic<br>manufacturer<br>& device ID) | REMS2 (read<br>ID for 2x I/O<br>mode) | REMS4 (read<br>ID for 4x I/O<br>mode) | | 1st byte | 02 (hex) | AD (hex) | B9 (hex) | AB (hex) | AB (hex) | 90 (hex) | EF (hex) | DF (hex) | | 2nd byte | AD1 | AD1 | | | х | Х | х | Х | | 3rd byte | AD2 | AD2 | | | X | X | X | X | | 4th byte | AD3 | AD3 | ontore des- | rologge from | X to road | | · | ADD (Note 2) | | Action | to program<br>the selected<br>page | continously program whole chip, the address is automatically increase | enters deep<br>power down<br>mode | release from<br>deep power<br>down mode | to read<br>out 1-byte<br>Device ID | output the<br>Manufacturer<br>ID & Device<br>ID | output the<br>Manufacturer<br>ID & Device<br>ID | output the<br>Manufacturer<br>ID & Device<br>ID | | Command<br>(byte) | ENSO (enter secured OTP) | EXSO (exit secured OTP) | RDSCUR<br>(read security<br>register) | WRSCUR<br>(write security<br>register) | ESRY<br>(enable SO<br>to output RY/<br>BY#) | DSRY<br>(disable SO<br>to output RY/<br>BY#) | Release Read<br>Enhanced | |-------------------|--------------------------|-------------------------|---------------------------------------|----------------------------------------|---------------------------------------------|----------------------------------------------|--------------------------| | 1st byte | B1 (hex) | C1 (hex) | 2B (hex) | 2F (hex) | 70 (hex) | 80 (hex) | FFh (hex) | | 2nd byte | | | | | | | х | | 3rd byte | | | | | | | Х | | 4th byte | | | | | | | х | | | to enter the | to exit the 512- | to read value | to set the lock- | to enable SO | to disable SO | All these | | | 512-bit secured | bit secured | of security | down bit as | to output RY/ | to output RY/ | commands | | | OTP mode | OTP mode | register | "1" (once lock- | BY# during CP | BY# during CP | FFh, 00h, AAh | | Action | | | | down, cannot | mode | mode | or 55h will | | | | | | be update) | | | escape the | | | | | | | | | performance | | | | | | | | | enhance mode | - Note 1: The count base is 4-bit for ADD(2) and Dummy(2) because of 2 x I/O. And the MSB is on SI/SIO1 which is different from 1 x I/O condition. - Note 2: ADD=00H will output the manufacturer ID first and ADD=01H will output device ID first. - Note 3: It is not recommended to adopt any other code not in the command definition table, which will potentially enter the hidden mode. #### (1) Write Enable (WREN) The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP, 4PP, CP, SE, BE, CE, and WRSR, which are intended to change the device content, should be set every time after the WREN instruction setting the WEL bit. The sequence of issuing WREN instruction is: CS# goes low→ sending WREN instruction code→ CS# goes high. (see Figure 9) #### (2) Write Disable (WRDI) The Write Disable (WRDI) instruction is for resetting Write Enable Latch (WEL) bit. The sequence of issuing WRDI instruction is: CS# goes low-> sending WRDI instruction code→CS# goes high. (see Figure 10) The WEL bit is reset by following situations: - Power-up - Write Disable (WRDI) instruction completion - Write Status Register (WRSR) instruction completion - Page Program (PP) instruction completion - Quad Page Program (4PP) instruction completion - Sector Erase (SE) instruction completion - Block Erase (BE) instruction completion - Chip Erase (CE) instruction completion - Continuously program mode (CP) instruction completion #### (3) Read Identification (RDID) The RDID instruction is for reading the manufacturer ID of 1-byte and followed by Device ID of 2-byte. The MXIC Manufacturer ID is C2(hex), the memory type ID is 5E (hex) as the first-byte device ID, and the individual device ID of second-byte ID are listed as table of "ID Definitions". (see table 7 in page 23) The sequence of issuing RDID instruction is: CS# goes low $\rightarrow$ sending RDID instruction code $\rightarrow$ 24-bits ID data out on SO $\rightarrow$ to end RDID operation can use CS# to high at any time during data out. (see Figure 11.) While Program/Erase operation is in progress, it will not decode the RDID instruction, so there's no effect on the cycle of program/erase operation which is currently in progress. When CS# goes high, the device is at standby stage. #### (4) Read Status Register (RDSR) The RDSR instruction is for reading Status Register Bits. The Read Status Register can be read at any time (even in program/erase/write status register condition) and continuously. It is recommended to check the Write in Progress (WIP) bit before sending a new instruction when a program, erase, or write status register operation is in progress. The sequence of issuing RDSR instruction is: CS# goes low→ sending RDSR instruction code→ Status Register data out on SO (see Figure 12) The definition of the status register bits is as below: **WIP bit.** The Write in Progress (WIP) bit, a volatile bit, indicates whether the device is busy in program/erase/write status register progress. When WIP bit sets to 1, which means the device is busy in program/erase/write status register progress. When WIP bit sets to 0, which means the device is not in progress of program/erase/write status register cycle. **WEL bit.** The Write Enable Latch (WEL) bit, a volatile bit, indicates whether the device is set to internal write enable latch. When WEL bit sets to 1, which means the internal write enable latch is set, the device can accept program/erase/write status register instruction. When WEL bit sets to 0, which means no internal write enable latch; the device will not accept program/erase/write status register instruction. The program/erase command will be ignored and not affect value of WEL bit if it is applied to a protected memory area. **BP3**, **BP2**, **BP1**, **BP0** bits. The Block Protect (BP3, BP2, BP1, BP0) bits, non-volatile bits, indicate the protected area(as defined in table 1) of the device to against the program/erase instruction without hardware protection mode being set. To write the Block Protect (BP3, BP2, BP1, BP0) bits requires the Write Status Register (WRSR) instruction to be executed. Those bits define the protected area of the memory to against Page Program (PP), Sector Erase (SE), Block Erase (BE) and Chip Erase(CE) instructions (only if all Block Protect bits set to 0, the CE instruction can be executed). **QE bit.** The Quad Enable (QE) bit, non-volatile bit, performs Quad when it is reset to "0" (factory default) to enable WP# or is set to "1" to enable Quad SIO2 and SIO3. **SRWD bit.** The Status Register Write Disable (SRWD) bit, non-volatile bit, is operated together with Write Protection (WP#/SIO2) pin for providing hardware protection mode. The hardware protection mode requires SRWD sets to 1 and WP#/SIO2 pin signal is low stage. In the hardware protection mode, the Write Status Register (WRSR) instruction is no longer accepted for execution and the SRWD bit and Block Protect bits (BP3, BP2, BP1, BP0) are read only. #### **Status Register** | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |---------------------------------------|------------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------------| | SRWD (status register write protect) | QE<br>(Quad<br>Enable) | BP3<br>(level of<br>protected<br>block) | BP2<br>(level of<br>protected<br>block) | BP1<br>(level of<br>protected<br>block) | BP0<br>(level of<br>protected<br>block) | WEL<br>(write enable<br>latch) | WIP<br>(write in<br>progress bit) | | 1=status<br>register write<br>disable | 1=Quad<br>Enable<br>0=not Quad<br>Enable | (note 1) | (note 1) | (note 1) | (note 1) | 1=write<br>enable<br>0=not write<br>enable | 1=write<br>operation<br>0=not in write<br>operation | | Non-volatile bit | Non-volatile<br>bit | Non-volatile<br>bit | Non-volatile bit | Non-volatile<br>bit | Non-volatile<br>bit | volatile bit | volatile bit | Note 1: see the table 2 "Protected Area Size" in page 11. #### (5) Write Status Register (WRSR) The WRSR instruction is for changing the values of Status Register Bits. Before sending WRSR instruction, the Write Enable (WREN) instruction must be decoded and executed to set the Write Enable Latch (WEL) bit in advance. The WRSR instruction can change the value of Block Protect (BP3, BP2, BP1, BP0) bits to define the protected area of memory (as shown in table 1). The WRSR also can set or reset the Quad enable (QE) bit and set or reset the Status Register Write Disable (SRWD) bit in accordance with Write Protection (WP#/SIO2) pin signal, but has no effect on bit1(WEL) and bit0 (WIP) of the statur register. The WRSR instruction cannot be executed once the Hardware Protected Mode (HPM) is entered. The sequence of issuing WRSR instruction is: CS# goes low→ sending WRSR instruction code→ Status Register data on SI→ CS# goes high. (see Figure 13) The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. The self-timed Write Status Register cycle time (tW) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Write Status Register cycle is in progress. The WIP sets 1 during the tW timing, and sets 0 when Write Status Register Cycle is completed, and the Write Enable Latch (WEL) bit is reset. **Table 6. Protection Modes** | Mode | Status register condition | WP# and SRWD bit status | Memory | |--------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------| | Software protection mode (SPM) | Status register can be written in (WEL bit is set to "1") and the SRWD, BP0-BP3 bits can be changed | WP#=1 and SRWD bit=0, or<br>WP#=0 and SRWD bit=0, or<br>WP#=1 and SRWD=1 | The protected area cannot be program or erase. | | Hardware protection mode (HPM) | The SRWD, BP0-BP3 of status register bits cannot be changed | WP#=0, SRWD bit=1 | The protected area cannot be program or erase. | #### Note: 1. As defined by the values in the Block Protect (BP3, BP2, BP1, BP0) bits of the Status Register, as shown in Table 1. As the above table showing, the summary of the Software Protected Mode (SPM) and Hardware Protected Mode (HPM). #### Software Protected Mode (SPM): - When SRWD bit=0, no matter WP#/SIO2 is low or high, the WREN instruction may set the WEL bit and can change the values of SRWD, BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0, is at software protected mode (SPM). - When SRWD bit=1 and WP#/SIO2 is high, the WREN instruction may set the WEL bit can change the values of SRWD, BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0, is at software protected mode (SPM) #### Note: If SRWD bit=1 but WP#/SIO2 is low, it is impossible to write the Status Register even if the WEL bit has previously been set. It is rejected to write the Status Register and not be executed. Hardware Protected Mode (HPM): - When SRWD bit=1, and then WP#/SIO2 is low (or WP#/SIO2 is low before SRWD bit=1), it enters the hardware protected mode (HPM). The data of the protected area is protected by software protected mode by BP3, BP2, BP1, BP0 and hardware protected mode by the WP#/SIO2 to against data modification. #### Note: To exit the hardware protected mode requires WP#/SIO2 driving high once the hardware protected mode is entered. If the WP#/SIO2 pin is permanently connected to high, the hardware protected mode can never be entered; only can use software protected mode via BP3, BP2, BP1, BP0. If the system goes into four I/O read mode, the feature of HPM will be disabled. #### (6) Read Data Bytes (READ) The read instruction is for reading data out. The address is latched on rising edge of SCLK, and data shifts out on the falling edge of SCLK at a maximum frequency fR. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single READ instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing READ instruction is: CS# goes low $\rightarrow$ sending READ instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ data out on SO $\rightarrow$ to end READ operation can use CS# to high at any time during data out. (see Figure 14) #### (7) Read Data Bytes at Higher Speed (FAST\_READ) The FAST\_READ instruction is for quickly reading data out. The address is latched on rising edge of SCLK, and data of each bit shifts out on the falling edge of SCLK at a maximum frequency fC. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single FAST\_READ instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing FAST\_READ instruction is: CS# goes low→ sending FAST\_READ instruction code→3-byte address on SI→ 1-dummy byte (default) address on SI→data out on SO→ to end FAST\_READ operation can use CS# to high at any time during data out. (see Figure 15) While Program/Erase/Write Status Register cycle is in progress, FAST\_READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (8) Dual Read Mode (DREAD) The DREAD instruction enable double throughput of Serial Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits(interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single DREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing DREAD instruction, the following data out will perform as 2-bit instead of previous 1-bit. The sequence of issuing DREAD instruction is: CS# goes low $\rightarrow$ sending DREAD instruction $\rightarrow$ 3-byte address on SIO0 $\rightarrow$ 8-bit dummy cycle on SIO0 $\rightarrow$ data out interleave on SIO1 & SIO0 $\rightarrow$ to end 2READ operation can use CS# to high at any time during data out (see Figure 16 for Dual Read Mode Timing Waveform). While Program/Erase/Write Status Register cycle is in progress, DREAD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (9) 2 x I/O Read Mode (2READ) The 2READ instruction enable double throughput of Serial Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits(interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 2READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 2READ instruction, the following address/dummy/data out will perform as 2-bit instead of previous 1-bit. The sequence of issuing 2READ instruction is: CS# goes low $\rightarrow$ sending 2READ instruction $\rightarrow$ 24-bit address interleave on SIO1 & SIO0 $\rightarrow$ 4-bit dummy cycle on SIO1 & SIO0 $\rightarrow$ data out interleave on SIO1 & SIO0 $\rightarrow$ to end 2READ operation can use CS# to high at any time during data out (see Figure 17 for 2 x I/O Read Mode Timing Waveform). While Program/Erase/Write Status Register cycle is in progress, 2READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (10) Quad Read Mode (QREAD) The QREAD instruction enable quad throughput of Serial Flash in read mode. A Quad Enable (QE) bit of status Register must be set to "1" before seding the QREAD instruction. The address is latched on rising edge of SCLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single QREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing QREAD instruction, the following data out will perform as 4-bit instead of previous 1-bit. The sequence of issuing QREAD instruction is: CS# goes low $\rightarrow$ sending QREAD instruction $\rightarrow$ 24-bit address on SIO0 $\rightarrow$ 8 dummy cycles $\rightarrow$ data out interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ to end QREAD operation can use CS# to high at any time during data out (see Figure 18 for Quad Read Mode Timing Waveform). While Program/Erase/Write Status Register cycle is in progress, QREAD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (11) 4 x I/O Read Mode (4READ) The 4READ instruction enable quad throughput of Serial Flash in read mode. A Quad Enable (QE) bit of status Register must be set to "1" before seding the 4READ instruction. The address is latched on rising edge of SCLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 4READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 4READ instruction, the following address/dummy/data out will perform as 4-bit instead of previous 1-bit. The sequence of issuing 4READ instruction is: CS# goes low $\rightarrow$ sending 4READ instruction $\rightarrow$ 24-bit address interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ 6 dummy cycles $\rightarrow$ data out interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ to end 4READ operation can use CS# to high at any time during data out (see Figure 19 for 4 x I/O Read Mode Timing Waveform). Another sequence of issuing 4 READ instruction especially useful in random access is : CS# goes low $\rightarrow$ sending 4 READ instruction $\rightarrow$ 3-bytes address interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ performance enhance toggling bit P[7:0] $\rightarrow$ 4 dummy cycles $\rightarrow$ data out still CS# goes high $\rightarrow$ CS# goes low (reduce 4 Read instruction) $\rightarrow$ 24-bit random access address (see figure 20 for 4x I/O read enhance performance mode timing waveform). In the performance-enhancing mode (Note of Figure. 20), P[7:4] must be toggling with P[3:0]; likewise P[7:0]=A5h,5Ah,F0h or 0Fh can make this mode continue and reduce the next 4READ instruction. Once P[7:4] is no longer toggling with P[3:0]; likewise P[7:0]=FFh,00h,AAh or 55h. And afterwards CS# is raised or issuing FF command(CS# goes high $\rightarrow$ CS# goes low $\rightarrow$ sending 0xFF $\rightarrow$ CS# goes high) instead of no toggling,the system then will escape from performance enhance mode and return to normal opertaion.In these cases,tSHSL=15ns(min) will be specified. While Program/Erase/Write Status Register cycle is in progress, 4READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (12) Sector Erase (SE) The Sector Erase (SE) instruction is for erasing the data of the chosen sector to be "1". The instruction is used for any 4K-byte sector. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Sector Erase (SE). Any address of the sector (see table 3) is a valid address for Sector Erase (SE) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction will be rejected and not executed. Address bits [Am-A12] (Am is the most significant address) select the sector address. The sequence of issuing SE instruction is: CS# goes low $\rightarrow$ sending SE instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. (see Figure 24) The self-timed Sector Erase Cycle time (tSE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Sector Erase cycle is in progress. The WIP sets 1 during the tSE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the page is protected by BP3, BP2, BP1, BP0 bits, the Sector Erase (SE) instruction will not be executed on the page. #### (13) Block Erase (BE) The Block Erase (BE) instruction is for erasing the data of the chosen block to be "1". The instruction is used for 64K-byte block erase operation. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Block Erase (BE). Any address of the block (see table 3) is a valid address for Block Erase (BE) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction will be rejected and not executed. The sequence of issuing BE instruction is: CS# goes low $\rightarrow$ sending BE instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. (see Figure 25) The self-timed Block Erase Cycle time (tBE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Sector Erase cycle is in progress. The WIP sets 1 during the tBE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the page is protected by BP3, BP2, BP1, BP0 bits, the Block Erase (BE) instruction will not be executed on the page. #### (14) Chip Erase (CE) The Chip Erase (CE) instruction is for erasing the data of the whole chip to be "1". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Chip Erase (CE). The CS# must go high exactly at the byte boundary( the latest eighth of address byte been latched-in); otherwise, the instruction will be rejected and not executed. The sequence of issuing CE instruction is: CS# goes low→ sending CE instruction code→CS# goes high. (see Figure 26) The self-timed Chip Erase Cycle time (tCE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Chip Erase cycle is in progress. The WIP sets 1 during the tCE timing, and sets 0 when Chip Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the chip is protected by BP3, BP2, BP1, BP0 bits, the Chip Erase (CE) instruction will not be executed. It will be only executed when BP3, BP2, BP1, BP0 all set to "0". #### (15) Page Program (PP) The Page Program (PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Page Program (PP). The device programs only the last 256 data bytes sent to the device. If the entire 256 data bytes are going to be programmed, A7-A0 (The eight least significant address bits) should be set to 0. If the eight least significant address bits (A7-A0) are not all 0, all transmitted data going beyond the end of the current page are programmed from the start address of the same page (from the address A7-A0 are all 0). If more than 256 bytes are sent to the device, the data of the last 256-byte is programmed at the request page and previous data will be disregarded. If less than 256 bytes are sent to the device, the data is programmed at the requested address of the page without effect on other address of the same page. The sequence of issuing PP instruction is: CS# goes low $\rightarrow$ sending PP instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ at least 1-byte on data on SI $\rightarrow$ CS# goes high. (see Figure 21) The CS# must be kept to low during the whole Page Program cycle; The CS# must go high exactly at the byte boundary( the latest eighth bit of data being latched in), otherwise the instruction will be rejected and will not be executed. The self-timed Page Program Cycle time (tPP) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Page Program cycle is in progress. The WIP sets 1 during the tPP timing, and sets 0 when Page Program Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the page is protected by BP3, BP2, BP1, BP0 bits, the Page Program (PP) instruction will not be executed. #### (16) 4 x I/O Page Program (4PP) The Quad Page Program (4PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit and Quad Enable (QE) bit must be set to "1" before sending the Quad Page Program (4PP). The Quad Page Programming takes four pins: SIO0, SIO1, SIO2, and SIO3, which can raise programer performance and and the effectiveness of application of lower clock less than 20MHz. For system with faster clock, the Quad page program cannot provide more actual favors, because the required internal page program time is far more than the time data flows in. Therefore, we suggest that while executing this command (especially during sending data), user can slow the clock speed down to 20MHz below. The other function descriptions are as same as standard page program. The sequence of issuing 4PP instruction is: CS# goes low $\rightarrow$ sending 4PP instruction code $\rightarrow$ 3-byte address on SIO[3:0] $\rightarrow$ at least 1-byte on data on SIO[3:0] $\rightarrow$ CS# goes high. (see Figure 22) ## (17) Continuously program mode (CP mode) The CP mode may enhance program performance by automatically increasing address to the next higher address after each byte data has been programmed. The Continuously program (CP) instruction is for multiple byte program to Flash. A write Enable (WREN) instruction must execute to set the Write Enable Latch(WEL) bit before sending the Continuously program (CP) instruction. CS# requires to go high before CP instruction is executing. After CP instruction and address input, two bytes of data is input sequentially from MSB(bit7) to LSB(bit0). The first byte data will be programmed to the initial address range with A0=0 and second byte data with A0=1. If only one byte data is input, the CP mode will not process. If more than two bytes data are input, the additional data will be ignored and only two byte data are valid. The CP program instruction will be ignored and not affect the WEL bit if it is applied to a protected memory area. Any byte to be programmed should be in the erase state (FF) first. It will not roll over during the CP mode, once the last unprotected address has been reached, the chip will exit CP mode and reset write Enable Latch bit (WEL) as "0" and CP mode bit as "0". Please check the WIP bit status if it is not in write progress before entering next valid instruction. During CP mode, the valid commands are CP command (AD hex), WRDI command (04 hex), RDSR command (05 hex), and RDSCUR command (2B hex). And the WRDI command is valid after completion of a CP programming cycle, which means the WIP bit=0. The sequence of issuing CP instruction is : CS# high to low $\rightarrow$ sending CP instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ Data Byte on SI $\rightarrow$ CS# goes high to low $\rightarrow$ sending CP instruction..... $\rightarrow$ last desired byte programmed or sending Write Disable (WRDI) instruction to end CP mode-> sending RDSR instruction to verify if CP mode is ended. (see Figure 23 of CP mode timing waveform) Three methods to detect the completion of a program cycle during CP mode: - 1) Software method-I: by checking WIP bit of Status Register to detect the completion of CP mode. - 2) Software method-II: by waiting for a tBP time out to determine if it may load next valid command or not. - 3) Hardware method: by writing ESRY (enable SO to output RY/BY#) instruction to detect the completion of a program cycle during CP mode. The ESRY instruction must be executed before CP mode execution. Once it is enable in CP mode, the CS# goes low will drive out the RY/BY# status on SO, "0" indicates busy stage, "1" indicates ready stage, SO pin outputs tri-state if CS# goes high. DSRY (disable SO to output RY/BY#) instruction to disable the SO to output RY/BY# and return to status register data output during CP mode. Please note that the ESRY/DSRY command are not accepted unless the completion of CP mode. #### (18) Deep Power-down (DP) The Deep Power-down (DP) instruction is for setting the device on the minimizing the power consumption (to entering the Deep Power-down mode), the standby current is reduced from ISB1 to ISB2). The Deep Power-down mode requires the Deep Power-down (DP) instruction to enter, during the Deep Power-down mode, the device is not active and all Write/Program/Erase instruction are ignored. When CS# goes high, it's only in standby mode not deep power-down mode. It's different from Standby mode. The sequence of issuing DP instruction is: CS# goes low→ sending DP instruction code→ CS# goes high. (see Figure 27) Once the DP instruction is set, all instruction will be ignored except the Release from Deep Power-down mode (RDP) and Read Electronic Signature (RES) instruction. (those instructions allow the ID being reading out). When Power-down, the deep power-down mode automatically stops, and when power-up, the device automatically is in standby mode. For RDP instruction the CS# must go high exactly at the byte boundary (the latest eighth bit of instruction code been latched-in); otherwise, the instruction will not executed. As soon as Chip Select (CS#) goes high, a delay of tDP is required before entering the Deep Power-down mode and reducing the current to ISB2. #### (19) Release from Deep Power-down (RDP), Read Electronic Signature (RES) The Release from Deep Power-down (RDP) instruction is terminated by driving Chip Select (CS#) High. When Chip Select (CS#) is driven High, the device is put in the Stand-by Power mode. If the device was not previously in the Deep Power-down mode, the transition to the Stand-by Power mode is immediate. If the device was previously in the Deep Power-down mode, though, the transition to the Stand-by Power mode is delayed by tRES2, and Chip Select (CS#) must remain High for at least tRES2(max), as specified in Table 6. Once in the Stand-by Power mode, the device waits to be selected, so that it can receive, decode and execute instructions. RES instruction is for reading out the old style of 8-bit Electronic Signature, whose values are shown as table of ID Definitions. This is not the same as RDID instruction. It is not recommended to use for new design. For new design, please use RDID instruction. Even in Deep power-down mode, the RDP and RES are also allowed to be executed, only except the device is in progress of program/erase/write cycle; there's no effect on the current program/erase/write cycle in progress. The sequence is shown as Figure 28,29. The RES instruction is ended by CS# goes high after the ID been read out at least once. The ID outputs repeatedly if continuously send the additional clock cycles on SCLK while CS# is at low. If the device was not previously in Deep Power-down mode, the device transition to standby mode is immediate. If the device was previously in Deep Power-down mode, there's a delay of tRES2 to transit to standby mode, and CS# must remain to high at least tRES2(max). Once in the standby mode, the device waits to be selected, so it can be receive, decode, and execute instruction. The RDP instruction is for releasing from Deep Power Down Mode. #### (20) Read Electronic Manufacturer ID & Device ID (REMS), (REMS2), (REMS4) The REMS, REMS2 & REMS4 instruction is an alternative to the Release from Power-down/Device ID instruction that provides both the JEDEC assigned manufacturer ID and the specific device ID. The REMS, REMS2 & REMS4 instruction is very similar to the Release from Power-down/Device ID instruction. The instruction is initiated by driving the CS# pin low and shift the instruction code "90h" or "EFh" or "DFh"followed by two dummy bytes and one bytes address (A7~A0). After which, the Manufacturer ID for MXIC (C2h) and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first as shown in figure 31. The Device ID values are listed in Table of ID Definitions. If the one-byte address is initially set to 01h, then the device ID will be read first and then followed by the Manufacturer ID. The Manufacturer and Device IDs can be read continuously, alternating from one to the other. The instruction is completed by driving CS# high. #### Table 7. ID Definitions | RDID Command | manufacturer ID | memory type | memory density | | | | | |-------------------|---------------------------|-------------|----------------|--|--|--|--| | RDID Command | C2 | 5E | 16 | | | | | | RES Command | electronic ID | | | | | | | | RES Command | 5E | | | | | | | | REMS/REMS2/REMS4/ | manufacturer ID device ID | | | | | | | | Command | C2 | 5E | | | | | | #### (21) Enter Secured OTP (ENSO) The ENSO instruction is for entering the additional 512-bit secured OTP mode. The additional 512-bit secured OTP is independent from main array, which may use to store unique serial number for system identifier. After entering the Secured OTP mode, and then follow standard read or program, procedure to read out the data or update data. The Secured OTP data cannot be updated again once it is lock-down. The sequence of issuing ENSO instruction is: CS# goes low→sending ENSO instruction to enter Secured OTP mode→CS# goes high. Please note that WRSR/WRSCUR commands are not acceptable during the access of secure OTP region, once security OTP is lock down, only read related commands are valid. #### (22) Exit Secured OTP (EXSO) The EXSO instruction is for exiting the additional 512-bit secured OTP mode. The sequence of issuing EXSO instruction is: CS# goes low $\rightarrow$ sending EXSO instruction to exit Secured OTP mode $\rightarrow$ CS# goes high. #### (23) Read Security Register (RDSCUR) The RDSCUR instruction is for reading the value of Security Register bits. The Read Security Register can be read at any time (even in program/erase/write status register/write security register condition) and continuously. The sequence of issuing RDSCUR instruction is : CS# goes low $\rightarrow$ send ing RDSCUR instruction $\rightarrow$ Security Register data out on SO $\rightarrow$ CS# goes high. The definition of the Security Register bits is as below: **Secured OTP Indicator bit.** The Secured OTP indicator bit shows the chip is locked by factory before ex- factory or not. When it is "0", it indicates non- factory lock; "1" indicates factory- lock. **Lock-down Secured OTP (LDSO) bit.** By writing WRSCUR instruction, the LDSO bit may be set to "1" for customer lock-down purpose. However, once the bit is set to "1" (lock-down), the LDSO bit and the 512-bit Secured OTP area cannot be update any more. While it is in 512-bit secured OTP mode, array access is not allowed. **Continuously Program Mode( CP mode) bit.** The Continuously Program Mode bit indicates the status of CP mode, "0" indicates not in CP mode; "1" indicates in CP mode. **Table 8. Security Register Definition** | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |--------------|--------------|--------------|------------------------------------------------------|--------------|--------------|----------------------------------------------------------------------------|------------------------------------------------| | х | х | х | Continuously<br>Program mode<br>(CP mode) | х | х | LDSO<br>(indicate if<br>lock-down | Secrured OTP indicator bit | | reserved | reserved | reserved | 0=normal<br>Program mode<br>1=CP mode<br>(default=0) | reserved | reserved | 0 = not lock-<br>down<br>1 = lock-down<br>(cannot<br>program/erase<br>OTP) | 0 = non-factory<br>lock<br>1 = factory<br>lock | | volatile bit | volatile bit | volatile bit | volatile bit | volatile bit | volatile bit | non-volatile bit | non-volatile bit | ## (24) Write Security Register (WRSCUR) The WRSCUR instruction is for changing the values of Security Register Bits. Unlike write status register, the WREN instruction is not required before sending WRSCUR instruction. The WRSCUR instruction may change the values of bit1 (LDSO bit) for customer to lock-down the 512-bit Secured OTP area. Once the LDSO bit is set to "1", the Secured OTP area cannot be updated any more. The sequence of issuing WRSCUR instruction is :CS# goes low→ sending WRSCUR instruction→CS# goes high. The CS# must go high exactly at the boundary; otherwise, the instruction will be rejected and not executed. #### **POWER-ON STATE** The device is at below states when power-up: - Standby mode ( please note it is not deep power-down mode) - Write Enable Latch (WEL) bit is reset The device must not be selected during power-up and power-down stage unless the VCC achieves below correct level: - VCC minimum at power-up stage and then after a delay of tVSL - GND at power-down Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level. An internal power-on reset (POR) circuit may protect the device from data corruption and inadvertent data change during power up state. For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not guaranteed. The read, write, erase, and program command should be sent after the time delay: - tVSL after VCC reached VCC minimum level The device can accept read command after VCC reached VCC minimum and a time delay of tVSL. Please refer to the figure of "power-up timing". #### Note: - To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommended.(generally around 0.1uF) #### **ELECTRICAL SPECIFICATIONS** #### **ABSOLUTE MAXIMUM RATINGS** | RATING | VALUE | |-------------------------------|----------------| | Ambient Operating Temperature | -40°C to 85°C | | Storage Temperature | -55°C to 125°C | | Applied Input Voltage | -0.5V to 4.6V | | Applied Output Voltage | -0.5V to 4.6V | | VCC to Ground Potential | -0.5V to 4.6V | #### NOTICE: - 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and functional operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended period may affect reliability. - 2. Specifications contained within the following tables are subject to change. - 3. During voltage transitions, all pins may overshoot Vss to -2.0V and Vcc to +2.0V for periods up to 20ns, see Figure 2, 3. Figure 2.Maximum Negative Overshoot Waveform **Figure 3. Maximum Positive Overshoot Waveform** #### **CAPACITANCE TA = 25°C, f = 1.0 MHz** | SYMBOL | PARAMETER | MIN. | TYP | MAX. | UNIT | CONDITIONS | |--------|--------------------|------|-----|------|------|------------| | CIN | Input Capacitance | | | 6 | pF | VIN = 0V | | COUT | Output Capacitance | | | 8 | pF | VOUT = 0V | ## Figure 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL #### Figure 5. OUTPUT LOADING Table 9. DC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | SYMBOL | PARAMETER | NOTES | MIN. | TYP. | MAX. | UNITS | TEST CONDITIONS | |--------|---------------------------------------------|-------|---------|------|---------|-------|-----------------------------------------------------------------------| | ILI | Input Load Current | 1 | | | ± 2 | uA | VCC = VCC Max,<br>VIN = VCC or GND | | ILO | Output Leakage Current | 1 | | | ± 2 | uA | VCC = VCC Max,<br>VIN = VCC or GND | | ISB1 | VCC Standby Current | 1 | | | 20 | uA | VIN = VCC or GND,<br>CS# = VCC | | ISB2 | Deep Power-down<br>Current | | | | 20 | uA | VIN = VCC or GND,<br>CS# = VCC | | | | | | | 25 | mA | f=86MHz,<br>fQ=75MHz (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | ICC1 | VCC Read | 1 | | | 20 | mA | fT=75MHz (2 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | | | | | 10 | mA | f=33MHz,<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | ICC2 | VCC Program Current (PP) | 1 | | | 20 | mA | Program in Progress,<br>CS# = VCC | | ICC3 | VCC Write Status<br>Register (WRSR) Current | | | | 20 | mA | Program status register in progress, CS#=VCC | | ICC4 | VCC Sector Erase<br>Current (SE) | 1 | | | 20 | mA | Erase in Progress,<br>CS#=VCC | | ICC5 | VCC Chip Erase Current (CE) | 1 | | | 20 | mA | Erase in Progress,<br>CS#=VCC | | VIL | Input Low Voltage | | -0.5 | | 0.3VCC | V | | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | | VOL | Output Low Voltage | | | | 0.4 | V | IOL = 1.6mA | | VOH | Output High Voltage | | VCC-0.2 | | | V | IOH = -100uA | #### Notes: - 1. Typical values at VCC = 3.3V, T = 25°C. These currents are valid for all product versions (package and speeds). - 2. Typical value is calculated by simulation. ## Table 10. AC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | Symbol | Alt. | Parameter | | Min. | Тур. | Max. | Unit | |------------|-----------------------------|----------------------------------------------------|-----------------------------|------|------|------|------| | fSCLK | fC | Clock Frequency for the fol FAST_READ, PP, SE, BE, | CE, DP, RES,RDP | D.C. | | 104 | MHz | | | | WREN, WRDI, RDID, RDS | | | | | | | fRSCLK | fR | Clock Frequency for READ | | | | 33 | MHz | | fTSCLK | fT | Clock Frequency for 2REA | | | | 75 | MHz | | HOOLK | fQ | Clock Frequency for 4REA | | | | 75 | MHz | | tCH(1) | tCH(1) tCLH Clock High Time | | fC=104MHz | 4.7 | | | ns | | 1011(1) | IOLII | | fR=33MHz | 13 | | | ns | | tCL(1) | tCI I | ICTOCK LOW LIME | fC=104MHz | 4.7 | | | ns | | ICL(1) | ICLL | Clock Low Tillle | fR=33MHz | 13 | | | ns | | tCLCH(2) | | Clock Rise Time (3) (peak t | o peak) | 0.1 | | | V/ns | | tCHCL(2) | | Clock Fall Time (3) (peak to | peak) | 0.1 | | | V/ns | | tSLCH | tCSS | CS# Active Setup Time (rel | ative to SCLK) | 5 | | | ns | | tCHSL | | CS# Not Active Hold Time ( | relative to SCLK) | 5 | | | ns | | tDVCH | tDSU | Data In Setup Time | 2 | | | ns | | | tCHDX | tDH | Data In Hold Time | 5 | | | ns | | | tCHSH | | CS# Active Hold Time (rela | 5 | | | ns | | | tSHCH | | CS# Not Active Setup Time (relative to SCLK) | | | | | ns | | +OLIOI (2) | 40011 | CS# Deselect Time | Read | 15 | | | ns | | tSHSL(3) | ICSH | | Write/Erase/Program | 50 | | | ns | | 401107(0) | 4010 | Output Disable Time | 2.7V-3.6V | | | 10 | ns | | tSHQZ(2) | เบเจ | Output Disable Time | 3.0V-3.6V | | | 8 | ns | | tCLQV | tV | Clock Low to Output Valid | 2.7V-3.6V | | | 10/8 | ns | | | | Loading: 30pF/15pF | 3.0V-3.6V | | | 8/6 | ns | | tCLQX | tHO | Output Hold Time | | 0 | | | ns | | tWHSL | | Write Protect Setup Time | | 20 | | | ns | | tSHWL | | Write Protect Hold Time | | 100 | | | ns | | tDP(2) | | CS# High to Deep Power-d | | | | 10 | us | | tRES1(2) | | CS# High to Standby N<br>Signature Read | Node without Electronic | | | 8.8 | us | | tRES2(2) | | CS# High to Standby Mode | e with Electronic Signature | | | 8.8 | us | | tC | | Chip Unlock Cycle Time | | | 40 | 100 | ms | | tBP | | Byte-Program | | | 9 | 300 | us | | tPP | | Page Program Cycle Time | | | 1.4 | 5 | ms | | tSE | | Sector Erase Cycle Time | | | 60 | 300 | ms | | tBE | | Block Erase Cycle Time | | | 0.7 | 2 | S | | tCE | | Chip Erase Cycle Time | | | 25 | 50 | S | #### Notes: - 1. tCH + tCL must be greater than or equal to 1/ f (fC or fR) - 2. Value guaranteed by characterization, not 100% tested in production. - 3. tSHSL=15ns from read instruction, tSHSL=50ns from Write/Erase/Program instruction. - 4. Only applicable as a constraint for a WRSR instruction when SRWD is set at 1. - 5. Test condition is shown as Figure 4, 5. ## **Timing Analysis** ## Figure 6. Serial Input Timing ## Figure 7. Output Timing Figure 8. WP# Setup Timing and Hold Timing during WRSR when SRWD=1 Figure 9. Write Enable (WREN) Sequence (Command 06) Figure 10. Write Disable (WRDI) Sequence (Command 04) Figure 11. Read Identification (RDID) Sequence (Command 9F) Figure 12. Read Status Register (RDSR) Sequence (Command 05) Figure 13. Write Status Register (WRSR) Sequence (Command 01) Figure 14. Read Data Bytes (READ) Sequence (Command 03) Figure 15. Read at Higher Speed (FAST\_READ) Sequence (Command 0B) Figure 16. Dual Read Mode Sequence (Command 3B) Figure 17. 2 x I/O Read Mode Sequence (Command BB) Figure 18. Quad Read Mode Sequence (Command 6B) Figure 19. 4 x I/O Read Mode Sequence (Command EB) ## Note: - 1. Hi-impedance is inhibited for the two clock cycles. - 2. P7\(\neq P3\), P6\(\neq P2\), P5\(\neq P1\) & P4\(\neq P0\) (Toggling) will enter the performance enhance mode. Figure 20. 4 x I/O Read enhance performance Mode Sequence (Command EB) Figure 21. Page Program (PP) Sequence (Command 02) Figure 22. 4 x I/O Page Program (4PP) Sequence (Command 38) Figure 23. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD) Note: (1) During CP mode, the valid commands are CP command (AD hex), WRDI command (04 hex), RDSR command (05 hex), and RDSCUR command (2B hex). - (2) Once an internal programming operation begins, CS# goes low will drive the status on the SO pin and CS# goes high will return the SO pin to tri-state. - (3) To end the CP mode, either reaching the highest unprotected address or sending Write Disable (WRDI) command (04 hex) may achieve it and then it is recommended to send RDSR command (05 hex) to verify if CP mode is ended Figure 24. Sector Erase (SE) Sequence (Command 20) Note: SE command is 20(hex). Figure 25. Block Erase (BE) Sequence (Command D8) Note: BE command is D8(hex). Figure 26. Chip Erase (CE) Sequence (Command 60 or C7) Note: CE command is 60(hex) or C7(hex). Figure 27. Deep Power-down (DP) Sequence (Command B9) Figure 28. Release from Deep Power-down and Read Electronic Signature (RES) Sequence (Command AB) Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB) Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF) ### Notes: - (1) ADD=00H will output the manufacturer's ID first and ADD=01H will output device ID first - (2) Instruction is either 90(hex) or EF(hex) or DF(hex). Figure 31. Power-up Timing Note: VCC (max.) is 3.6V and VCC (min.) is 2.7V. **Table 11. Power-Up Timing** | Symbol | Parameter | Min. | Max. | Unit | |---------|---------------------|------|------|------| | tVSL(1) | VCC(min) to CS# low | 200 | | us | Note: 1. The parameter is characterized only. ## **INITIAL DELIVERY STATE** The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). The Status Register contains 00h (all Status Register bits are 0). ### RECOMMENDED OPERATING CONDITIONS ### At Device Power-Up AC timing illustrated in Figure A is recommended for the supply voltages and the control signals at device power-up. (ex: Vcc and CS# ramp up simultaneously) If the timing in the figure is ignored, the device may not operate correctly. Figure A. AC Timing at Device Power-Up | Symbol | Parameter | Notes | Min. | Max. | Unit | |--------|---------------|-------|------|--------|------| | tVR | VCC Rise Time | 1 | 20 | 500000 | us/V | ### Notes: - 1. Sampled, not 100% tested. - 2. For AC spec tCHSL, tSLCH, tDVCH, tCHDX, tSHSL, tCHSH, tSHCH, tCHCL, tCLCH in the figure, please refer to "AC CHARACTERISTICS" table. # MX25L3236D ## **ERASE AND PROGRAMMING PERFORMANCE** | PARAMETER | Min. | TYP. (1) | Max. (2) | UNIT | |----------------------------------------------|------|----------|----------|--------| | Write Status Register Cycle Time | | 40 | 100 | ms | | Sector Erase Cycle Time | | 60 | 300 | ms | | Block Erase Cycle Time | | 0.7 | 2 | s | | Chip Erase Cycle Time | | 25 | 50 | s | | Byte Program Time (via page program command) | | 9 | 300 | us | | Page Program Cycle Time | | 1.4 | 5 | ms | | Erase/Program Cycle | | 100,000 | | cycles | ### Note: - 1. Typical program and erase time assumes the following conditions: 25°C, 3.3V, and checker board pattern. - 2. Under worst conditions of 85°C and 2.7V. - 3. System-level overhead is the time required to execute the first-bus-cycle sequence for the programming command. - 4. Erase/Program cycles comply with JEDEC JESD-47E & A117A standard. ### **Data Retention** | PARAMETER | Condition | Min. | Max. | UNIT | |----------------|-----------|------|------|-------| | Data retention | 55°C | 20 | | years | ## **LATCH-UP CHARACTERISTICS** | | MIN. | MAX. | |-------------------------------------------------------------------------------|--------|------------| | Input Voltage with respect to GND on all power pins, SI, CS# | -1.0V | 2 VCCmax | | Input Voltage with respect to GND on SO | -1.0V | VCC + 1.0V | | Current | -100mA | +100mA | | Includes all pins except VCC. Test conditions: VCC = 3.0V, one pin at a time. | | | # MX25L3236D ## **ORDERING INFORMATION** | PART NO. | CLOCK<br>(MHz) | OPERATING<br>CURRENT<br>MAX. (mA) | STANDBY<br>CURRENT<br>MAX. (uA) | TEMPERATURE | PACKAGE | Remark | |-------------------|----------------|-----------------------------------|---------------------------------|-------------|-------------------|---------| | MX25L3236DM2I-10G | 104 | 25 | 20 | -40°C~85°C | 8-SOP<br>(200mil) | Pb-free | ## PART NAME DESCRIPTION ## **PACKAGE INFORMATION** Doc. Title: Package Outline for SOP 8L 200MIL (official name - 209MIL) Dimensions (inch dimensions are derived from the original mm dimensions) | SY<br>UNIT | MBOL | Α | <b>A</b> 1 | A2 | b | С | D | E | E1 | е | L | L1 | S | θ | |------------|------|-------|------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---| | | Min. | | 0.05 | 1.70 | 0.36 | 0.19 | 5.13 | 7.70 | 5.18 | | 0.50 | 1.21 | 0.62 | 0 | | mm | Nom. | | 0.15 | 1.80 | 0.41 | 0.20 | 5.23 | 7.90 | 5.28 | 1.27 | 0.65 | 1.31 | 0.74 | 5 | | | Max. | 2.16 | 0.20 | 1.91 | 0.51 | 0.25 | 5.33 | 8.10 | 5.38 | - | 0.80 | 1.41 | 0.88 | 8 | | | Min. | | 0.002 | 0.067 | 0.014 | 0.007 | 0.202 | 0.303 | 0.204 | | 0.020 | 0.048 | 0.024 | 0 | | Inch | Nom. | | 0.006 | 0.071 | 0.016 | 0.008 | 0.206 | 0.311 | 0.208 | 0.050 | 0.026 | 0.052 | 0.029 | 5 | | | Max. | 0.085 | 0.008 | 0.075 | 0.020 | 0.010 | 0.210 | 0.319 | 0.212 | | 0.031 | 0.056 | 0.035 | 8 | | Desc. Ma | Davisian | | Refe | erence | | |-----------|----------|-------|------|--------|--| | Dwg. No. | Revision | JEDEC | EIAJ | | | | 6110-1406 | 2 | | | | | # MX25L3236D ## **REVISION HISTORY** | Revision No. | Description | Page | Date | |--------------|-------------------------------------------------------------|------------|-------------| | 1.0 | 1. Removed 16-pin SOP description | P6,8,47,49 | APR/20/2009 | | | Revised part name description | P48 | | | | 3. Removed "Advanced Information" | P5 | | | | 4. Added fR=33MHz for tCH, tCL value | P32 | | | 1.1 | 1. Deleted fSCLK/fTSCLK (Figure 5) condition | P5,30-32 | MAY/27/2009 | | | 2. Revised RDID command (memory density) | P26 | | | 1.2 | 1. Corrected Device ID | P17,26 | JUN/17/2009 | | | Corrected chip erase cycle time | P32,46 | | | | Revised part name description | P48 | | | 1.3 | 1. Added wording "Vcc and CS# ramp up simultaneously" under | P45 | OCT/02/2009 | | | Device Power-Up | | | | | 2. Changed Note 4 of Erase and Programming Performance | P46 | | Macronix's products are not designed, manufactured, or intended for use for any high risk applications in which the failure of a single component could cause death, personal injury, severe physical damage, or other substantial harm to persons or property, such as life-support systems, high temperature automotive, medical, aircraft and military application. Macronix and its suppliers will not be liable to you and/or any third party for any claims. injuries or damages that may be incurred due to use of Macronix's products in the prohibited applications. Copyright@ Macronix International Co., Ltd. 2009. All Rights Reserved. Macronix, MXIC, MXIC Logo, MX Logo, MXSMIO are trademarks or registered trademarks of Macronix International Co., Ltd.. The names and brands of other companies are for identification purposes only and may be claimed as the property of the respective companies. ## MACRONIX INTERNATIONAL CO., LTD. ### **Macronix Offices: Taiwan** Headquarters, FAB2 Macronix, International Co., Ltd. 16, Li-Hsin Road, Science Park, Hsinchu, Taiwan, R.O.C. Tel: +886-3-5786688 Fax: +886-3-5632888 ### Taipei Office Macronix, International Co., Ltd. 19F, 4, Min-Chuan E. Road, Sec. 3, Taipei, Taiwan, R.O.C. Tel: +886-2-2509-3300 Fax: +886-2-2509-2200 #### **Macronix Offices: China** Macronix (Hong Kong) Co., Limited. 702-703, 7/F, Building 9, Hong Kong Science Park, 5 Science Park West Avenue, Sha Tin, NT Tel: +86-852-2607-4289 Fax: +86-852-2607-4229 ### Macronix (Hong Kong) Co., Limited, SuZhou Office No.5, XingHai Rd, SuZhou Industrial Park. SuZhou China 215021 Tel: +86-512-62580888 Ext: 3300 Fax: +86-512-62586799 ### Macronix (Hong Kong) Co., Limited, Shenzhen Office Room 1401 & 1404, Blcok A, TianAN Hi-Tech PLAZA Tower, Che Gong Miao, FutianDistrict, Shenzhen PRC 518040 Tel: +86-755-83433579 Fax: +86-755-83438078 ## Macronix Offices: Japan Macronix Asia Limited. NKF Bldg. 5F, 1-2 Higashida-cho, Kawasaki-ku Kawasaki-shi, Kanagawa Pref. 210-0005, Japan Tel: +81-44-246-9100 Fax: +81-44-246-9105 ### Macronix Offices: Korea Macronix Asia Limited. #906, 9F, Kangnam Bldg., 1321-4, Seocho-Dong, Seocho-Ku, 135-070, Seoul, Korea Tel: +82-02-588-6887 Fax: +82-02-588-6828 ### **Macronix Offices: Singapore** Macronix Pte. Ltd. 1 Marine Parade Central, #11-03 Parkway Centre, Singapore 449408 Tel: +65-6346-5505 Fax: +65-6348-8096 #### **Macronix Offices: Europe** Macronix Europe N.V. Koningin Astridlaan 59, Bus 1 1780 Wemmel Belgium Tel: +32-2-456-8020 Fax: +32-2-456-8021 ### **Macronix Offices: USA** Macronix America, Inc. 680 North McCarthy Blvd. Milpitas, CA 95035, U.S.A. Tel: +1-408-262-8887 Fax: +1-408-262-8810 ### http://www.macronix.com