## **STE70NM50** # N-CHANNEL 500V - 0.045Ω - 70A ISOTOP Zener-Protected MDmesh™Power MOSFET | TYPE | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | |-----------|------------------|---------------------|----------------| | STE70NM50 | 500V | < 0.05Ω | 70 A | - TYPICAL $R_{DS}(on) = 0.045\Omega$ - HIGH dv/dt AND AVALANCHE CAPABILITIES - IMPROVED ESD CAPABILITY - LOW INPUT CAPACITANCE AND GATE CHARGE - LOW GATE INPUT RESISTANCE - TIGHT PROCESS CONTROL - INDUSTRY'S LOWEST ON-RESISTANCE The MDmesh™ is a new revolutionary MOSFET technology that associates the Multiple Drain process with the Company's PowerMESH™ horizontal layout. The resulting product has an outstanding low on-resistance, impressively high dv/dt and excellent avalanche characteristics. The adoption of the Company's proprietary strip technique yields overall dynamic performance that is significantly better than that of similar competition's products. The MDmesh<sup>™</sup> family is very suitable for increasing power density of high voltage converters allowing system miniaturization and higher efficiencies. #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-----------------------|------------------------------------------------------|------------|------| | V <sub>DS</sub> | Drain-source Voltage (V <sub>GS</sub> = 0) | 500 | V | | $V_{DGR}$ | Drain-gate Voltage ( $R_{GS} = 20 \text{ k}\Omega$ ) | 500 | V | | V <sub>G</sub> S | Gate- source Voltage | ±30 | V | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 25°C | 70 | А | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 100°C | 44 | А | | I <sub>DM</sub> (•) | Drain Current (pulsed) | 280 | А | | P <sub>TOT</sub> | Total Dissipation at T <sub>C</sub> = 25°C | 600 | W | | V <sub>ESD(G-S)</sub> | Gate source ESD(HBM-C=100pF, R=15KΩ) | 6 | KV | | | Derating Factor | 5 | W/°C | | dv/dt (1) | Peak Diode Recovery voltage slope | 15 | V/ns | | T <sub>stg</sub> | Storage Temperature | -65 to 150 | °C | | Tj | Max. Operating Junction Temperature | 150 | °C | (•)Pulse width limited by safe operating area September 2002 $(1)I_{SD} \leq \! 60A, \ di/dt \leq \! 400A/\mu s, \ V_{DD} \leq V_{(BR)DSS}, \ T_j \leq T_{JMAX}$ #### STE70NM50 #### THERMAL DATA | Rthj-case | Thermal Resistance Junction-case Max | 0.2 | °C/W | |-----------|------------------------------------------------|-----|------| | Rthj-amb | Thermal Resistance Junction-ambient Max | 30 | °C/W | | $T_I$ | Maximum Lead Temperature For Soldering Purpose | 300 | °C | #### **AVALANCHE CHARACTERISTICS** | Symbol | Parameter | Max Value | Unit | |-----------------|------------------------------------------------------------------------------------------|-----------|------| | I <sub>AR</sub> | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by $T_j$ max) | 30 | А | | E <sub>AS</sub> | Single Pulse Avalanche Energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 35$ V) | 1.4 | J | ## **ELECTRICAL CHARACTERISTICS** (T<sub>CASE</sub> = 25 °C UNLESS OTHERWISE SPECIFIED) OFF | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------|-------------------------------------|------|------|------|------| | V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0$ | 500 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage | V <sub>DS</sub> = Max Rating | | | 10 | μΑ | | | Drain Current (V <sub>GS</sub> = 0) | $V_{DS} = Max Rating, T_C = 125 °C$ | | | 100 | μΑ | | I <sub>GSS</sub> | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 20V | | | ± 10 | μA | #### ON (1) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------|----------------------------------------------|------|-------|------|------| | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_D = 250 \mu A$ | 3 | 4 | 5 | V | | R <sub>DS(on)</sub> | Static Drain-source On<br>Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 30A | | 0.045 | 0.05 | Ω | ## DYNAMIC | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|---------------------------------|--------------------------------------------------------------------|------|------|------|------| | g <sub>fs</sub> (1) | Forward Transconductance | $V_{DS} > I_{D(on)} \times R_{DS(on)max},$<br>$I_{D} = 30A$ | | 35 | | S | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 25V, f = 1 \text{ MHz}, V_{GS} = 0$ | | 7500 | | pF | | Coss | Output Capacitance | | | 980 | | pF | | C <sub>rss</sub> | Reverse Transfer<br>Capacitance | | | 200 | | pF | | R <sub>G</sub> | Gate Input Resistance | f=1 MHz Gate DC Bias = 0<br>Test Signal Level = 20mV<br>Open Drain | | 1.5 | | Ω | Note: 1. Pulsed: Pulse duration = 300 $\mu$ s, duty cycle 1.5 %. 2/8 #### **ELECTRICAL CHARACTERISTICS** (CONTINUED) #### **SWITCHING ON** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------|--------------------|-------------------------------------------------------------|------|------|------|------| | t <sub>d(on)</sub> | Turn-on Delay Time | V <sub>DD</sub> = 250V, I <sub>D</sub> = 30A | | 51 | | ns | | t <sub>r</sub> | Rise Time | $R_G = 4.7\Omega V_{GS} = 10V$ (see test circuit, Figure 3) | | 58 | | ns | | Qg | Total Gate Charge | V <sub>DD</sub> = 400V, I <sub>D</sub> = 60A, | | 190 | 266 | nC | | $Q_gs$ | Gate-Source Charge | $V_{GS} = 10V$ | | 53 | | nC | | $Q_gd$ | Gate-Drain Charge | | | 97 | | nC | #### **SWITCHING OFF** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------|-----------------------|--------------------------------------------------------------------|------|------|------|------| | $t_{r(Voff)}$ | Off-voltage Rise Time | $V_{DD} = 400V, I_D = 60A,$ | | 51 | | ns | | t <sub>f</sub> | Fall Time | $R_G = 4.7\Omega$ , $V_{GS} = 10V$<br>(see test circuit, Figure 5) | | 46 | | ns | | t <sub>c</sub> | Cross-over Time | (see test silesing in igule sy | | 108 | | ns | #### SOURCE DRAIN DIODE | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|-------------------|------|---------------| | I <sub>SD</sub> | Source-drain Current | | | | 60 | Α | | I <sub>SDM</sub> (2) | Source-drain Current (pulsed) | | | | 240 | Α | | V <sub>SD</sub> (1) | Forward On Voltage | I <sub>SD</sub> = 60A, V <sub>GS</sub> = 0 | | | 1.5 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>rrm</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 60A, di/dt = 100A/ $\mu$ s,<br>$V_{DD}$ = 100 V, $T_j$ = 25°C<br>(see test circuit, Figure 5) | | 532<br>9.9<br>37 | | ns<br>µC<br>A | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>rrm</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 60A, di/dt = 100A/µs,<br>$V_{DD}$ = 100 V, $T_j$ = 150°C<br>(see test circuit, Figure 5) | | 636<br>13.4<br>42 | | ns<br>µC<br>A | Note: 1. Pulsed: Pulse duration = $300 \mu s$ , duty cycle 1.5 %. 2. Pulse width limited by safe operating area. #### **GATE-SOURCE ZENER DIODE** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------|------------------------|------|------|------|------| | BV <sub>GSO</sub> | Gate-Source Breakdown<br>Voltage | Igs=± 1mA (Open Drain) | 30 | | | V | #### PROTECTION FEATURES OF GATE-TO-SOURCE ZENER DIODES The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the 25V Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components. #### Safe Operating Area ### Thermal Impedance #### **Output Characteristics** #### **Transfer Characteristics** #### **Transconductance** #### **Static Drain-source On Resistance** 4/8 #### **Gate Charge vs Gate-source Voltage** ### **Capacitance Variations** #### **Normalized On Resistance vs Temperature** #### **Source-drain Diode Forward Characteristics** **477.** Fig. 1: Unclamped Inductive Load Test Circuit Fig. 3: Switching Times Test Circuit For Resistive Load Fig. 5: Test Circuit For Inductive Load Switching And Diode Recovery Times Fig. 2: Unclamped Inductive Waveform Fig. 4: Gate Charge test Circuit 6/8 #### **ISOTOP MECHANICAL DATA** | DIM. | | mm | | inc | | | |--------|-------|------|------|-------|------|-------| | DIIVI. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 11.8 | | 12.2 | 0.466 | | 0.480 | | В | 8.9 | | 9.1 | 0.350 | | 0.358 | | С | 1.95 | | 2.05 | 0.076 | | 0.080 | | D | 0.75 | | 0.85 | 0.029 | | 0.033 | | E | 12.6 | | 12.8 | 0.496 | | 0.503 | | F | 25.15 | | 25.5 | 0.990 | | 1.003 | | G | 31.5 | | 31.7 | 1.240 | | 1.248 | | Н | 4 | | | 0.157 | | | | J | 4.1 | | 4.3 | 0.161 | | 0.169 | | K | 14.9 | | 15.1 | 0.586 | | 0.594 | | L | 30.1 | | 30.3 | 1.185 | | 1.193 | | М | 37.8 | | 38.2 | 1.488 | | 1.503 | | N | 4 | | | 0.157 | | | | 0 | 7.8 | | 8.2 | 0.307 | | 0.322 | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © The ST logo is a registered trademark of STMicroelectronics © 2002 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. © http://www.st.com **477**.