

### **Features and Benefits**

- Automotive AEC-Q100 qualified
- Wide operating voltage range: 4.7 to 36 V
- UVLO stop threshold is at 3.8 V (typ)
- Supports 40 V input for surge and load dump testing
- Adjustable output voltage as low as 0.8 V
- Internal 800 mV reference with  $\pm 1.5\%$  accuracy
- Internal 100 m $\Omega$  high-side switching MOSFET
- Adjustable switching frequency,  $\mathrm{f}_{\mathrm{SW}}\!\!:\!250$  to 500 kHz
- Synchronization to external clock:  $1.2 \times f_{SW}$  to  $1.5 \times f_{SW}$
- Sleep mode supply current less then  $3 \mu A$
- Soft start time externally set via the SS pin
- Very low no-load current
- Pre-bias startup compatible
- Power OK (POK) output
- Pulse-by-pulse current limiting (OCP)
- Hiccup mode short-circuit protection (HIC)
- Overtemperature protection (TSD)
- Open-circuit and adjacent pin short-circuit tolerant
- Short-to-ground tolerant at every pin
- Externally adjustable compensation
- · Stable with ceramic output capacitors

### Package: 16-pin TSSOP (suffix LP)



Not to scale

### Description

The A8584 is an adjustable frequency, high output current, PWM regulator that integrates a low resistance, high-side, N-channel MOSFET. The A8584 incorporates current-mode control to provide simple compensation, excellent loop stability, and fast transient response. The A8584 utilizes external compensation to accommodate a wide range of power components to optimize transient response without sacrificing stability.

The A8584 regulates input voltages from 4.7 to 36 V, down to output voltages as low as 0.8 V, and is able to supply approximately 2.5 A of load current. The A8584 features include an externally adjustable switching frequency, an externally set soft start time to minimize inrush currents, an EN/SYNC input to either enable VOUT and/or synchronize the PWM switching frequency, and a Power OK (POK) output to indicate when VOUT is within regulation. The A8584 only turns on the lower FET to charge the boot capacitor when needed, not at

Continued on the next page ...

#### **Applications:**

- GPS/infotainment
- Automobile audio
- Home audio
- · Network and telecom

### Typical Application



Figure 1. Typical application

short-to-ground protection at every pin to satisfy the most

The A8584 device is available in a 16-pin TSSOP package with

exposed pad for enhanced thermal dissipation. It is lead (Pb) free,

#### **Description (continued)**

every PWM cycle. This improves light load efficiency and provides no-load currents low. The sleep mode current of the A8584 control circuitry is less than 3  $\mu$ A.

Protection features include VIN undervoltage lockout (UVLO), pulse-by-pulse overcurrent protection (OCP), hiccup mode short-circuit protection (HIC), and thermal shutdown (TSD). In addition, the A8584 provides adjacent pin short-circuit and

#### Selection Guide

| Part Number  | Packing                     |
|--------------|-----------------------------|
| A8584KLPTR-T | 4000 pieces per 13-in. reel |



demanding applications.

with 100% matte tin leadframe plating.

#### Absolute Maximum Ratings<sup>1</sup>

| Characteristic                | Symbol               | Notes                                | Rating                                            | Unit |
|-------------------------------|----------------------|--------------------------------------|---------------------------------------------------|------|
| VIN Pin to GND                | V <sub>IN</sub>      |                                      | -0.3 to 40                                        | V    |
| SW Pin to GND <sup>2</sup>    | N                    | Continuous                           | –0.3 to V <sub>IN</sub> + 0.3                     | V    |
| SW PIN to GND <sup>2</sup>    | V <sub>SW</sub>      | Single pulse, t <sub>W</sub> < 50 ns | -1.0 to V <sub>IN</sub> + 5.0                     | V    |
| BOOT Pin Above SW Pin         | V <sub>BOOT</sub>    |                                      | V <sub>SW</sub> – 0.3 to<br>V <sub>SW</sub> + 7.0 | V    |
| SS Pin                        | V <sub>SS</sub>      |                                      | –0.3 to V <sub>IN</sub> + 0.3                     | V    |
| All Other Pins                | VI                   |                                      | -0.3 to 5.5                                       | V    |
| Operating Ambient Temperature | T <sub>A</sub>       | K temperature range for automotive   | -40 to 125                                        | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                                      | 150                                               | °C   |
| Storage Temperature           | T <sub>stg</sub>     |                                      | -55 to 150                                        | °C   |

<sup>1</sup>Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum–rated conditions for extended periods may affect device reliability. <sup>2</sup>SW has internal clamp diodes to GND and VIN. Applications that forward bias these diodes should take care not to exceed the IC package power dissipation limits.

#### **Thermal Characteristics**

| Characteristic             | Symbol          | Test Conditions*                       | Value | Unit |
|----------------------------|-----------------|----------------------------------------|-------|------|
| Package Thermal Resistance | $R_{\theta JA}$ | On 4-layer PCB based on JEDEC standard | 34    | °C/W |

\*Additional thermal information available on the Allegro website

| Table of Contents                                             |         | Overview                                                  | 10       |
|---------------------------------------------------------------|---------|-----------------------------------------------------------|----------|
| Specifications                                                | 2       | Protection Features                                       | 14       |
| Functional Block Diagram<br>Pin-out Diagram and Terminal List | 3<br>4  | Application Information<br>Design and Component Selection | 16<br>16 |
| Typical Characteristic Performance<br>Functional Description  | 8<br>10 | Package Outline Drawing                                   | 31       |
| ·                                                             |         |                                                           |          |



### Wide Input Voltage, 500 kHz, 2.5 A Asynchronous Buck Regulator

### **Functional Block Diagram**



 $\langle B \rangle$  HICCUP = 1, if Hiccup protection enabled (VFB < 625 mV) and a net count of > 7 OCP events occur



#### **Pin-out Diagram**



#### **Terminal List Table**

| VIN     | Power input for the control circuits and the drain of the internal high-side N-channel MOSFET. Connect this pin to a power supply of 4.7 to 36 V. A high quality ceramic capacitor should be placed very close to this pin.                                                                                               |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SS      | Soft-start pin. Connect a capacitor, CSS, from this pin to GND to set the soft-start time. This capacitor also determines the hiccup period during an overcurrent event.                                                                                                                                                  |
| GND     | Ground.                                                                                                                                                                                                                                                                                                                   |
| POK     | Power OK output signal. This pin is an open drain output that transitions from low impedance to high impedance when the output is within the final regulation voltage.                                                                                                                                                    |
| EN/SYNC | Enable and synchronization input. This pin is a logic input that turns the converter on or off. Set this pin to logic high to turn the converter on or set this pin to logic low to turn the converter off. This pin also functions as a synchronization input to allow the PWM frequency to be set by an external clock. |
| FSET    | Frequency setting pin. A resistor, RFSET, from this pin to GND sets the PWM switching frequency. See figure 10 and/or equation 2 to determine the value of RFSET.                                                                                                                                                         |
| FB      | Feedback (negative) input to the Error amplifier. Connect a resistive divider from the converter output node, VOUT, to this pin to program the output voltage.                                                                                                                                                            |
| COMP    | Output of the error amplifier and compensation node for the current-mode control loop.<br>Connect a series RC network from this pin to GND for loop compensation. See the Design<br>and Component Selection section of this datasheet for further details.                                                                |
| NC      | No connect.                                                                                                                                                                                                                                                                                                               |
| BOOT    | High-side gate drive boost input. This pin supplies the drive for the high-side N-channel MOSFET. Connect a 100 nF ceramic capacitor from BOOT to SW.                                                                                                                                                                     |
| SW      | The source of the internal high-side N-channel MOSFET. The external free-wheeling diode (D1) and output inductor ( $L_O$ ) should be connected to this pin. Both D1 and $L_O$ should be placed close to this pin and connected with relatively wide traces.                                                               |
| PAD     | Exposed pad of the package providing enhanced thermal dissipation. This pad must be connected to the ground plane(s) of the PCB with at least 6 vias, directly in the pad.                                                                                                                                                |
|         | SS<br>GND<br>POK<br>EN/SYNC<br>FSET<br>FB<br>COMP<br>NC<br>BOOT<br>SW                                                                                                                                                                                                                                                     |



### **ELECTRICAL CHARACTERISTICS**<sup>1</sup> Valid at $V_{IN}$ = 12 V, $T_A$ = 25°C , • indicates specifications guaranteed through

 $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; unless otherwise specified Typ.<sup>2</sup> Characteristics Symbol **Test Conditions** Unit Min. Max. Input Voltage Specifications  $\mathsf{V}_{\mathsf{IN}}$ **Operating Input Voltage Range** • 4.7 36 V \_ V UVLO Start Threshold 4.2 4.6 **V**INSTART VIN rising UVLO Stop Threshold 4.2 V VINSTOP V<sub>IN</sub> falling \_ 3.8 **UVLO Hysteresis** 280 400 520 mV V<sub>UVLOHYS</sub> Input Currents  $V_{EN/SYNC}$  = 5 V,  $V_{FB}$  = 1.5 V, no PWM switching Input Quiescent Current  $\mathsf{I}_\mathsf{Q}$ • 3.0 5.0 mΑ  $V_{\rm IN}$  = 16 V,  $V_{\rm EN/SYNC} \leq 0.4$  V, 3.0 μA  $T_A = T_J$  between -40°C and 85°C Input Sleep Supply Current<sup>3</sup> IOSLEEP  $V_{IN}$  = 16 V,  $V_{EN/SYNC} \le 0.4$  V,  $T_A = T_J = 125^{\circ}C$ \_ 5 15 μA **Reference Voltage** Feedback Voltage  $V_{FB}$  $4.7 \text{ V} < \text{V}_{\text{IN}} < 36 \text{ V}, \text{V}_{\text{FB}} = \text{V}_{\text{COMP}}$ ٠ 788 800 812 mV **Error Amplifier**  $V_{COMP}$  = 1.5 V,  $V_{FB}$  regulated so that Feedback Input Bias Current • \_ -150 -300 nA  $I_{FB}$  $I_{COMP} = 0 A$ Open Loop Voltage Gain  $A_{VOL}$ 56 dB  $I_{COMP} = 0 \ \mu A, V_{SS} > 700 \ mV$ • 550 750 1000 uA/V Transconductance  $\mathbf{g}_{\mathsf{m}}$ 0 V < V<sub>SS</sub> < 700 mV 225 μA/V \_ \_ V<sub>FB</sub> < 0.8 V, V<sub>COMP</sub> = 1.5 V Source Current -50 I<sub>EA(SRC)</sub> \_ \_ μΑ Sink Current  $V_{FB}$  > 0.8 V,  $V_{COMP}$  = 1.5 V \_ +50 \_ μΑ IEA(SINK) Maximum Output Voltage V<sub>EAVO(max)</sub> 1.3 1.7 2.1 V COMP Pull-Down Resistance FAULT = 1 \_ 1500 \_ Ω R<sub>COMP</sub> Pulse Width Modulation (PWM) PWM Ramp Offset  $\mathsf{V}_{\mathsf{PWMOFFSET}}$  $V_{\text{COMP}}$  for 0% duty cycle \_ 300 \_ mV Minimum Controllable On-Time 100 t<sub>ON(MIN)</sub> \_ 150 ns Minimum Switch Off-Time 100 150 \_ ns t<sub>OFF(MIN)</sub> COMP to SW Current Gain \_ \_ • 2.85 A/V **g**<sub>mPOWER</sub> 0.19  $f_{SW} = 250 \text{ kHz}$ \_ \_ A/µs Slope Compensation  $S_E$  $f_{SW} = 500 \text{ kHz}$ \_ 0.38 A/µs \_ **MOSFET Parameters** Hi-Side MOSFET On Resistance R<sub>DS(on)HS</sub>  $I_{DS}$  = 400 mA,  $V_{BOOT}$  –  $V_{SW}$  = 6 V \_ 100 \_ mO  $V_{IN}$  = 16 V,  $V_{EN/SYNC} \le 0.4$  V,  $V_{SW}$  = 0 V T<sub>A</sub> = T<sub>J</sub> between -40°C and 85°C \_ \_ 10 μΑ High-Side MOSFET Leakage Current<sup>3</sup>  $I_{LEAK}$  $\label{eq:VIN} \begin{array}{l} \mathsf{V}_{\mathsf{IN}} = 16 \ \mathsf{V}, \ \mathsf{V}_{\mathsf{EN/SYNC}} \leq 0.4 \ \mathsf{V}, \ \mathsf{V}_{\mathsf{SW}} = 0 \ \mathsf{V}, \\ \mathsf{T}_{\mathsf{A}} = \mathsf{T}_{\mathsf{J}} = 125^{\circ}\mathsf{C} \end{array}$ 50 150 μΑ \_ Low-Side MOSFET On Resistance  $I_{DS}$  = 10 mA, ( $V_{BOOT} - V_{SW}$ ) < 4 V \_ 10 12 0 R<sub>DS(on)LS</sub>

Continued on the next page ...



# **ELECTRICAL CHARACTERISTICS**<sup>1</sup> (continued) Valid at V<sub>IN</sub> = 12 V, T<sub>A</sub> = 25°C , • indicates specifications guaranteed through $-40^{\circ}C \le T_J \le 125^{\circ}C$ ; unless otherwise specified

| Characteristics                      | Symbol                 | Test Conditions                                       |   | Min.                  | Typ. <sup>2</sup> | Max.                  | Unit          |
|--------------------------------------|------------------------|-------------------------------------------------------|---|-----------------------|-------------------|-----------------------|---------------|
| Oscillator Frequency                 |                        |                                                       |   |                       |                   |                       |               |
| Oscillator Frequency                 | f <sub>SW</sub>        | R <sub>FSET</sub> = 105 kΩ                            |   | -                     | 250               | -                     | kHz           |
| Synchronization Timing               |                        |                                                       |   |                       |                   |                       |               |
| Synchronization Frequency Range      | f <sub>SW_MULT</sub>   |                                                       |   | 1.2 × f <sub>SW</sub> | -                 | 1.5 × f <sub>SW</sub> | kHz           |
| Synchronized PWM Frequency           | f <sub>SW_SYNC</sub>   |                                                       |   | -                     | -                 | 750                   | kHz           |
| Synchronization Input Duty Cycle     | D <sub>SYNC</sub>      |                                                       |   | -                     | -                 | 80                    | %             |
| Synchronization Input Pulse Width    | t <sub>WSYNC</sub>     |                                                       |   | 200                   | -                 | -                     | ns            |
| Synchronization Input Edge Rise Time | t <sub>rSYNC</sub>     |                                                       |   | -                     | 10                | 15                    | ns            |
| Synchronization Input Edge Fall Time | t <sub>fSYNC</sub>     |                                                       |   | -                     | 10                | 15                    | ns            |
| Enable/Synchronization Input         |                        |                                                       |   |                       |                   |                       |               |
| EN/SYNC High Threshold               | V <sub>ENIH</sub>      | V <sub>EN/SYNC</sub> rising                           | • | -                     | 1.65              | 1.80                  | V             |
| EN/SYNC Low Threshold                | V <sub>ENIL</sub>      | V <sub>EN/SYNC</sub> falling                          | • | -                     | 1.25              | -                     | V             |
| EN/SYNC Low Threshold (Sleep)        | V <sub>ENILSLEEP</sub> | V <sub>EN/SYNC</sub> falling                          | • | 0.40                  | 0.85              | -                     | V             |
| EN/SYNC Hysteresis                   | V <sub>ENHYS</sub>     | V <sub>ENIH</sub> – V <sub>ENIL</sub>                 |   | -                     | 400               | -                     | mV            |
| EN/SYNC Digital Delay                | t <sub>SLEEP</sub>     | V <sub>EN/SYNC</sub> transitioning high or low cycles |   | -                     | 32                | -                     | PWM<br>cycles |
| EN/SYNC Input Resistance             | R <sub>EN/SYNC</sub>   |                                                       | • | 20                    | 40                | -                     | kΩ            |
| Overcurrent Protection (OCP) and Hi  | ·                      |                                                       |   |                       |                   |                       |               |
| Dulas hu Dulas Current Limit         |                        | Duty cycle = 5%                                       |   | -                     | 3.25              | -                     | А             |
| Pulse-by-Pulse Current Limit         | I <sub>LIM</sub>       | Duty cycle = 40%                                      |   | -                     | 3.0               | -                     | А             |
| Hiccup Disable Threshold             | V <sub>HICDIS</sub>    | V <sub>FB</sub> rising                                |   | -                     | 750               | -                     | mV            |
| Hiccup Enable Threshold              | V <sub>HICEN</sub>     | V <sub>FB</sub> falling                               |   | -                     | 625               | -                     | mV            |
| OCP / HICCUP Count Limit             | OCPLIMIT               | Hiccup enabled, OCP pulses                            |   | -                     | 7                 | -                     | counts        |
| Soft Start (SS)                      |                        |                                                       |   |                       |                   |                       |               |
| SS COMP Release Voltage              | V <sub>SSRELEASE</sub> | V <sub>SS</sub> rising due to I <sub>SSSU</sub>       |   | 255                   | 330               | -                     | mV            |
| SS Fault/Hiccup Reset Voltage        | V <sub>SSRESET</sub>   | V <sub>SS</sub> falling due to I <sub>SSHIC</sub>     |   | -                     | 235               | 310                   | mV            |
| SS Maximum Charge Voltage            | V <sub>SSCHRG</sub>    |                                                       |   | -                     | 3.1               | -                     | V             |
| SS Startup (Source) Current          | I <sub>SSSU</sub>      | V <sub>SS</sub> = 1 V, HICCUP = FAULT = 0             | • | -10                   | -20               | -30                   | μA            |
| SS Hiccup (Sink) Current             | I <sub>SSHIC</sub>     | V <sub>SS</sub> = 0.5 V, HICCUP = 1                   | • | 5                     | 10                | 20                    | μA            |

Continued on the next page ...



# **ELECTRICAL CHARACTERISTICS**<sup>1</sup> (continued) Valid at V<sub>IN</sub> = 12 V, T<sub>A</sub> = 25°C , • indicates specifications guaranteed through $-40^{\circ}C \le T_J \le 125^{\circ}C$ ; unless otherwise specified

| Characteristics                          | Symbol               | Test Conditions                                |   | Min. | Typ. <sup>2</sup>  | Max. | Unit          |
|------------------------------------------|----------------------|------------------------------------------------|---|------|--------------------|------|---------------|
| Soft Start (SS) (continued)              | ·                    | ·                                              |   |      |                    |      |               |
| SS Input Resistance                      | R <sub>SS</sub>      | FAULT = 1                                      |   | -    | 3.5                | -    | kΩ            |
| SS to VOUT Delay Time                    | t <sub>SSDELAY</sub> | C <sub>SS</sub> = 22 nF                        |   | -    | 363                | -    | μs            |
| VOUT Soft Start Ramp Time                | t <sub>SS</sub>      | C <sub>SS</sub> = 22 nF                        |   | -    | 880                | -    | μs            |
| CC Cultabing Fragmann                    | 4                    | V <sub>FB</sub> = 0 V                          |   | -    | f <sub>SW</sub> /3 | -    | MHz           |
| SS Switching Frequency                   | f <sub>SS</sub>      | V <sub>FB</sub> ≥ 600 mV                       |   | -    | f <sub>SW</sub>    | -    | MHz           |
| Power OK (POK) Output                    |                      |                                                |   |      |                    |      |               |
| POK Output Voltage                       | V <sub>POK</sub>     | I <sub>POK</sub> = 4 mA                        | • | -    | -                  | 0.4  | V             |
| POK Leakage                              | IPOKLEAK             | V <sub>POK</sub> = 5 V                         |   | -    | -                  | 1    | μA            |
| POK Comparator Threshold                 | VPOKTHRESH           | $V_{FB}$ rising, as a percentage of $V_{REF}$  | • | 87   | 90                 | 93   | %             |
| POK Hysteresis                           | V <sub>POKHYS</sub>  | $V_{FB}$ falling, as a percentage of $V_{REF}$ |   | 2    | 5                  | 6    | %             |
| POK Digital Delay                        | t <sub>dPOK</sub>    | V <sub>FB</sub> rising only                    |   | -    | 7                  | -    | PWM<br>cycles |
| Thermal Protection (TSD)                 |                      |                                                |   |      |                    |      |               |
| Thermal Shutdown Threshold <sup>4</sup>  | T <sub>TSD</sub>     | Temperature rising                             |   | 150  | 165                | -    | °C            |
| Thermal Shutdown Hysteresis <sup>4</sup> | T <sub>TSDHYS</sub>  |                                                |   | -    | 20                 | -    | °C            |

<sup>1</sup>For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

<sup>2</sup>Typical specifications are at  $T_A = 25^{\circ}C$ .

<sup>3</sup>For  $T_A = T_J$  between -40°C and 85°C, ensured by design and characterization, not production tested.

<sup>4</sup>Ensured by design and characterization, not production tested.



7

### **Typical Characteristic Performance**



**Reference Voltage versus Temperature** 

#### Soft Start (Source) Current versus Temperature



#### Error Amplifier Transconductance versus Temperature



Switching Frequency versus Temperature



#### Soft Start Hiccup (Sink) Current versus Temperature



#### Error Amplifier Voltage Gain versus Temperature





### Wide Input Voltage, 500 kHz, 2.5 A Asynchronous Buck Regulator



Sleep Input Current versus Temperature



UVLO Threshold Voltage versus Temperature Enable



#### Enable Threshold Voltage versus Temperature

SW Leakage Output Current versus Temperature





### **Functional Description**

### Overview

The A8584 is an asynchronous PWM regulator that incorporates all the control and protection circuitry necessary to satisfy a wide range of applications. The A8584 employs current mode control to provide fast transient response, simple compensation, and excellent stability. The features of the A8584 include a precision reference, an adjustable switching frequency, a transconductance error amplifier, an enable/synchronization input, an integrated high-side N-channel MOSFET, adjustable soft-start time, pre-bias startup, low current sleep mode, and a Power OK (POK) output. The protection features of the A8584 include undervoltage lockout (UVLO), pulse-by-pulse over current protection (OCP), hiccup mode short-circuit protection (HIC), and thermal shutdown (TSD). In addition, the A8584 provides open-circuit, adjacent pin short-circuit, and pin-to-ground short circuit protection.

#### **Reference Voltage**

The A8584 incorporates an internal reference that allows output voltages as low as 0.8 V. The accuracy of the internal reference is  $\pm 1.5\%$  through the operating temperature range. The output voltage of the regulator is adjusted by connecting a resistor divider (RFB1 and RFB2 in figure 1) from VOUT to the FB pin of the A8584.

#### Oscillator/Switching Frequency

The PWM switching frequency of the A8584 is adjustable from 250 kHz to 500 kHz and has an accuracy of  $\pm 12\%$  through the operating temperature range. Connecting a resistor from the FSET pin to GND, as shown in figure 1, sets the switching frequency. An FSET resistor with 1% tolerance is recommended. A graph of switching frequency versus FSET resistor value is shown in the Design and Component Selection section of this datasheet.

#### Transconductance Error Amplifier

The primary function of the transconductance error amplifier is to regulate the converter output voltage. The error amplifier is shown in figure 2. It is shown as a 3-terminal input device with two positive and one negative inputs. The negative input is simply connected to the FB pin and is used to sense the feedback voltage for regulation. The two positive inputs are used for soft start and regulation. The error amplifier performs an "analog OR" selection between the two positive inputs. The error amplifier regulates to either the soft start pin voltage (minus 400 mV) or the A8584 internal reference, whichever is lower.

To stabilize the regulator, a series RC compensation network (RZ and CZ) must be connected from the error amplifier output (COMP pin) to GND as shown in figure 1. In some applications, an additional, a low value capacitor (CP) may be connected in parallel with the RC compensation network to reduce the loop gain at higher frequencies. However, if the CP capacitor is too large, the phase margin of the converter may be reduced. If the regulator is disabled or a fault occurs, the COMP pin is immediately pulled to GND via approximately 1500  $\Omega$ , and PWM switching is inhibited.

#### Slope Compensation

The A8584 incorporates internal slope compensation to allow PWM duty cycles above 50% for a wide range of input/output voltages, switching frequencies, and inductor values. As shown in the Functional Block Diagram, the slope compensation signal is added to the sum of the current sense and PWM ramp offset. The amount of slope compensation is scaled directly with the switching frequency.



Figure 2. The A8584 transconductance error amplifier



#### Sleep Mode

If the voltage at the EN/SYNC pin is pulled below 400 mV ( $V_{ENILSLEEP}$ ) the A8584 will enter a sleep mode where the internal control circuits will be shut off and draw less than 3  $\mu$ A from  $V_{IN}$ . However, the total current drawn by the VIN pin will be the sum of the current drawn by the control circuitry (<3  $\mu$ A) plus any leakage due to the high-side MOSFET (<10  $\mu$ A at 25°C).

#### Enable/Synchronization (EN/SYNC) Input

The enable/synchronization (EN/SYNC) input provides three functions:

- A control input that commands the sleep mode of the A8584. When EN/SYNC is very low ( $V_{EN/SYNC} < V_{ENILSLEEP}$ ), most of the internal circuits are de-biased to provide the sleep mode current of less than 3  $\mu$ A.
- A simple logic input. If EN/SYNC is a logic low (V<sub>EN/SYNC</sub> < V<sub>ENIL</sub>), then the A8584 and VOUT will be off. If EN/SYNC is a logic high (V<sub>EN/SYNC</sub> > V<sub>ENIH</sub>), the A8584 will turn on and, provided there are no fault conditions, soft start will be initiated and VOUT will ramp to its final voltage in a time set by the soft start capacitor (CSS). (The operating modes of the A8584 based on EN/SYNC voltage are summarized in figure 3.)
- A synchronization input that accepts an external clock to turn on the A8584 and (after soft starting) will scale the PWM switching frequency from 1.2X to 1.5X above the base frequency set by the FSET resistor.

Note that, when used as a synchronization input, soft start is at the base frequency set by the FSET resistor. Synchronization to the external clock occurs after soft start is completed (when  $V_{FB} > V_{POKTHRESH}$ ). When being used as a synchronization input, the applied clock pulses must satisfy the pulse width, duty-cycle, and rise/fall time requirements shown in the Electrical Characteristics table in this datasheet.

To automatically enable the A8584, the EN/SYNC input pin may be connected to a voltage rail, such as  $V_{\rm IN}$ , via a resistor and a Zener diode as shown in figure 4.

There is a short delay between when EN/SYNC transitions low and when PWM switching stops. This is necessary because the enable circuitry must distinguish between a constant logic level and synchronization pulses at the lowest switching frequency. The nominal delay from when EN/SYNC transitions low and PWM switching stopping is 32 PWM clock cycles. The shut-



Figure 4. Automatically enabling the A8584 from VIN or some other power rail



Figure 3. EN/SYNC voltage and A8584 operating modes



11

down transition delay from switching to sleep mode is shown in figure 5.

#### Power MOSFETs

The A8584 includes a low  $R_{DS(on)}$ , high-side N-channel MOSFET capable of delivering up to 2.6 A (typ) of current at 90% duty cycle. The A8584 also includes a 10  $\Omega$ , low-side MOSFET to insure the boot capacitor (CBOOT) is always charged.

Unlike other typical asynchronous regulators, the A8584 only turns on the lower MOSFET when the boot capacitor must be charged. This minimizes negative currents in the output inductor and improves the light load efficiency. When the EN/SYNC input is low or a fault occurs, the A8584 is disabled and the regulator output stage is tristated by turning off both the upper and lower MOSFETs.

#### Pulse Width Modulation (PWM)

A high-speed PWM comparator, capable of pulse widths less than 100 ns, is included in the A8584. The inverting input of the comparator is connected to the output of the error amplifier. The noninverting input is connected to the sum of the current sense signal, the slope compensation, and a PWM Ramp Offset ( $V_{PWMOFFSET}$ , nominally 300 mV). At the beginning of each PWM cycle, the CLK signal sets the PWM flip-flop and the upper MOSFET is turned on. When the summation of the DC offset, the slope compensation, and the current sense signal rises above the error amplifier voltage, the comparator will reset the PWM flip-flop and the upper MOSFET will be turned off. If the output voltage of the error amplifier drops below the PWM Ramp Offset ( $V_{PWMOFFSET}$ ) then zero PWM duty-cycle (pulse skipping) operation is achieved.

#### Current Sense Amplifier

A high-bandwidth current sense amplifier monitors the current in the upper MOSFET. The PWM comparator, the pulse-by-pulse current limiter, and the hiccup mode up/down counter require the current signal.

#### Soft Start (Startup) and Inrush Current Control

Inrush currents to the converter are controlled by the soft start function of the A8584. When the A8584 is enabled and all faults are cleared, the soft start (SS) pin will source approximately  $20 \ \mu A (I_{SSSU})$  and the voltage on the soft start capacitor (CSS) will ramp upward from 0 V. When the voltage on the soft start pin exceeds the Soft Start COMP Release Voltage threshold (V<sub>SSRELEASE</sub>, 330 mV typical, measured at the soft start pin) the output of the error amplifier is released, and shortly thereafter the upper and lower MOSFETs will begin switching. As shown in figure 6, there is a short delay (t<sub>SSDELAY</sub>) to initiate PWM switching, between when the EN/SYNC pin transitions high and when the soft start voltage reaches 330 mV.



Figure 5. PWM switching stops and sleep mode begins approximately 32 cycles after EN/SYNC transitions low; shows V<sub>OUT</sub> (ch1, 1 V/div.), V<sub>COMP</sub> (ch2, 1 V/div.), V<sub>EN/SYNC</sub> (ch3, 2 V/div.), t = 50  $\mu$ s/div.



When the A8584 begins PWM switching, the error amplifier regulates the voltage at the FB pin to the soft start pin voltage minus the Soft Start PWM Threshold voltage ( $V_{SSPWM}$ ). When PWM switching starts, the voltage at the soft start pin rises from 330 mV to 1.13 V (a difference of 800 mV), the voltage at the FB pin rises from 0 V to 800 mV, and the regulator output voltage rises from 0 V to the required set-point determined by the feedback resistor divider (RFB1 and RFB2).

When the voltage at the soft start pin reaches approximately 1.13 V, the error amplifier will "switch over" and begin regulating to the A8584 internal reference, 800 mV. The voltage at the soft start pin will continue to rise to about 3.3 V. The soft start functionality is shown in figure 6.

If the A8584 is disabled or a fault occurs, the internal fault latch is set and the soft start pin is pulled to GND via approximately 3.5 k $\Omega$ . The A8584 will clear the internal fault latch when the voltage at the soft start pin decays to approximately 235 mV (V<sub>SSRESET</sub>).

If the A8584 enters hiccup mode, the capacitor on the soft start pin is discharged by a 10  $\mu$ A current sink (I<sub>SSHIC</sub>). Therefore, the soft start pin capacitor value (CSS) controls the time between soft start attempts. Hiccup mode operation is discussed in more detail in the Output Short Circuit (Hiccup Mode) Protection section of this datasheet. During startup, the PWM switching frequency is scaled linearly from f<sub>SW</sub>/3 to f<sub>SW</sub> as the voltage at the FB pin ramps from 0 V to 600 mV. This is done to minimize the peak current in the output inductor when the input voltage is high and





the output of the regulator is either shorted, or soft starting a relatively high output capacitance.

#### Pre-Biased Startup

If the output capacitors are pre-biased to some voltage, the A8584 will modify the normal startup routine to prevent discharging the output capacitors. Normally, the COMP pin is released and PWM switching starts when the voltage at the soft start pin reaches 330 mV. In the case with pre-bias at the output, the pre-bias voltage will be sensed at the FB pin. The A8584 will not start switching until the voltage at the soft-start pin increases to approximately  $V_{FB}$  + 330 mV. At this soft start pin voltage, the error amplifier output is released, the voltage at the COMP pin rises, PWM switching starts, and  $V_{OUT}$  will ramp upward starting from the pre-bias level. Figure 7 shows startup when the output voltage is pre-biased to 2.0 V.

#### Power OK (POK) Output

The Power OK (POK) output is an open drain output, so an external pull-up resistor must be connected. An internal comparator monitors the voltage at the FB pin and controls the open drain device at the POK pin. POK remains low until the voltage at the FB pin is within 10% of the final regulation voltage. The POK output is pulled low if: (1) the EN/SYNC pin transitions low for more than 32 PWM cycles, (2) UVLO occurs, or (3) TSD occurs.



Figure 7. Startup to V<sub>OUT</sub> = 5 V, with V<sub>OUT</sub> pre-biased to 2 V; shows V<sub>EN/SYNC</sub> (ch1, 2 V/div.), V<sub>OUT</sub> (ch2, 2 V/div.), V<sub>COMP</sub> (ch3, 500 mV/div.), V<sub>SS</sub> (ch4, 500 mV/div.), I<sub>L</sub> (ch5, 2 A/div.), t = 200 µs/div.



If the A8584 is running and EN/SYNC transitions low, then after 32 PWM cycles, POK will transition low and remain low only as long as the internal rail is able to enhance the open drain output device. After the internal rail collapses, POK will return to the high impedance state. The POK comparator incorporates hysteresis to prevent chattering due to voltage ripple at the FB pin.

### **Protection Features**

#### Undervoltage Lockout (UVLO)

An Undervoltage Lockout (UVLO) comparator monitors the voltage at the VIN pin and keeps the regulator disabled if the voltage is below the lockout threshold ( $V_{INSTART}$ ). The UVLO comparator incorporates enough hysteresis ( $V_{UVLOHYS}$ ) to prevent on/off

3.8 3.6 Maximum Pulse-by-Pulse Current Llmit I<sub>LIM</sub>, D (%) 3.4 3.2 Typical 3.0 2.8 2.6 Minimum 2.4 2.2 20 10 5 15 20 25 30 35 45 50 55 60 65 70 75 80 85 90 40 Duty Cycle, D (%)

Figure 8. Pulse-by-pulse current limit versus duty cycle

cycling of the regulator due to IR drops in the  $V_{\rm IN}$  path during heavy loading or during startup.

#### Thermal Shutdown (TSD)

The A8584 protects itself from over-heating, with an internal thermal monitoring circuit. If the junction temperature exceeds the upper thermal shutdown threshold ( $T_{TSD}$ , nominally 165°C) the voltages at the soft start and COMP pins will be pulled to GND and both the upper and lower MOSFETs will be shut off. The A8584 will stop PWM switching and stay in WAKE state (see figure 3). It will automatically restart when the junction temperature decreases more than the thermal shutdown hysteresis ( $T_{TSDHYS}$ , nominally 20°C).

| Table 1. Pulse-by-Pulse Current Limit |
|---------------------------------------|
| versus Duty Cycle                     |

| D (%) |      | I <sub>LIM</sub><br>(A) |      |
|-------|------|-------------------------|------|
| (%)   | Min. | Тур.                    | Max. |
| 5     | 2.80 | 3.25                    | 3.70 |
| 20    | 2.68 | 3.14                    | 3.60 |
| 40    | 2.51 | 2.99                    | 3.46 |
| 60    | 2.35 | 2.84                    | 3.32 |
| 80    | 2.18 | 2.69                    | 3.18 |
| 90    | 2.10 | 2.61                    | 3.11 |



#### Pulse-by-Pulse Overcurrent Protection (OCP)

The A8584 monitors the current in the upper MOSFET and if the current exceeds the pulse-by-pulse overcurrent threshold ( $I_{LIM}$ ) then the upper MOSFET is turned off. Normal PWM operation resumes on the next clock pulse from the oscillator. The A8584 includes leading edge blanking to prevent falsely triggering the pulse-by-pulse current limit when the upper MOSFET is turned on. Pulse-by-pulse current limiting is always active.

The A8584 is conservatively rated to deliver 2.5 A for most applications. However, the exact current it can support is heavily dependent on duty cycle, ambient temperature, thermal resistance of the PCB, airflow, component selection, and nearby heat sources. The A8584 is designed to deliver more current at lower duty cycles and slightly less current at higher duty cycles. For example, the pulse-by-pulse limit at 20% duty cycle is 2.68 A (min), 3.14 A (typ) but at 80% duty cycle the pulse limit is 2.18 A (min), 2.69 A (typ). Use table 1 and figure 8 to determine the real current limit, given the duty cycle required for each application. Take care to do a careful thermal solution or thermal shutdown will occur.

#### Output Short Circuit (Hiccup Mode) Protection

Hiccup mode protects the A8584 when the load is either too high or when the output of the converter is shorted to ground. When the voltage at the FB pin is below the Hiccup Enable Threshold ( $V_{\rm HICEN}$ , nominally 625 mV), Hiccup mode protection is enabled. When the voltage at the FB pin is above the Hiccup Disable Threshold ( $V_{HICDIS}$ , nominally 750 mV), Hiccup mode protection is disabled.

Hiccup Mode overcurrent protection monitors the number of overcurrent events using an up/down counter: an overcurrent pulse increases the count by one, and a PWM cycle without an overcurrent pulse decreases the count by one. If the total count reaches more than 7 (while Hiccup mode is enabled) then the Hiccup latch is set and PWM switching is stopped. The Hiccup signal causes the COMP pin to be pulled low with a relatively low resistance (1500  $\Omega$ ). Hiccup mode also enables a current sink connected to the soft start pin (nominally 10  $\mu$ A) so, when Hiccup first occurs, the voltage at the soft start pin ramps downward. Hiccup mode operation is shown in figure 9.

When the voltage at the soft start pin decays to a low level ( $V_{SSRESET}$ , 235 mV typical), the Hiccup latch is cleared and the 10  $\mu$ A soft start pin current sink is turned off. The soft start pin will resume charging the soft start capacitor with 20  $\mu$ A and the voltage at the soft start pin exceeds the COMP release threshold ( $V_{SSRELEASE}$ , 330 mV typical), the low resistance pull-down at the COMP pin will be turned off and the Error amplifier will force the voltage at the Soft the Soft circuit at the converter output remains, another Hiccup cycle will occur. Hiccups will repeat until the short circuit is removed or the converter is disabled. If the short circuit is removed, the A8584 will soft start normally and the output voltage will be ramped to the required level as shown in figure 9.



Figure 9. Hiccup mode operation and recovery ; shows V<sub>SS</sub> (ch1, 200 mV/div.), V<sub>OUT</sub> (ch2, 2 V/div.), V<sub>COMP</sub> (ch3, 1 V/div.), I<sub>L</sub> (ch4, 5 A/div.), t = 500  $\mu$ s/div.



#### **Application Information**

#### **Design and Component Selection**

Setting the Output Voltage (VOUT, RFB1, RFB2)

The output voltage of the A8584 is determined by connecting a resistor divider from the output node (VOUT) to the FB pin, as shown in figure 10. There are trade-offs when choosing the value of the feedback resisters. If the series combination (RFB1 + RFB2) is relatively low, the light load efficiency of the regulator will be reduced. So to maximize the efficiency, it is best to choose high values for the resistors. On the other hand, if the parallel combination (RFB1 // RFB2) is too high, then the regulator may be susceptible to noise coupling into the FB pin. In general, the feedback resisters must satisfy the ratio shown in equation 1 to produce a required output voltage.

$$\frac{R_{\rm FB1}}{R_{\rm FB2}} = \frac{V_{\rm OUT}}{0.8 \,\rm V} - 1 \tag{1}$$

Table 2 shows the most common output voltages and recommended feedback resistor values, assuming less than 0.2% efficiency loss at light load of 100 mA and a parallel combination of 4 k $\Omega$  presented to the FB pin. For optimal system accuracy, it is recommended that the feedback resistors have  $\leq 1\%$  tolerances.

#### PWM Switching Frequency (RFSET)

The PWM switching frequency is set by connecting a resistor from the FSET pin to ground. Figure 11 is a graph showing the relationship between the typical switching frequency (y axis) and the FSET resistor,  $1/R_{FSET}$  (x axis). For a given switching frequency ( $f_{SW}$ ), the FSET resistor can be calculated using equation 2, where  $f_{SW}$  is in kHz and  $R_{FSET}$  is in k $\Omega$ .



Figure 10. Connecting the feedback divider

$$R_{\rm FSET} = \frac{26730}{f_{\rm SW}} - 1.8 \tag{2}$$

When the PWM switching frequency is chosen, the designer should be aware of the minimum controllable PWM on-time,  $t_{ON(MIN)}$  of the A8584. If the system required on-time is less than the A8584 minimum controllable on-time, then switch node jitter will occur, and the output voltage will have increased ripple or oscillations. The PWM switching frequency should be calculated using equation 3, where  $V_{OUT}$  is the output voltage,  $t_{ON(MIN)}$  is the minimum controllable on-time of the A8584 (worst case of

**Table 2. Recommended Feedback Resistor Values** 

| V <sub>OUT</sub><br>(V) | RFB1<br>VOUT to FB pin<br>(kΩ) | RFB2<br>FB pin to GND<br>(kΩ) |
|-------------------------|--------------------------------|-------------------------------|
| 1.2                     | 6.04                           | 12.1                          |
| 1.5                     | 7.50                           | 8.45                          |
| 1.8                     | 9.09                           | 7.15                          |
| 2.5                     | 12.4                           | 5.76                          |
| 3.3                     | 16.5                           | 5.23                          |
| 5.0                     | 24.9                           | 4.75                          |
| 7.0                     | 34.8                           | 4.53                          |
| 8.0                     | 40.2                           | 4.42                          |
| 9.6                     | 47.5                           | 4.32                          |



Figure 11. PWM switching frequency versus R<sub>FSET</sub>



100 ns), and  $V_{\rm IN(MAX)}$  is the maximum required operational input voltage to the A8584 (not the peak surge voltage).

$$f_{\rm sw} < \frac{V_{\rm out}}{t_{\rm ON(MIN)} \times V_{\rm IN(MAX)}}$$
(3)

If the A8584 synchronization function is employed, the base switching frequency should be chosen such that jitter will not result at the maximum synchronized switching frequency according to equation 3, that is,  $1.5 \times f_{SW} < f_{SW}$  calculated by equation 2.

#### Output Inductor (L<sub>O</sub>)

The value of the output inductor  $(L_O)$  is usually calculated to set a particular peak-to-peak ripple current in the inductor. However, the inductor physical size and cost will be directly proportional to the peak current or saturation specification. There are tradeoffs among: peak-to-peak ripple current, system efficiency, transient response, and cost. If the peak-to-peak inductor ripple is chosen to be relatively high, then the inductor value will be low, the system efficiency will be reduced, the transient response will be fast, the inductor physical size will be small, and the cost reduced. If the peak-to-peak inductor ripple is chosen to be relatively low, then the inductor value will be high, the system efficiency will be higher, the transient response will be slow, the inductor physical size will be larger, and the cost will be increased.

Equation 4 can be used to estimate the inductor value, given a particular peak-to-peak ripple current ( $\Delta I_L$ ), input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and switching frequency ( $f_{SW}$ ). The reference designs in this datasheet use a peak-to-peak ripple current of 25% of the 2.0 A, DC rating of the A8584, or 0.5 A<sub>PP</sub>.

$$L_{\rm o} \ge \frac{V_{\rm OUT}}{f_{\rm SW} \times \Delta I_{\rm L}} \left(1 - \frac{V_{\rm OUT}}{V_{\rm IN}}\right) \tag{4}$$

If the preceding equation yields an inductor value that is not a standard value, the next higher available value should be used.

After choosing a standard inductor value, equation 5 should be used to make sure the A8584 slope compensation is adequate. In this equation  $V_{IN(MIN)}$  is the minimum required input voltage,  $V_{OUT}$  is the output voltage,  $f_{SW}$  is the switching frequency, and  $V_f$  is the forward voltage of the asynchronous Schottky diode.

$$L_{\rm o} \ge 1.3 \times \frac{V_{\rm out} + V_{\rm f}}{f_{\rm SW}} \left( 1 - \frac{0.18 \times (V_{\rm IN(MIN)} + V_{\rm f})}{V_{\rm out} + V_{\rm f}} \right)$$
(5)

Ideally, the rated saturation current of the inductor should be higher than the maximum current capability of the A8584 at the expected duty cycle. Unfortunately this usually results in a physically larger, more costly inductor. At a minimum, the saturation current of the inductor should support the DC rating of the A8584 (2.5 A), plus ½ of the inductor peak-to-peak ripple current (usually 0.5 A<sub>PP</sub>), the capacitive startup current (I<sub>CO</sub>), and some margin for component, frequency, and voltage tolerances. For example, an inductor with a 3.0 A rating allows 2.5 A of load current, 0.4 A<sub>PP</sub> of ripple current, 0.25 A of capacitive startup current (I<sub>CO</sub>), along with a 20% frequency decrease, a 20% inductance decrease, and a 10% input voltage increase (at 5.0 V<sub>OUT</sub>, 12 V<sub>IN</sub>, 425 kHz).

After an inductor is chosen, it should be tested during output short circuit conditions. The inductor current should be monitored using a current probe. A good design should ensure the inductor or the regulator are not damaged when the output is shorted to GND at maximum input voltage and the highest expected ambient temperature

#### **Output Capacitors (COUT)**

The output capacitors filter the output voltage to provide an acceptable level of ripple voltage and they store energy to help maintain voltage regulation during a load transient. The voltage rating of the output capacitors must support the output voltage with sufficient design margin.

The output voltage ripple ( $\Delta V_{OUT}$ ) is a function of the output capacitor parameters: ESR<sub>CO</sub>, ESL<sub>CO</sub>, and C<sub>O</sub>, as follows:

$$\Delta V_{\rm OUT} = \Delta V_{\rm ESR} + \Delta V_{\rm ESL} + \Delta V_{\rm CO}$$
(6)

It is commonly known that, for a constant load on the regulator, the current in the output inductor is equal to the DC output current plus  $\Delta I_L$ . Therefore, using Kirchoff's Current law, it can be shown that the current in the output capacitors is equal to the ripple current in the output inductor, or  $I_C = \Delta I_L$ . Knowing this, we can determine the first term in equation 6:

$$\Delta V_{\rm ESR} = \Delta I_{\rm L} \times {\rm ESR}_{\rm CO} \tag{7}$$



To calculate the second term in equation 6,  $\Delta V_{ESL}$ , we must determine the slope of the output inductor current, di/dt, which is  $(V_{IN} - V_{OUT}) / L_{O}$ :

$$\Delta V_{\rm ESL} = L_{\rm O} \frac{di}{dt} = \text{ESL}_{\rm CO} \times \frac{V_{\rm IN} - V_{\rm OUT}}{L_{\rm O}}$$
(8)

To calculate the third term in equation 6, we must understand that, over a single PWM cycle, the amount of charge into the output capacitors must equal the amount of charge out of the capacitors, or the capacitor output voltages would drift. What this means is the output inductor current  $(\Delta I_L)$  flows in and out of the output capacitor and is centered at 0 A, as shown in figure 12. For any capacitor, the voltage is:

$$\Delta V_{\rm CO} \geq \frac{1}{C_{\rm out}} \int i \times dt$$

In this case, the integral term can be graphically calculated by examining the 2 areas, A1 and A2, shown in figure 12:

$$A1 = \frac{1}{2} \times \frac{\Delta I_{\rm L}}{2} \times \frac{DT_{\rm S}}{2} = \frac{\Delta I_{\rm L} DT_{\rm S}}{8}$$
$$A2 = \frac{1}{2} \times \frac{\Delta I_{\rm L}}{2} \times \frac{(1-D)T_{\rm S}}{2} = \frac{\Delta I_{\rm L} T_{\rm S}}{8} - \frac{\Delta I_{\rm L} DT_{\rm S}}{8}$$
$$i \times dt = A1 + A2 = \frac{\Delta I_{\rm L} T_{\rm S}}{8}$$

Substituting this into the equation for  $\Delta V_{CO}$  results in:



Figure 12. Output capacitor current waveform

$$\Delta V_{\rm CO} = \frac{\Delta I_{\rm L} T_{\rm S}}{8 C_{\rm OUT}} = \frac{\Delta I_{\rm L}}{8 f_{\rm SW} C_{\rm OUT}}$$
(9)

Combining equations 7, 8, and 9 results in an expression for the total output voltage ripple:

$$\Delta V_{\rm OUT} = \Delta I_{\rm L} \times \text{ESR}_{\rm CO} + \frac{V_{\rm IN} - V_{\rm OUT}}{L_{\rm O}} \times \text{ESL}_{\rm CO} + \frac{\Delta I_{\rm L}}{8f_{\rm SW}C_{\rm OUT}}$$
(10)

The type of output capacitors will determine which terms of equation 10 are dominant.

For ceramic output capacitors the ESR and ESL are extremely low, so the output voltage ripple will be dominated by the third term of equation 10:

$$\Delta V_{\rm OUT} = \frac{\Delta I_{\rm L}}{8 f_{\rm SW} C_{\rm OUT}}$$
(10a)

To reduce the voltage ripple of a design using ceramic output capacitors, simply: increase the total capacitance, reduce the inductor current ripple (that is, increase the inductor value), or increase the switching frequency.

For electrolytic output capacitors the value of capacitance will be relatively high, so the third term in equation 10 will be minimized and the output voltage ripple will be determined primarily by the first two terms of equation 10:

$$\Delta V_{\rm OUT} = \Delta I_{\rm L} \times \text{ESR}_{\rm CO} + \frac{V_{\rm IN} - V_{\rm OUT}}{L_{\rm O}} \times \text{ESL}_{\rm CO}$$
(10b)

To reduce the voltage ripple of a design using electrolytic output capacitors, simply: decrease the equivalent ESR and ESL by using a high(er) quality capacitor, and/or add more capacitors in parallel, or reduce the inductor current ripple (that is, increase the inductor value). The ESR of some electrolytic capacitors can be quite high, so Allegro recommends choosing a quality capacitor that clearly documents the ESR or the total impedance in the datasheet. Also, the ESR of electrolytic capacitors usually increases significantly at cold ambient, which increases the output voltage ripple and, in many cases, reduces the stability of the system.

To reduce the output voltage ripple and save PCB area, a design could combine both ceramic and electrolytic capacitors in parallel. If this is done, the ceramic capacitors should be placed and grounded as close as possible to the load to be most effective. AC



ripple voltage measurements should be made differentially across the ceramic capacitors with a very short ground lead.

The transient response of the A8584 depends on the number and type of output capacitors. In general, minimizing the ESR of the output capacitance will result in a better transient response. The ESR can be minimized by simply: adding more capacitors in parallel, or by using higher quality capacitors. At the instant of a fast load transient (di/dt), the output voltage will change by the amount:

$$\Delta V_{\rm OUT} = \Delta I_{\rm LOAD} \times \text{ESR}_{\rm CO} + \frac{di}{dt} \text{ESL}_{\rm CO}$$
(11)

After the load transient occurs, the output voltage will deviate for a short time depending on the system bandwidth, the output inductor value, and output capacitance. After a short delay, the Error amplifier will bring the output voltage back to its nominal value. The speed at which the Error amplifier brings the output voltage back to its set point will depend mainly on the closedloop bandwidth of the system. A higher bandwidth usually results in a shorter time to return to the nominal voltage. However, a higher bandwidth system may be more difficult to obtain acceptable gain and phase margins. Selection of the compensation components (RZ, CZ, CP) are discussed in more detail in the Compensation Components section of this datasheet.

#### Input Capacitors (CIN)

Three factors should be considered when choosing the input capacitors. First, they must be chosen to support the maximum expected input voltage with adequate design margin. Second, their rms current rating must be higher than the expected rms input current to the regulator. Third, they must have enough capacitance and a low enough ESR to limit the input voltage dV/dt to something much less than the hysteresis of the UVLO circuitry (nominally 400 mV for the A8584) at maximum loading and minimum input voltage.

The input capacitors must deliver the rms current according to equation 12, where the duty cycle,  $D \approx (V_{OUT} + V_f) / (V_{IN} + V_f)$  and  $V_f$  is the forward voltage of the asynchronous diode (D1 in figure 1):

$$I_{\rm rms} = I_{\rm O} \sqrt{D \times (1-D)} \tag{12}$$

Figure 13 shows the normalized input capacitor rms current versus duty cycle. To use this graph, simply find the operational

duty cycle (D) on the x axis and determine the input/output current multiplier on the y axis. For example, at a 20% duty cycle, the input/output current multiplier is 0.400. Therefore, if the regulator is delivering 2.0 A of steady-state load current, the input capacitor(s) must support  $0.400 \times 2.0$  A or 0.8 A<sub>rms</sub>. A single capacitor may support the rms input current requirement or several capacitors may have to be paralleled. Ceramic capacitors can deliver quite a bit of current but their total capacitance will be relatively low. For example, a 4.7 µF, 16 V, 1206, X7R ceramic capacitor can easily deliver 3 to 4 A<sub>rms</sub>.

Electrolytic capacitors can typically deliver 100 to 500 mA<sub>rms</sub> of current so 2 or 3 of these may be required to support the ripple current. Electrolytic capacitors will typically offer much more capacitance than the same quantity of ceramic capacitors. So, electrolytic capacitors are typically able to provide more current over extended periods of time where  $V_{IN}$  would otherwise droop. However, ceramic capacitors have very low ESR and inductance, so they are best for filtering the high frequency switching noise. A good design will employ both types of capacitors with the ceramic capacitors placed closest to the input pin of the A8584.

The input capacitors must limit the voltage deviations at the  $V_{IN}$  pin to something significantly less than the A8584 UVLO hysteresis during maximum load and minimum input voltage. Equation 13 allows us to calculate the minimum input capacitance:

$$C_{\rm IN} \ge \frac{I_{\rm OUT} \times D \times (1 - D)}{f_{\rm SW(MIN)} \times (\Delta V_{\rm IN(MIN)} - I_{\rm OUT} \times \text{ESR}_{\rm CIN})}$$
(13)

Where  $\Delta V_{IN(MIN)}$  is chosen to be much less than the hysteresis of the VIN UVLO comparator ( $\Delta V_{IN(MIN)} \le 100 \text{ mV}$  is



Figure 13. Normalized input capacitor ripple current versus duty cycle



recommended),  $f_{SW(MIN)}$  is the lowest expected PWM frequency, and  $\mathrm{ESR}_{\mathrm{CIN}}$  is the equivalent series resistance of the input capacitor(s).

If we choose ceramic input capacitors (ESR < 5 m $\Omega$ ), the I<sub>OUT</sub> × ESR<sub>CIN</sub> term can be neglected in equation 13. Also, the D × (1 – D) term has an absolute maximum value of 0.25 at 50% duty cycle. So, for a conservative design, based on I<sub>OUT</sub> = 2.0 A, f<sub>SW(MIN)</sub> = 340 kHz (425 kHz – 20%), D × (1 – D) = 0.25, and  $\Delta V_{IN}$ =100 mV:

$$C_{\rm IN} \ge \frac{2.0 \,(A) \times 0.25}{340 \,(\rm kHz) \times 100 \,(\rm mV)} = 14.7 \,\mu F$$

A good design should consider the DC-bias effect on a ceramic capacitor: as the applied voltage approaches the rated value, the capacitance value decreases. This effect is very pronounced with the Y5V and Z5U temperature characteristic devices (as much as 90% reduction) so these types should be avoided. The X5R and X7R type capacitors should be the primary choices due to their stability versus both DC bias and temperature.

For all ceramic capacitors, the DC-bias effect is even more pronounced on smaller case sizes, so a good design will use the largest affordable case size (such as 1206 or 1210). Also, it is advisable to select input capacitors with plenty of design margin in the voltage rating, to accommodate the worst case transient input voltage (for example, load dump as high as 40 V for automotive applications).

#### Asynchronous Diode (D1)

There are three requirements for the asynchronous diode. First, the asynchronous diode must be able to withstand the regulator input voltage when the high-side MOSFET is on. Therefore, the design should have a diode with a reverse voltage rating ( $V_r$ ) higher than the maximum expected input voltage (that is, the surge voltage). Second, the forward voltage of the diode ( $V_f$ ) should be minimized or the regulator efficiency will suffer. Also, if  $V_f$  is too high, the missing diode protection in the A8584 could be falsely activated. A Schottky-type diode, which can maintain a very low  $V_f$  when the converter output is shorted to ground at the coldest ambient temperature, is highly recommended. Third, the asynchronous diode must conduct the output current when the high-side MOSFET is off. Therefore, the average forward current rating of this diode ( $I_{f(av)}$ ) must be high enough to deliver

the load current according to equation 14, where D is the duty cycle  $(V_{OUT} + V_f) / (V_{IN} + V_f)$  and  $I_{OUT}(max)$  is the maximum continuous ouput current of the regulator:

$$I_{\rm f(av)} \ge I_{\rm OUT}(\max) \left(1 - D(\min)\right) \tag{14}$$

To save cost and PCB area, the designer might be tempted to use a diode with a relatively low current rating and the smallest PCB footprint. However, doing this usually results in a hotter diode and lower system efficiency. For the asynchronous converter, the majority of losses can occur in this diode. To optimize efficiency, one should use a higher rated, physically larger diode. Also, diodes with very high reverse voltage ratings usually have higher forward voltages, which reduces system efficiency. Therefore, a diode with the lowest possible reverse voltage rating should be used. However, care should be taken to be sure this diode is not destroyed during input voltage transients or surge events.

#### Bootstrap Capacitor (CBOOT)

A bootstrap capacitor must be connected between the BOOT and SW pins to provide floating gate drive to the high-side MOSFET. For most applications 100 nF is sufficient. This should be a high-quality ceramic capacitor, such as an X5R or X7R, with a voltage rating of at least 16 V. The A8584 incorporates a low-side MOSFET to insure that the bootstrap capacitor is always charged, even when the converter is lightly loaded.

#### Soft Start and Hiccup Mode Timing (CSS)

The soft start time of the A8584 is determined by the value of the capacitance on the SS pin. When the A8584 is enabled, the voltage at the SS pin will start from 0 V and will be charged by the soft start current,  $I_{SSSU}$  (nominally 20 µA). However, PWM switching will not begin instantly because the voltage at the SS pin must rise above the COMP release voltage,  $V_{SSRELEASE}$  (nominally 0.33 V). The soft start delay ( $t_{SSDELAY}$ ) can be calculated using equation 15:

$$t_{\rm SSDELAY} = C_{\rm SS} \times \frac{0.33 \,(\rm V)}{I_{\rm SSSU}} \tag{15}$$

If the A8584 is starting into a full load (nominally 2.0 A) and the soft start time  $(t_{SS})$  is too fast, the pulse-by-pulse overcurrent threshold may be exceeded and Hiccup mode protection triggered. This occurs because the total of the full load current, the inductor ripple current, and the additional current required to



charge the output capacitors ( $I_{CO} = C_O \times dV_{OUT}/dt_{SS}$ ) is higher than the pulse-by-pulse current threshold, as shown in figure 14. This phenomena is more pronounced when using high value electrolytic type output capacitors.

To avoid prematurely triggering hiccup mode the soft start capacitor, CSS, should be calculated using the following formula:

$$C_{\rm SS} \ge \frac{20 \,(\mu A) \times V_{\rm OUT} \times C_{\rm OUT}}{0.8 \,(\rm V) \times I_{\rm CO}} \tag{16}$$

Where  $V_{OUT}$  is the output voltage,  $C_{OUT}$  is the output capacitance,  $I_{CO}$  is the amount of current allowed to charge the output capacitance during soft start (Allegro recommends  $0.125 \text{ A} < I_{CO} < 0.375 \text{ A}$ ). Higher values of  $I_{CO}$  result in faster soft start times. However, lower values of  $I_{CO}$  insure that Hiccup mode is not falsely triggered as components vary.

Components can easily change due to initial tolerances, aging, or temperature (output capacitance, soft start capacitance, soft start charging currents, and so forth). Allegro recommends starting the design with an  $I_{CO}$  of 0.125 A and increasing it only if the soft start time is too slow. If a non-standard capacitor value for  $C_{SS}$  is calculated, the next larger value should be used.

The output voltage ramp time, t<sub>SS</sub>, can be calculated by using either of the following formulas:

$$t_{\rm SS} = V_{\rm OUT} \times \frac{C_{\rm OUT}}{I_{\rm CO}}$$
(17a)

or  
$$t_{\rm SS} = 0.8 \,({\rm V}) \times \frac{C_{\rm SS}}{20 \,(\mu {\rm A})}$$
 (17b)



Figure 14. Output capacitor current (I<sub>CO</sub>) during startup

When the A8584 is in Hiccup mode, the CSS capacitor is used as a timing capacitor and sets the hiccup period. The SS pin charges the CSS capacitor with  $I_{SSSU}$  (nominally 20 µA) during a startup attempt and discharges the CSS capacitor with  $I_{SSHIC}$  (nominally 10µA) between startup attempts. Because the ratio of the SS pin currents is 2:1, the time between hiccups will be at least twice as long as the startup time. Therefore, the effective duty-cycle of the A8584 will be very low when the output is shorted to ground. With such a low duty cycle, the junction temperature of the A8584 will be maintained at an extremely low value, compared to other short circuit protection techniques.

#### Compensation Components (RZ, CZ, CP)

To compensate the system it is important to understand where the buck power stage, load resistance, and output capacitance form their poles and zeros in frequency. Also, it is important to understand that the compensated Error amplifier introduces a zero and two more poles, and also where these should be placed to maximize system stability, provide a high bandwidth, and optimize the transient response.

First, we will take a look at the power stage of the A8584, the output capacitors, and the load resistance. This circuitry is commonly referred as the "control to output" transfer function. The low frequency gain of this section depends on the COMP to SW current gain ( $g_{mPOWER}$ ), and the value of the load resistor ( $R_{LOAD}$ ). The DC gain of the control-to-output is:

$$G_{\rm CO} = g_{\rm mPOWER} \times R_{\rm LOAD} \tag{18}$$

The control-to-output transfer function has a pole  $(f_{P1})$  formed by the output capacitance  $(C_{OUT})$  and load resistance  $(R_{LOAD})$  at:

$$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm LOAD} \times C_{\rm OUT}}$$
(19)

The control-to-output transfer function also has a zero ( $f_{Z1}$ ) formed by the output capacitance ( $C_{OUT}$ ) and its associated ESR:

$$f_{\rm Z1} = \frac{1}{2\pi \times \text{ESR} \times C_{\rm OUT}}$$
(20)

For a design with very low-ESR type output capacitors (for example, ceramic or OSCON output capacitors), the ESR zero ( $f_{Z1}$ ) is usually at a high frequency, so it can be ignored. On the other hand, if the ESR zero falls below or near the 0 dB crossover frequency of the system (such as with electrolytic output capacitors), then it should be cancelled by the pole formed by the CP capacitor and the RZ resistor (discussed and identified later as  $f_{P3}$ ).



### Wide Input Voltage, 500 kHz, 2.5 A Asynchronous Buck Regulator

A Bode plot of the control-to-output transfer function for the application circuit on page 29 ( $V_{OUT} = 3.3 \text{ V}$ ,  $R_{LOAD} = 1.3 \Omega$ ) is shown in figure 15. The pole at  $f_{P1}$  can be seen at 2 kHz, while the ESR zero,  $f_{Z1}$ , occurs at a very high frequency, 530 kHz (this is typical for a design using ceramic output capacitors).

Next, we will take a look at the feedback resistor divider, (RFB1 and RFB2), the Error amplifier (g<sub>m</sub>), and its compensation network RZ/CZ/CP. It greatly simplifies the transfer function derivation if RO >> RZ, and CZ >> CP. In most cases, RO > 2 MΩ, 1 kΩ < RZ < 50 kΩ, 220 pF < CZ < 47 nF, and CP <100 pF, so the following analysis should be very accurate. The low frequency gain of the control section (G<sub>C</sub>) is formed by the feedback resistor divider and the Error amplifier. It can be calculated using equation 21, where V<sub>OUT</sub> is the output voltage, V<sub>FB</sub> is the reference voltage (0.8 V), g<sub>m</sub> is the Error amplifier transconductance (750 μA / V), and R<sub>O</sub> is the Error amplifier output impedance (A<sub>VOL</sub>/g<sub>m</sub>):



Figure 15. Control-to-output Bode plot for circuit in figure 1

$$G_{\rm C} = \frac{R_{\rm FB2}}{R_{\rm FB1} + R_{\rm FB2}} \times g_{\rm m} \times R_{\rm O}$$
$$= \frac{V_{\rm FB}}{V_{\rm OUT}} \times g_{\rm m} \times R_{\rm O}$$
$$= \frac{V_{\rm FB}}{V_{\rm OUT}} \times A_{\rm VOL}$$
(21)

The transfer function of the compensated Error amplifier has a (very) low frequency pole ( $f_{P2}$ ) dominated by the output Error amplifier output impedance ( $R_O$ ) and the CZ compensation capacitor:

$$f_{\rm P2} = \frac{1}{2\pi \times R_{\rm O} \times C_{\rm Z}} \tag{22}$$

The transfer function of the compensated Error amplifier also has a low frequency zero ( $f_{Z2}$ ) dominated by the RZ resistor and the CZ capacitor:

$$f_{Z2} = \frac{1}{2\pi \times R_Z \times C_Z} \tag{23}$$

Lastly, the transfer function of the compensated Error amplifier has a higher frequency pole  $(f_{P3})$  dominated by the RZ resistor and the CP capacitor:

$$f_{\rm P3} = \frac{1}{2\pi \times R_Z \times C_{\rm P}} \tag{24}$$

A Bode plot of the Error amplifier and its compensation network is shown in figure 16.  $f_{P2}$ ,  $f_{P3}$ , and  $f_{Z2}$  are indicated on the gain (magnitude) plot. Notice that the zero ( $f_{Z2}$  at 1.6 kHz) has been placed so that it is in the vicinity of the pole at  $f_{P1}$  (2.0 kHz) previously shown in the control-to-output Bode plot, figure 15.

Finally, we take a look at the combined Bode plot of both the control-to-output and the compensated Error amplifier in figure 17. Careful examination of this plot shows that the magnitude and phase of the entire system (red curve) are simply the sum of the Error amplifier response (blue curve, figure 16) and the control-to-output response (green curve, figure 15). As shown in figure 17, the bandwidth of this system is 40 kHz and the phase margin is approximately 66 degrees.



#### A Generalized Tuning Procedure

1) Choose the system bandwidth,  $f_C$ , the frequency at which the magnitude of the gain will cross 0 dB. Recommended values for  $f_C$  based on the PWM switching frequency are:  $f_{SW}/20 < f_C < f_{SW}/10$ . A higher value of  $f_C$  will generally provide a better transient response, while a lower value of  $f_C$  will be easier to obtain higher gain and phase margins.

2) Calculate the RZ resistor value to set the required system bandwidth ( $f_C$ ):

$$R_{\rm Z} = f_{\rm C} \times \frac{V_{\rm OUT}}{V_{\rm FB}} \times \frac{2 \times \pi \times C_{\rm OUT}}{g_{\rm mPOWER} \times g_{\rm m}}$$
(25)

3) Determine the frequency of the pole  $(f_{P1})$  formed by  $C_{OUT}$  and  $R_{LOAD}$  by using equation 19 (repeated here):

$$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm LOAD} \times C_{\rm OUT}}$$

4) Calculate the CZ capacitor value by setting  $f_{Z2}$  at  $1.5 \times f_{P1}$ :

$$C_Z = \frac{1}{2 \times \pi \times R_Z \times 1.5 \times f_{\text{Pl}}}$$
(26)

5) Calculate the frequency of the ESR zero  $(f_{Z1})$  formed by the output capacitor(s) by using equation 20 (repeated here):

$$f_{Z1} = \frac{1}{2\pi \times \text{ESR} \times C_{\text{OUT}}}$$
(20)

- 5a) If  $f_{Z1}$  is at least 1 decade higher than the target crossover frequency ( $f_C$ ) then  $f_{Z1}$  can be ignored. This is usually the case for a design using ceramic output capacitors. Use equation 24 to calculate the value of CP by setting  $f_{P3}$  to either  $10 \times f_C$  or  $f_{SW}/2$ , whichever is higher.
- 5b) On the other hand, if  $f_{Z1}$  is near or below the target crossover frequency ( $f_C$ ) then use equation 24 to calculate the value of CP by setting  $f_{P3}$  equal to  $f_{Z1}$ . This is usually the case for a design using high ESR electrolytic output capacitors.



Figure 16. Compensated Error amplifier Bode plot



Figure 17. Bode plot for the complete system (combined = red curve)



#### A Simple PSpice® Model for the A8584

Show in figure 18 is a very simple, first-order model for a current mode buck converter. This model allows a designer to easily modify the Error amplifier compensation, produce the Bode plot, and estimate the gain and phase margins. It should shorten the design time by allowing the designer to quickly examine the effects and trade-offs of modifying the system variables.

In the PSpice model, the transconductance Error amplifier is modelled by the GEA block with a gain of  $g_m$ . Its output impedance,  $R_O$ , is calculated as  $A_{VOL}/g_m$  (nominally 1.06 M $\Omega$  for the A8584). The compensation components of interest are Rz, Cz, and Cp shown at the COMP node. The PWM modulator and current control loop are simply modelled as the COMP to SW gain,  $g_{mPOWER}$ , documented in the electrical characteristics of this datasheet.  $R_{LOAD}$  is the load resistance and  $C_{OUT}$  is the output capacitance with its equivalent ESR.

The component labelled Lac (10 GH) is used to maintain a closed loop so PSpice can perform a DC bias point calculation, yet effectively "break" the loop for AC analysis. Also, the components labelled Cac (10 GF) and source V2 are used to inject a 1 V, AC signal for frequency response analysis. This model will predict the magnitude of the gain and 0 dB crossover frequency ( $f_C$ ) fairly accurately, provided that  $f_{SW}/20 < f_C < f_{SW}/10$ . It will be optimistic when predicting the phase margin because the the PWM current control is approximated as a simple gain. The designer should try to obtain at least 60 degrees of phase margin with the model and then verify the bandwidth and gain/phase margins with a network analyzer on the actual circuit.

To produce the control-to-output Bode plot use:

dB(V(Vout)/V(VC)) and P(V(Vout)/V(VC))

To produce the Bode plot of the error amplifier, its compensation, and the feedback resistor divider use:

dB(V(COMP)/V(Vout)) and P(V(COMP)/V(Vout))

To produce the overall system Bode plot use:

dB(V(COMP)/V(VC)) and P(V(COMP)/V(VC))



Figure 18. A simple PSpice model for the A8584 current mode buck converter



#### Power Dissipation and Thermal Calculations

The power dissipated in the A8584 is the sum of the power dissipated from the  $V_{IN}$  supply current ( $P_{IN}$ ), the power dissipated due to the switching of the internal power MOSFET ( $P_{SW}$ ), the power dissipated by the internal gate driver ( $P_{DRIVER}$ ), and the power dissipated due to the rms current being conducted by the internal MOSFET ( $P_{COND}$ ).

The power dissipated from the  $V_{IN}$  supply current can be calculated using equation 27, where  $V_{IN}$  is the input voltage and  $I_Q$  is the input quiescent current drawn by the A8584 (nominally 3 mA):

$$P_{\rm IN} = V_{\rm IN} \times I_{\rm Q} + Q_{\rm G} \times f_{\rm SW} \times (V_{\rm IN} - V_{\rm GS})$$
(27)

The power dissipated by the internal high-side MOSFET while it is switching can be calculated using equation 28, where  $V_{IN}$  is the input voltage,  $I_{OUT}$  is the regulator output current,  $f_{SW}$  is the PWM switching frequency, and  $t_r$  and  $t_f$  are the rise and fall times measured at the SW node. The exact rise and fall times at the SW node will depend on the external components and PCB layout, so each design should be measured at full load. Approximate values for both  $t_r$  and  $t_f$  range from 5 ns to 10 ns.

$$P_{\rm SW} = \frac{V_{\rm IN} \times I_{\rm OUT} \times (t_{\rm r} + t_{\rm f}) \times f_{\rm SW}}{2}$$
(28)

The power dissipated by the internal gate driver can be calculated using equation 29, where  $V_{GS}$  is the internal gate drive voltage (nominally 5 V),  $Q_G$  is the total gate charge to get to  $V_{GS}$  (typically about 4 nC), and  $f_{SW}$  is the switching frequency.

$$P_{\text{DRIVER}} = Q_{\text{G}} \times V_{\text{GS}} \times f_{\text{SW}}$$
(29)

The power dissipated by the internal high-side MOSFET while it is conducting can be calculated using equation 30, where  $I_{OUT}$ is the regulator output current,  $\Delta I_L$  is the peak-to-peak inductor ripple current,  $R_{DS(on)HS}$  is the drain-to-source on-resistance of the high-side MOSFET, and  $V_f$  is the forward voltage of the asynchronous diode, D1.

$$P_{\text{COND}} = I^2_{\text{rms(FET)}} \times R_{\text{DS(on)HS}}$$
$$= \left(\frac{V_{\text{OUT}} + V_{\text{f}}}{V_{\text{IN}} + V_{\text{f}}}\right) \times \left(I^2_{\text{OUT}} + \frac{\Delta I^2_{\text{L}}}{12}\right) \times R_{\text{DS(on)HS}} \quad (30)$$

The  $R_{DS(on)}$  of the high-side MOSFET will have some part-topart tolerance plus an increase from self-heating and elevated ambient temperatures. A conservative design should accomodate an  $R_{DS(on)}$  with at least a 25% initial tolerance plus  $0.4\%/^\circ C$ increase due to temperature.

Finally, the total power dissipated  $(P_{TOT})$  is the sum of the previous four equations:

$$P_{\rm TOT} = P_{\rm IN} + P_{\rm SW} + P_{\rm DRIVER} + P_{\rm COND}$$
(31)

The average junction temperature can be calculated with equation 32, where  $P_{TOT}$  is the total power dissipated,  $R_{\theta JA}$  is the junction-to-ambient thermal resistance (34 °C/W on a 4-layer PCB), and  $T_A$  is the ambient temperature:

$$T_{\rm J} = P_{\rm TOT} \times R_{\rm \theta JA} + T_{\rm A} \tag{32}$$

The maximum junction temperature will be dependent on how efficiently heat can be transferred from the PCB to ambient air. The thermal pad on the bottom of the IC should be connected to a at least one ground plane using multiple vias for optimum performance. A small amount of airflow can improve the thermal performance considerably.

As with any regulator, there are limits to the amount of power that can be delivered and heat that can be dissipated before risking thermal shutdown. There are tradeoffs between ambient operating temperature, input voltage, output voltage, output current, switching frequency, PCB thermal resistance, and airflow.



#### PCB Component Placement and Routing

A good PCB layout is critical if the regulator is to provide clean, stable output voltages. Follow these guidelines to insure good PCB layout. Figure 19(a) shows an example component placment and routing. Figure 19(b) shows the three critical current loops that should be minimized and connected by relatively wide traces.

1) By far, the highest di/dt occurs at the instant the upper FET turns on and the asynchronous diode (D1) undergoes reverse recovery. The ceramic input capacitors (CIN) must deliver this high frequency current. Therefore, the loop from the ceramic input capacitors through the upper FET and asynchronous diode to ground should be minimized. Ideally this connection is made on both the top (component) layer and via the ground plane.

2) When the upper FET is on, current flows from the input supply/capacitors, through the upper FET, into the load via the output inductor, and back to ground. This loop should be minimized and have relatively wide traces. Ideally this connection is made on both the top (component) layer and via the ground plane.

3) When the upper FET is off, "free-wheeling" current flows from ground through the asynchronous diode, into the load via the output inductor, and back to ground. This loop should be minimized and have relatively wide traces. Ideally this connection is made on both the top (component) layer and via the ground plane.

4) The voltage on the SW node (pins 15 and 16) transitions from 0 V to  $V_{IN}$  very quickly and is the root cause of many noise issues. Its best to place the asynchronous diode and output inductor close to the A8584 to minimize the size of the SW polygon. Also, keep low level analog signals (like FB, COMP, and FSET) away from the SW polygon.

5) Place the feedback resistor divider (RFB1 and RFB2) very close to the FB pin (pin 9). Ground this resistor divider as close as possible to the A8584.

6) To have the highest output voltage accuracy, the regulation sense trace (from VOUT to RFB1) should be connected as close as possible to the load.

7) For optimal system reliability, its best to have two independent traces for regulation (FB, RFB1, RFB2).

8) Place the frequency setting resistor (RFSET) as close as possible to the FSET pin (pin 8). Place a via to the GND plane as close as possible to the resistor solder pad.

9) Place the compensation components (RZ, CZ, and CP) as close as possible to the COMP pin (pin 11). Place vias to the GND plane as close as possible to these components.

10) Place the soft start capacitor (CSS) as close as possible to the SS pin (pin 4). Place a via to the GND plane as close as possible to this component.

11) Place the boot strap capacitor (CBOOT) near the BOOT pin (pin 14) and keep the routing to this capacitor as short as possible.

12) When routing the input and output ceramic capacitors (CIN, COUT), use multiple vias to GND and place the vias as close as possible to the component solder pads.

13) To minimize PCB losses and improve system efficiency, the input (VIN) and output (VOUT) traces should be as wide as possible and be duplicated on multiple layers, if possible.

14) To improve thermal performance, place multiple vias to the GND plane around the anode of the asynchronous diode.

15) The thermal pad under the A8584 must connect to the GND plane using multiple vias; more vias will insure the lowest operating temperature and highest efficiency. For even better thermal performance, the thermal via pattern can be extended beyond (above and below) the footprint of the A8584 as shown in figure 22(a).



### Wide Input Voltage, 500 kHz, 2.5 A Asynchronous Buck Regulator



Figure 19(a). Example PCB component placement and routing



### Wide Input Voltage, 500 kHz, 2.5 A Asynchronous Buck Regulator



Figure 19(b). Current loops that should be minimized and connected by wide traces



CSS 22 nF 0603 -

> RFSET 61.9 kΩ

> > CP 15 pF 0603 -

### Wide Input Voltage, 500 kHz, 2.5 A Asynchronous Buck Regulator

Application Circuit and Performance

SS

COME

PAD

8 FSET

RZ 30.9 kΩ CZ 3300 pF



RFB2 5.23 kΩ ≥ RFB1 16.5 kΩ

FB

POK

9

$$\label{eq:recommended Components} \begin{split} & \text{Recommended Components} \\ & \text{L1: 15 } \mu\text{H}, 50 \ \text{m}\Omega, 3.6 \ \text{A}_{\text{SAT}}, 10.3 \times 10.5 \times 4 \ \text{mm} \\ & \text{Cooper Bussman: DR1040-150-R} \\ & \text{D1: Schottky, 3 A, 40 V, SMA} \\ & \text{Diodes, Inc.: B340A-13-F} \\ & \text{C01, C02, CO3: 22 } \mu\text{F}, 20\%, 16 \ \text{V}, X7\text{R}, 1206} \\ & \text{TDK: CGA6P1X7R1C226M} \\ & \text{CIN1, CIN2, CIN3: 4.7 } \mu\text{F}, 10\% \ \text{or 20\%, 50 V}, \\ & \text{X7R, 1210} \\ & \text{TDK: C3225X7R1H475M} \end{split}$$



Efficiency versus Output Current,  $f_{SW}$  = 425 kHz, and  $V_{OUT}$  = 3.3 V



RPU 100 kΩ

OK

Load Regulation versus Output Current,  $f_{SW}$  = 425 kHz, and  $V_{OUT}$  = 3.3 V







Bode Plot



### Wide Input Voltage, 500 kHz, 2.5 A Asynchronous Buck Regulator

Application Circuit and Performance

Circuit for V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5.0 V,  $f_{SW}$  = 425 kHz





Efficiency versus Output Current,  $f_{SW}$  = 425 kHz, and  $V_{OUT}$  = 5.0 V



Load Regulation versus Output Current,  $f_{SW}$  = 425 kHz, and  $V_{OUT}$  = 5.0 V



Line Regulation versus Output Current,  $\rm f_{SW}$  = 415 kHz, and  $\rm V_{OUT}$  = 5.0 V







### Wide Input Voltage, 500 kHz, 2.5 A Asynchronous Buck Regulator

### Package LP, 16-Pin TSSOP with Exposed Thermal Pad



A Terminal #1 mark area

Exposed thermal pad (bottom surface); dimensions may vary with device

Reference land pattern layout (reference IPC7351 SOP65P640X110-17M);

S0Fo9Fo40ATI0-TM); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)



#### **Revision History**

| Revision | Revision Date  | Description of Revision |
|----------|----------------|-------------------------|
| Rev. 2   | August 2, 2013 | Update Features List    |
|          |                |                         |

PSpice<sup>®</sup> is a registered trademark of Cadence<sup>®</sup> Design Systems, Inc.

Copyright ©2012-2013, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

