

# Micron Serial NOR Flash Memory Addendum

**3V, Multiple I/O, 4KB Sector Erase** N25Q128A13ESFH0E/F

# Features

This data sheet addendum provides automotive AC specifications for the N25Q 128Mb, 3V device. The values specified in this addendum replace the same values listed in the general market 128Mb 3V data sheet. This addendum does not provide detailed information of the device. The N25Q 128Mb, 3V general market data sheet should be referenced for a complete description of device functionality, operating modes, and specifications.

- SPI-compatible serial bus interface
- 108 MHz (MAX) clock frequency
- 2.7–3.6V single supply voltage
- Dual/quad I/O instruction provides increased throughput up to 432 MHz
- Supported protocols
- Extended SPI, dual I/O, and quad I/O
- Execute-in-place (XIP) mode for all three protocols
  - Configurable via volatile or nonvolatile registers
  - Enables memory to work in XIP mode directly after power-on
- PROGRAM/ERASE SUSPEND operations
- Continuous read of entire memory via a single command
  - Fast read
  - Quad or dual output fast read
  - Quad or dual I/O fast read
- Flexible to fit application
  - Configurable number of dummy cycles
  - Output buffer configurable
- Software reset
- 64-byte, user-lockable, one-time programmable (OTP) dedicated area
- Erase capability
  - Subsector erase 4KB uniform granularity blocks
  - Sector erase 64KB uniform granularity blocks
  - Full-chip erase

- Write protection
  - Software write protection applicable to every 64KB sector via volatile lock bit
  - Hardware write protection: protected area size defined by five nonvolatile bits (BP0, BP1, BP2, BP3, and TB)
  - Additional smart protections, available upon request
- Electronic signature
  - JEDEC-standard 2-byte signature (BA18h)
  - Unique ID code (UID): 17 read-only bytes, including:
    - Two additional extended device ID (EDID) bytes to identify device factory options
  - Customized factory data (14 bytes)
- Minimum 100,000 ERASE cycles per sector
- More than 20 years data retention
- Package JEDEC standard, all RoHS compliant
  - SF = SOP2-16 300 mils body width (SO16W)

PDF: 09005aef85174d81 addendum\_n25q\_128mb\_3v\_65nm.pdf - Rev. B 05/13 EN 1

Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2013 Micron Technology, Inc. All rights reserved.



## **AC Characteristics and Operating Conditions**

The N25Q 128Mb automotive-grade devices support a derating on deselect time (<sup>t</sup>SHSL1) after a READ command.

#### **Table 1: AC Characteristics and Operating Conditions**

| Parameter                                                                       | Symbol             | Min | Typ <sup>1</sup> | Max | Unit | Notes |
|---------------------------------------------------------------------------------|--------------------|-----|------------------|-----|------|-------|
| Clock frequency for all commands other than<br>READ (SPI-ER, QIO-SPI protocol)  | fC                 | DC  | -                | 108 | MHz  |       |
| Clock frequency for READ commands                                               | fR                 | DC  | -                | 54  | MHz  |       |
| Clock HIGH time                                                                 | <sup>t</sup> CH    | 4   | -                | -   | ns   | 2     |
| Clock LOW time                                                                  | <sup>t</sup> CL    | 4   | -                | -   | ns   | 1     |
| Clock rise time (peak-to-peak)                                                  | <sup>t</sup> CLCH  | 0.1 | -                | -   | V/ns | 3, 4  |
| Clock fall time (peak-to-peak)                                                  | <sup>t</sup> CHCL  | 0.1 | -                | -   | V/ns | 3, 4  |
| S# active setup time (relative to clock)                                        | <sup>t</sup> SLCH  | 4   | -                | -   | ns   |       |
| S# not active hold time (relative to clock)                                     | <sup>t</sup> CHSL  | 4   | -                | -   | ns   |       |
| Data in setup time                                                              | <sup>t</sup> DVCH  | 2   | -                | -   | ns   |       |
| Data in hold time                                                               | <sup>t</sup> CHDX  | 3   | -                | -   | ns   |       |
| S# active hold time (relative to clock)                                         | <sup>t</sup> CHSH  | 4   | -                | -   | ns   |       |
| S# not active setup time (relative to clock)                                    | <sup>t</sup> SHCH  | 4   | -                | -   | ns   |       |
| S# deselect time after a READ command                                           | <sup>t</sup> SHSL1 | 14  | -                | -   | ns   |       |
| S# deselect time after a nonREAD command                                        | <sup>t</sup> SHSL2 | 50  | -                | -   | ns   |       |
| Output disable time                                                             | <sup>t</sup> SHQZ  | _   | -                | 8   | ns   | 3     |
| Clock LOW to output valid under 30pF                                            | <sup>t</sup> CLQV  | _   | -                | 7   | ns   |       |
| Clock LOW to output valid under 10pF                                            |                    | _   | -                | 5   | ns   |       |
| Output hold time (clock LOW)                                                    | <sup>t</sup> CLQX  | 1   | -                | -   | ns   |       |
| Output hold time (clock HIGH)                                                   | <sup>t</sup> CHQX  | 1   | -                | -   | ns   |       |
| HOLD command setup time (relative to clock)                                     | <sup>t</sup> HLCH  | 4   | -                | _   | ns   |       |
| HOLD command hold time (relative to clock)                                      | <sup>t</sup> CHHH  | 4   | -                | -   | ns   |       |
| HOLD command setup time (relative to clock)                                     | <sup>t</sup> HHCH  | 4   | -                | -   | ns   |       |
| HOLD command hold time (relative to clock)                                      | <sup>t</sup> CHHL  | 4   | -                | _   | ns   |       |
| HOLD command to output Low-Z                                                    | <sup>t</sup> HHQX  | _   | -                | 8   | ns   | 3     |
| HOLD command to output High-Z                                                   | <sup>t</sup> HLQZ  | _   | -                | 8   | ns   | 3     |
| Write protect setup time                                                        | tWHSL              | 20  | _                | _   | ns   | 5     |
| Write protect hold time                                                         | <sup>t</sup> SHWL  | 100 | -                | -   | ns   | 5     |
| Enhanced V <sub>PPH</sub> HIGH to S# LOW for extended and dual I/O page program | tVPPHSL            | 200 | -                | -   | ns   | 6     |
| WRITE STATUS REGISTER cycle time                                                | ťW                 | -   | 1.3              | 8   | ms   |       |
| Write NONVOLATILE CONFIGURATION REGIS-<br>TER cycle time                        | tWNVCR             | -   | 0.2              | 3   | s    |       |
| CLEAR FLAG STATUS REGISTER cycle time                                           | <sup>t</sup> CFSR  | _   | 40               | _   | ns   |       |



| Parameter                                                                  | Symbol            | Min | Typ <sup>1</sup>                 | Max | Unit | Notes |
|----------------------------------------------------------------------------|-------------------|-----|----------------------------------|-----|------|-------|
| WRITE VOLATILE CONFIGURATION REGISTER cycle time                           | <sup>t</sup> WVCR | -   | 40                               | -   | ns   |       |
| WRITE VOLATILE ENHANCED CONFIGURATION<br>REGISTER cycle time               | tWRVECR           | _   | 40                               | -   | ns   |       |
| PAGE PROGRAM cycle time (256 bytes)                                        | tpp               | -   | 0.5                              | 5   | ms   | 7     |
| PAGE PROGRAM cycle time ( <i>n</i> bytes)                                  |                   | -   | int(n/8) ×<br>0.015 <sup>8</sup> | 5   | ms   | 7     |
| PAGE PROGRAM cycle time, V <sub>PP</sub> = V <sub>PPH</sub> (256<br>bytes) |                   | -   | 0.4                              | 5   | ms   | 7     |
| PROGRAM OTP cycle time (64 bytes)                                          |                   | -   | 0.2                              | _   | ms   | 7     |
| Subsector ERASE cycle time                                                 | <sup>t</sup> SSE  | -   | 0.25                             | 0.8 | S    |       |
| Sector ERASE cycle time                                                    | <sup>t</sup> SE   | -   | 0.7                              | 3   | S    |       |
| Sector ERASE cycle time (with $V_{PP} = V_{PPH}$ )                         |                   | _   | 0.6                              | 3   | S    |       |
| Bulk ERASE cycle time                                                      | <sup>t</sup> BE   | -   | 170                              | 250 | S    |       |
| Bulk ERASE cycle time (with $V_{PP} = V_{PPH}$ )                           |                   | -   | 160                              | 250 | S    |       |

#### Table 1: AC Characteristics and Operating Conditions (Continued)

Notes: 1. Typical values given for  $T_A = 25$  °C.

- 2. <sup>t</sup>CH + <sup>t</sup>CL must add up to 1/<sup>f</sup>C.
- 3. Value guaranteed by characterization; not 100% tested.
- 4. Expressed as a slew-rate.
- 5. Only applicable as a constraint for a WRITE STATUS REGISTER command when STATUS REGISTER WRITE is set to 1.
- 6. V<sub>PPH</sub> should be kept at a valid level until the PROGRAM or ERASE operation has completed and its result (success or failure) is known.
- 7. When using the PAGE PROGRAM command to program consecutive bytes, optimized timings are obtained with one sequence including all the bytes versus several sequences of only a few bytes (1 < n < 256).
- int(A) corresponds to the upper integer part of A. For example int(12/8) = 2, int(32/8) = 4 int(15.3) =16.



## **Revision History**

### Rev. B - 05/2013

• Changed value of <sup>t</sup>SHSL1 from 15 to 14 and added a reference to tSHSL1 in the introductory paragraph

## Rev. A - 02/2013

• Initial release

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization some-