# 4-Mbit (256K × 16) Automotive nvSRAM #### **Features** - 25 ns and 45 ns access times - Internally organized as 256K × 16 - Hands off automatic STORE on power-down with only a small capacitor - STORE to QuantumTrap non-volatile elements initiated by software, device pin, or AutoStore on power-down - RECALL to SRAM initiated by software or power-up - High reliability - □ Infinite read, write, and recall cycles - □ STORE cycles to QuantumTrap - Automotive-A: 1,000K STORE cycles Automotive-E: 100K STORE cycles - Data retention - □ Automotive-A: 20 years□ Automotive-E: 1 year - Automotive-A Temperature: -40 °C to +85 °C - □ Single 3 V +20%, -10% Operation - Automotive-E Temperature: -40 °C to +125 °C □ Single 3.3 V + 0.3 V Operation - Packages - □ 48-ball fine-pitch ball grid array (FBGA) - □ 44-pin thin small outline package (TSOP) Type II - Pb-free and restriction of hazardous substances (RoHS) compliant #### **Functional Description** The Cypress CY14B104NA is a fast static RAM (SRAM), with a non-volatile element in each memory cell. The memory is organized as 256K words of 16-bits each. The embedded nonvolatile elements incorporate QuantumTrap technology, producing the world's most reliable nonvolatile memory. The SRAM provides infinite read and write cycles, while independent non-volatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power-down. On power-up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control. #### **Logic Block Diagram** ## **Contents** | Pinouts | 3 | |-------------------------------|----| | Pin Definitions | 4 | | Device Operation | 5 | | SRAM Read | 5 | | SRAM Write | 5 | | AutoStore Operation | 5 | | Hardware STORE Operation | 5 | | Hardware RECALL (Power-Up) | | | Software STORE | | | Software RECALL | 6 | | Preventing AutoStore | 8 | | Data Protection | | | Maximum Ratings | | | Operating Range | 9 | | DC Electrical Characteristics | 9 | | Data Retention and Endurance | | | Capacitance | 10 | | Thermal Resistance | 10 | | AC Test Loads | | | AC Test Conditions | 11 | | AC Switching Characteristics | 12 | | Switching Waveforms | 13 | | AutoStore/Power-up RECALL | 10 | |--------------------------------------------|----| | Switching Waveforms | | | - AutoStore/Power-up RECALL | 16 | | Software Controlled STORE/RECALL Cycle | 17 | | Switching Waveforms | | | - Software Controlled STORE/RECALL Cycle | 17 | | Hardware STORE Cycle | 18 | | Switching Waveforms - Hardware STORE Cycle | 18 | | Truth Table For SRAM Operations | | | Ordering Information | | | Ordering Code Definitions | | | Package Diagrams | | | Acronyms | | | Document Conventions | 23 | | Units of Measure | 23 | | Document History Page | 24 | | Sales, Solutions, and Legal Information | 25 | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | 25 | | Cypress Developer Community | | | Tochnical Support | | #### **Pinouts** Figure 1. 48-ball FBGA pinout 48-ball FBGA (× 16) Top View (not to scale) Figure 2. 44-pin TSOP II pinout #### Notes - 1. Address expansion for 8-Mbit. NC pin not connected to die. - 2. Address expansion for 16-Mbit. NC pin not connected to die. - 3. HSB pin is not available in 44-pin TSOP II (× 16) package. ## **Pin Definitions** | Pin Name | I/O Type | Description | |-----------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>17</sub> | Input | Address inputs. Used to Select one of the 262,144 words of the nvSRAM. | | DQ <sub>0</sub> -DQ <sub>15</sub> | Input/Output | Bidirectional data I/O lines. Used as input or output lines depending on operation. | | WE | Input | <b>Write Enable input, Active LOW</b> . When selected LOW, data on the I/O pins is written to the specific address location. | | CE | Input | Chip Enable input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | ŌĒ | Input | Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. I/O pins are tristated on deasserting OE HIGH. | | BHE | Input | Byte High Enable, Active LOW. Controls DQ <sub>15</sub> -DQ <sub>8</sub> . | | BLE | Input | Byte Low Enable, Active LOW. Controls DQ <sub>7</sub> –DQ <sub>0</sub> . | | V <sub>SS</sub> | Ground | Ground for the device. Must be connected to the ground of the system. | | V <sub>CC</sub> | Power supply | Power supply inputs to the device. | | HSB | Input/Output | Hardware STORE Busy (HSB). When LOW this output indicates that a Hardware STORE is in progress. When pulled LOW external to the chip it initiates a nonvolatile STORE operation. After each Hardware and Software STORE operation, HSB is driven HIGH for a short time (t <sub>HHHD</sub> ) with standard output high current, and then a weak internal pull-up resistor keeps this pin HIGH (external pull-up resistor connection optional). | | V <sub>CAP</sub> | Power supply | <b>AutoStore Capacitor</b> . Supplies power to the nvSRAM during power loss to store data from SRAM to non-volatile elements. | | NC | No connect | No Connect. This pin is not connected to the die. | #### **Device Operation** The CY14B104NA nvSRAM is made up of two functional components paired in the same physical cell. They are a SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to the SRAM (the RECALL operation). Using this unique architecture, all cells are stored and recalled in parallel. During the STORE and RECALL operations, SRAM read and write operations are inhibited. The CY14B104NA supports infinite reads and writes similar to a typical SRAM. In addition, it provides infinite RECALL operations from the non-volatile cells. Refer to the Truth Table For SRAM Operations on page 19 for a complete description of read and write modes. #### **SRAM Read** The CY14<u>B104NA perf</u>orms a read cycle when CE and OE are LOW and WE and HSB are HIGH. The address specified on pins $A_{0-17}$ determines which of the 262,144 words of 16 bits each are accessed. Byte enables (BHE, BLE) determine which bytes are enabled to the output, in the case of 16-bit words. When the read is initiated by an address transition, the outputs are valid after a delay of $t_{AA}$ (read cycle 1). If the read is initiated by CE or $\overline{OE}$ , the outputs are valid at $t_{ACE}$ or at $t_{DOE}$ , whichever is later (read cycle 2). The data output repeatedly responds to address changes within the $t_{AA}$ access time without the need for transitions on any control input pins. This remains valid until another address change or until $\overline{CE}$ or $\overline{OE}$ is brought HIGH, or $\overline{WE}$ or HSB is brought LOW. #### **SRAM Write** A write cycle is performed when $\overline{CE}$ and $\overline{WE}$ are LOW and $\overline{HSB}$ is HIGH. The address inputs must be stable before entering the write cycle and must remain stable until $\overline{CE}$ or $\overline{WE}$ goes HIGH at the end of the cycle. The data on the common I/O pins $\overline{DQ}_{0-15}$ are written into the memory if the data is valid ( $t_{SD}$ time) before the end of a $\overline{WE}$ controlled write or before the end of an $\overline{CE}$ controlled write. The Byte Enable inputs ( $\overline{BHE}$ , $\overline{BLE}$ ) determine which bytes are written, in the case of 16-bit words. It is recommended that $\overline{OE}$ be kept HIGH during the entire write cycle to avoid data bus contention on common I/O lines. If $\overline{OE}$ is left LOW, internal circuitry turns off the output buffers $t_{HZWE}$ after $\overline{WE}$ goes LOW. #### **AutoStore Operation** The CY14B104NA stores data to the nvSRAM using one of the following <a href="three">three</a> storage operations: Hardware STORE activated by the HSB; Software STORE activated by an address sequence; AutoStore on device power-down. The AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14B104NA. During a normal operation, the device draws current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the $V_{CC}$ pin drops below $V_{SWITCH}$ , the part automatically disconnects the $V_{CAP}$ pin from $V_{CC}$ . A STORE operation is initiated with power provided by the $V_{CAP}$ capacitor. **Note** If the capacitor is not connected to $V_{CAP}$ pin, AutoStore must be disabled using the soft sequence specified in Preventing AutoStore on page 8. In case AutoStore is enabled without a capacitor on $V_{CAP}$ pin, the device attempts an AutoStore operation without sufficient charge to complete the Store. This corrupts the data stored in nvSRAM. Figure 3 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. Refer to DC Electrical Characteristics on page 9 for the size of $V_{CAP}$ . The voltage on the $V_{CAP}$ pin is driven to $V_{CC}$ by a regulator on the chip. A pull-up should be placed on $\overline{WE}$ to hold it inactive during power-up. This pull-up is effective only if the $\overline{WE}$ signal is tristate during power-up. Many MPUs tristate their controls on power-up. This should be verified when using the pull-up. When the nvSRAM comes out of power-on-RECALL, the MPU must be active or the $\overline{WE}$ held inactive until the MPU comes out of reset. To reduce unnecessary non-volatile stores, AutoStore and hardware STORE operations are ignored unless at least one write operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a write operation has taken place. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress. Figure 3. AutoStore Mode #### **Hardware STORE Operation** The CY14B104NA provides the $\overline{\mbox{HSB}}$ $\mbox{pin}$ to control and acknowledge the STORE operations. The $\mbox{HSB}$ $\mbox{pin}$ is used to request a hardware STORE cycle. When the $\mbox{HSB}$ $\mbox{pin}$ is driven LOW, the CY14B104NA conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle only begins if a write to the SRAM has taken place since the last STORE or RECALL cycle. The $\mbox{HSB}$ $\mbox{pin}$ also acts as an open drain driver (internal 100 k $\Omega$ weak pull-up resistor) that is internally driven LOW to indicate a busy condition when the STORE (initiated by any means) is in progress. **Note** After each Hardware and Software STORE operation $\overline{\text{HSB}}$ is driven HIGH for a short time (t<sub>HHHD</sub>) with standard output high current and then remains HIGH by internal 100 k $\Omega$ pull-up resistor. SRAM write operations that are in progress when HSB is driven LOW by any means are given time (t<sub>DELAY</sub>) to complete before the STORE operation <u>is initiated</u>. However, any SRAM <u>write</u> cycles requested after HSB goes LOW are in<u>hibited</u> until HSB returns HIGH. In case the write latch is not set, HSB is not driven LOW by the CY14B104NA. But any SRAM read and write cycles are inhibited until $\overline{\mathsf{HSB}}$ is returned HIGH by MPU or other external source. During any STORE operation, regardless of how it is initiated, the CY14B104NA continues to drive the HSB pin LOW, releasing it only when the STORE is complete. Upon completion of the STORE operation, the nvSRAM memory access is inhibited for $t_{LZHSB}$ time after HSB pin returns HIGH. Leave the HSB unconnected if it is not used. #### **Hardware RECALL (Power-Up)** During power-up or after any low power condition ( $V_{CC}$ < $V_{SWITCH}$ ), an internal RECALL request is latched. When $V_{CC}$ again exceeds the $V_{SWITCH}$ on power up, a RECALL cycle is automatically initiated and takes $t_{HRECALL}$ to complete. During this time, the HSB pin is driven LOW by the HSB driver and all reads and writes to nvSRAM are inhibited. #### **Software STORE** Data is transferred from the SRAM to the non-volatile memory by a software address sequence. The CY14B104NA software STORE cycle is initiated by executing sequential CE or OE controlled read cycles from six specific address locations in exact order. During the STORE cycle an erase of the previous non-volatile data is first performed, followed by a program of the non-volatile elements. After a STORE cycle is initiated, further input and output are disabled until the cycle is completed. Because a sequence of reads from specific addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence, or the sequence is aborted and no STORE or RECALL takes place. To initiate the software STORE cycle, the following read sequence must be performed. - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x8FC0 Initiate STORE cycle The software sequence may be clocked with CE controlled reads or OE controlled reads, with WE kept HIGH for all the six READ sequences. After the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. HSB is driven LOW. After the t<sub>STORE</sub> cycle time is fulfilled, the SRAM is activated again for the read and write operation. #### Software RECALL Data is transferred from the non-volatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of read operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, perform the following sequence of $\overline{\text{CE}}$ or $\overline{\text{OE}}$ controlled read operations must be performed. - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x4C63 Initiate RECALL cycle Internally, RECALL is a two step procedure. First, the SRAM data is cleared; then, the non-volatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time, the SRAM is again ready for read and write operations. The RECALL operation does not alter the data in the non-volatile elements. **Table 1. Mode Selection** | CE | WE | ŌĒ | BHE, BLE | A <sub>15</sub> -A <sub>0</sub> <sup>[4]</sup> | Mode | I/O | Power | |----|----|----|----------|----------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------| | Н | Х | Х | Х | X | Not selected | Output high Z | Standby | | L | Н | L | L | X | Read SRAM | Output data | Active | | L | L | Х | L | X | Write SRAM | Input data | Active | | L | I | L | X | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Disable | Output data | Active <sup>[5]</sup> | | L | Н | L | Х | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Enable | Output data | Active <sup>[6]</sup> | | L | Н | L | Х | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Non-volatile<br>STORE | Output data Output data Output data Output data Output data Output data Output high Z | Active I <sub>CC2</sub> <sup>[6]</sup> | | L | Н | L | Х | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Non-volatile<br>RECALL | Output data Output data Output data Output data Output data Output data Output high Z | Active <sup>[6]</sup> | Notes 4. While there are 18 address lines on the CY14B104NA, only 13 address lines (A<sub>14</sub>-A<sub>2</sub>) are used to control software modes. The remaining address lines are don't care. 5. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a non-volatile cycle. 6. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a non-volatile cycle. #### **Preventing AutoStore** The AutoStore function is disabled by initiating an AutoStore disable sequence. A sequence of read operations is performed in a manner similar to the software STORE initiation. To initiate the AutoStore disable sequence, the following sequence of CE or OE controlled read operations must be performed: - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x8B45 AutoStore Disable The AutoStore is re-enabled by initiating an AutoStore enable sequence. A sequence of read operations is performed in a manner similar to the software RECALL initiation. To initiate the AutoStore enable sequence, the following sequence of $\overline{\text{CE}}$ or $\overline{\text{OE}}$ controlled read operations must be performed: - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x4B46 AutoStore Enable If the AutoStore function is disabled or re-enabled, a manual STORE operation (hardware or software) must be issued to save the AutoStore state through subsequent power-down cycles. The part comes from the factory with AutoStore enabled and 0x00 written in all cells. #### **Data Protection** The CY14B104NA protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and write operations. The low voltage condition is detected when $V_{CC} \leq V_{SWITCH}.$ If the CY14B104NA is in a write mode (both $\overline{CE}$ and $\overline{WE}$ are LOW) at power-up, after a RECALL or STORE, the write is inhibited until the SRAM is enabled after $t_{LZHSB}$ (HSB to output active). This protects against inadvertent writes during power-up or brown out conditions. ### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to +150 °C Maximum accumulated storage time At 150 °C ambient temperature ...... 1000 h At 85 °C ambient temperature ...... 20 Years At 125 °C ambient temperature ...... 1 Year Ambient temperature with power applied ......-55 °C to +150 °C Supply voltage on $V_{CC}$ relative to $V_{SS}$ .....-0.5 V to 4.1 V Voltage applied to outputs in high Z state ......-0.5 V to V<sub>CC</sub> + 0.5 V Input voltage ......-0.5 V to Vcc + 0.5 V | Transient voltage (< 20 ns) on any pin to ground potential–2.0 V to $V_{CC}$ + 2.0 V | |--------------------------------------------------------------------------------------| | Package power dissipation capability (T <sub>A</sub> = 25 °C)1.0 W | | Surface mount Pb soldering temperature (3 Seconds)+260 °C | | DC output current (1 output at a time, 1s duration) 15 mA $$ | | Static discharge voltage (per MIL-STD-883, Method 3015)> 2001 V | | Latch up current> 200 mA | | | ### Operating Range | Range | Ambient Temperature | V <sub>CC</sub> | |--------------|---------------------|-----------------| | Automotive-A | –40 °C to +85 °C | 2.7 V to 3.6 V | | Automotive-E | –40 °C to +125 °C | 3.0 V to 3.6 V | #### **DC Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | 3 | Min | <b>Typ</b> [7] | Max | Unit | |---------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|----------------|-----|------| | V <sub>CC</sub> | Power supply | | Automotive-A | 2.7 | 3.0 | 3.6 | V | | | | | Automotive-E | 3.0 | 3.3 | 3.6 | V | | I <sub>CC1</sub> | Average V <sub>CC</sub> current | t <sub>RC</sub> = 25 ns | Automotive-A | _ | - | 70 | mA | | | | t <sub>RC</sub> = 45 ns | Automotive-A | _ | _ | 52 | mA | | | | Values obtained without output loads (I <sub>OUT</sub> = 0 mA) | Automotive-E | - | _ | 65 | mA | | I <sub>CC2</sub> | Average V <sub>CC</sub> current during | All inputs don't care, | Automotive-A | _ | _ | 10 | mA | | | STORE | V <sub>CC</sub> = Max<br>Average current for duration<br>t <sub>STORE</sub> | Automotive-E | - | _ | 15 | mA | | I <sub>CC3</sub> | Average V <sub>CC</sub> current at t <sub>RC</sub> = 200 ns, V <sub>CC(Typ)</sub> , 25 °C | All inputs cycling at CMOS level Values obtained without output (I <sub>OUT</sub> = 0 mA). | | _ | 35 | _ | mA | | I <sub>CC4</sub> <sup>[8]</sup> | Average V <sub>CAP</sub> current during | All inputs don't care. Average | Automotive-A | _ | _ | 5 | mA | | | AutoStore cycle | current for duration t <sub>STORE</sub> | Automotive-E | _ | _ | 10 | mA | | I <sub>SB</sub> | V <sub>CC</sub> standby current | $\overline{CE} \ge (V_{CC} - 0.2 \text{ V}).$ | Automotive-A | - | - | 5 | mA | | | | $V_{\text{IN}} \leq 0.2 \text{ V or} \geq (V_{\text{CC}} - 0.2 \text{ V}).$<br>Standby current level after<br>non-volatile cycle is complete.<br>Inputs are static. f = 0 MHz. | Automotive-E | _ | - | 10 | mA | | I <sub>IX</sub> [9] | Input leakage current (except | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$ | Automotive-A | -1 | _ | +1 | μА | | | HSB) | | Automotive-E | <b>-</b> 5 | - | +5 | μА | | | Input leakage current (for HSB) | V <sub>CC</sub> = Max, V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | Automotive-A | -100 | _ | +1 | μА | | | | | Automotive-E | -100 | _ | +5 | μА | | I <sub>OZ</sub> | Off-state output leakage current | $V_{CC} = Max, V_{SS} \le V_{OUT} \le V_{CC}$ | Automotive-A | <b>-1</b> | _ | +1 | μА | | | | $\overline{CE}$ or $\overline{OE} \ge V_{IH}$ or | Automotive-E | <b>–</b> 5 | _ | +5 | μА | | | | $\overline{BHE}/\overline{BLE} \ge V_{IH} \text{ or } \overline{WE} \le V_{IL}$ | | | | | | Document Number: 001-54469 Rev. \*I Typical values are at 25 °C, $V_{\rm CC}$ = $V_{\rm CC(Typ)}$ . Not 100% tested. This parameter is guaranteed by design but not tested. The HSB pin has $I_{OUT} = -2 \mu A$ for $V_{OH}$ of 2.4 V when both active HIGH and LOW drivers are disabled. When they are enabled standard $V_{OH}$ and $V_{OL}$ are valid. This parameter is characterized but not tested. ## DC Electrical Characteristics (continued) Over the Operating Range | Parameter | Description | Test Conditions | | Min | <b>Typ</b> [7] | Max | Unit | |----------------------------------|---------------------|--------------------------------------------|--------------|----------------|----------------|-----------------------|------| | $V_{IH}$ | Input HIGH voltage | | Automotive-A | 2.0 | - | V <sub>CC</sub> + 0.5 | V | | | | | Automotive-E | 2.2 | - | V <sub>CC</sub> + 0.5 | ٧ | | $V_{IL}$ | Input LOW voltage | | | $V_{ss} - 0.5$ | _ | 0.8 | V | | V <sub>OH</sub> | Output HIGH voltage | I <sub>OUT</sub> = –2 mA | | 2.4 | - | - | V | | $V_{OL}$ | Output LOW voltage | I <sub>OUT</sub> = 4 mA | | - | _ | 0.4 | V | | V <sub>CAP</sub> <sup>[10]</sup> | Storage capacitor | Between $V_{CAP}$ pin and $V_{SS}$ , 5 $V$ | / rated | 61 | 68 | 180 | μF | ### **Data Retention and Endurance** Over the Operating Range | Parameter | Description | | Min | Unit | |-------------------|-------------------------------|--------------|-------|-------| | DATA <sub>R</sub> | Data retention | Automotive-A | 20 | Years | | | | Automotive-E | 1 | | | NV <sub>C</sub> | Non-volatile STORE operations | Automotive-A | 1,000 | K | | | | Automotive-E | 100 | | ## Capacitance | Parameter <sup>[11]</sup> | Description | Test Conditions | Max | Unit | |---------------------------|---------------------------------|---------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance (except BHE, | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(Typ)}$ | 7 | pF | | | BLE and HSB) | | | | | | Input capacitance (for BHE, BLE | | 8 | pF | | | and HSB) | | | | | C <sub>OUT</sub> | Output capacitance (except HSB) | | 7 | pF | | | Output capacitance (for HSB) | | 8 | pF | #### Thermal Resistance | Parameter [11] | Description | Test Conditions | 48-pin FBGA | 44-pin TSOP II | Unit | |-------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|-------------|----------------|------| | $\Theta_{JA}$ | | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | | 43.3 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | accordance with EIA/JESD51. | 7.84 | 5.56 | °C/W | #### Notes Document Number: 001-54469 Rev. \*I <sup>10.</sup> Min V<sub>CAP</sub> value guarantees that there is a sufficient charge available to complete a successful AutoStore operation. Max V<sub>CAP</sub> value guarantees that the capacitor on V<sub>CAP</sub> is charged to a minimum voltage during a Power-Up RECALL cycle so that an immediate power-down cycle can complete a successful AutoStore. Therefore it is always recommended to use a capacitor within the specified min and max limits. Refer application note AN43593 for more details on V<sub>CAP</sub> options. <sup>11.</sup> These parameters are guaranteed by design but not tested. ### **AC Test Loads** Figure 4. AC Test Loads ## **AC Test Conditions** | Input pulse levels | 0 V to 3 V | |------------------------------------------|---------------| | Input rise and fall times (10%–90%) | <u>≤</u> 3 ns | | Input and output timing reference levels | 1.5 V | ## **AC Switching Characteristics** Over the Operating Range | Param | eters <sup>[12]</sup> | | 25 | ns | 45 | ns | | |---------------------------------------|-----------------------|-----------------------------------|----|-----|-----|-----|------| | Cypress<br>Parameter Alt Parameter | | Description Min | | Max | Min | Max | Unit | | SRAM Read C | ycle | | | | | | | | t <sub>ACE</sub> | t <sub>ACS</sub> | Chip enable access time | _ | 25 | _ | 45 | ns | | t <sub>RC</sub> <sup>[13]</sup> | t <sub>RC</sub> | Read cycle time | 25 | - | 45 | _ | ns | | t <sub>AA</sub> <sup>[14]</sup> | t <sub>AA</sub> | Address access time | _ | 25 | _ | 45 | ns | | t <sub>DOE</sub> | t <sub>OE</sub> | Output enable to data valid | - | 12 | _ | 20 | ns | | t <sub>OHA</sub> <sup>[14]</sup> | t <sub>OH</sub> | Output hold after address change | 3 | - | 3 | _ | ns | | t <sub>LZCE</sub> <sup>[15, 16]</sup> | $t_{LZ}$ | Chip enable to output active | 3 | - | 3 | _ | ns | | t <sub>HZCE</sub> <sup>[15, 16]</sup> | $t_{HZ}$ | Chip disable to output inactive | - | 10 | _ | 15 | ns | | t <sub>LZOE</sub> [15, 16] | t <sub>OLZ</sub> | Output enable to output active | 0 | - | 0 | _ | ns | | t <sub>HZOE</sub> <sup>[15, 16]</sup> | t <sub>OHZ</sub> | Output disable to output inactive | - | 10 | _ | 15 | ns | | t <sub>PU</sub> <sup>[15]</sup> | t <sub>PA</sub> | Chip enable to power active | 0 | - | 0 | _ | ns | | t <sub>PD</sub> <sup>[15]</sup> | t <sub>PS</sub> | Chip disable to power standby | - | 25 | _ | 45 | ns | | t <sub>DBE</sub> | _ | Byte enable to data valid | - | 12 | _ | 20 | ns | | t <sub>LZBE</sub> <sup>[15]</sup> | _ | Byte enable to output active | 0 | - | 0 | _ | ns | | t <sub>HZBE</sub> <sup>[15]</sup> | _ | Byte disable to output inactive | - | 10 | _ | 15 | ns | | SRAM Write C | ycle | | | | | | | | t <sub>WC</sub> | t <sub>WC</sub> | Write cycle time | 25 | _ | 45 | _ | ns | | t <sub>PWE</sub> | t <sub>WP</sub> | Write pulse width | 20 | - | 30 | _ | ns | | t <sub>SCE</sub> | t <sub>CW</sub> | Chip enable to end of write | 20 | - | 30 | _ | ns | | t <sub>SD</sub> | t <sub>DW</sub> | Data setup to end of write | 10 | - | 15 | _ | ns | | t <sub>HD</sub> | t <sub>DH</sub> | Data hold after end of write | 0 | - | 0 | _ | ns | | t <sub>AW</sub> | t <sub>AW</sub> | Address setup to end of write | 20 | _ | 30 | _ | ns | | t <sub>SA</sub> | t <sub>AS</sub> | Address setup to start of write | 0 | _ | 0 | _ | ns | | t <sub>HA</sub> | t <sub>WR</sub> | Address hold after end of write | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> [15, 16, 17] | t <sub>WZ</sub> | Write enable to output disable | _ | 10 | _ | 15 | ns | | t <sub>LZWE</sub> <sup>[15, 16]</sup> | t <sub>OW</sub> | Output active after end of write | 3 | _ | 3 | _ | ns | | t <sub>BW</sub> | _ | Byte enable to end of write | 20 | _ | 30 | _ | ns | Notes 12. Test conditions assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified lou/10H and load capacitance shown in Figure 4 on page 11. 13. WE must be HIGH during SRAM read cycles. 14. Device is continuously selected with CE, OE and BHE / BLE LOW. 15. These parameters are guaranteed by design but not tested. 16. Measured ±200 mV from steady state output voltage. 17. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. ## **Switching Waveforms** Figure 5. SRAM Read Cycle No. 1 (Address Controlled) $^{[18,\ 19,\ 20]}$ Figure 6. SRAM Read Cycle No. 2 ( $\overline{\text{CE}}$ and $\overline{\text{OE}}$ Controlled) [18, 20] Notes 18. WE must be HIGH during SRAM read cycles. 19. Device is continuously selected with CE, OE and BHE / BLE LOW. 20. HSB must remain HIGH during read and write cycles. ## Switching Waveforms (continued) Figure 7. SRAM Write Cycle No. 1 (WE Controlled) [21, 22, 23] #### Notes <sup>21.</sup> HSB must remain HIGH during read and write cycles. 22. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. 23. CE or WE must be ≥V<sub>IH</sub> during address transitions. ## Switching Waveforms (continued) Figure 8. SRAM Write Cycle No. 2 (CE Controlled) [24, 25, 26] Figure 9. SRAM Write Cycle No. 3 (BHE and BLE Controlled) [24, 25, 26] <sup>24.</sup> If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. 25. <u>HSB must</u> remain HIGH during read and write cycles. 26. CE or WE must be ≥V<sub>IH</sub> during address transitions. ## AutoStore/Power-Up RECALL Over the Operating Range | Parameter | Description | 25 | ns | 45 | Unit | | | |------------------------------------|----------------------------------------|--------------|-----|------|------|-------|----| | | Description | Min | Max | Min | Max | Oilit | | | t <sub>HRECALL</sub> [27] | Power-Up RECALL duration | _ | 20 | _ | 20 | ms | | | t <sub>STORE</sub> [28] | STORE cycle duration | | _ | 8 | _ | 8 | ms | | t <sub>DELAY</sub> [29] | Time allowed to complete SRAM write cy | _ | 25 | _ | 25 | ns | | | V <sub>SWITCH</sub> | Low voltage trigger level Automo | | _ | 2.65 | _ | 2.65 | V | | | | Automotive-E | _ | - | _ | 2.95 | V | | t <sub>VCCRISE</sub> [30] | V <sub>CC</sub> rise time | | 150 | - | 150 | - | μS | | V <sub>HDIS</sub> <sup>[30]</sup> | HSB output disable voltage | _ | 1.9 | _ | 1.9 | V | | | t <sub>LZHSB</sub> <sup>[30]</sup> | HSB to output active time | _ | 5 | _ | 5 | μS | | | t <sub>HHHD</sub> <sup>[30]</sup> | HSB high active time | | ı | 500 | - | 500 | ns | ## Switching Waveforms - AutoStore/Power-up RECALL Figure 10. AutoStore or Power-Up RECALL [31] - 27. t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>. - 28. If an SRAM write has not taken place since the last non-volatile cycle, no AutoStore or Hardware STORE takes place. 29. On a Hardware STORE and AutoStore initiation, SRAM write operation continues to be enabled for time t<sub>DELAY</sub>. - 30. These parameters are guaranteed by design but not tested. - 31. Read and write cycles are ignored during STORE, RECALL, and while V<sub>CC</sub> is below V<sub>SWITCH</sub>. 32. During power-up and power-down, HSB glitches when HSB pin is pulled up through an external resistor. ## **Software Controlled STORE/RECALL Cycle** Over the Operating Range | Parameter [33, 34] | Description | 25 | ns | 45 | Unit | | |---------------------|------------------------------------|-----|-----|-----|------|-------| | | Description | Min | Max | Min | Max | Ullit | | t <sub>RC</sub> | STORE/RECALL initiation cycle time | 25 | _ | 45 | - | ns | | t <sub>SA</sub> | Address setup time | 0 | _ | 0 | _ | ns | | t <sub>CW</sub> | Clock pulse width | 20 | _ | 30 | _ | ns | | t <sub>HA</sub> | Address hold time | 0 | _ | 0 | _ | ns | | t <sub>RECALL</sub> | RECALL duration | _ | 200 | ı | 200 | μS | ## Switching Waveforms - Software Controlled STORE/RECALL Cycle Figure 11. CE and OE Controlled Software STORE/RECALL Cycle [34] Figure 12. AutoStore Enable/Disable Cycle [34] #### Notes - 33. The software sequence is clocked with $\overline{\text{CE}}$ controlled or $\overline{\text{OE}}$ controlled reads. - 34. The soliware sequence is clocked with GE controlled of OE controlled reads. 34. The six consecutive addresses must be read in the order listed in Table 1 on page 7. WE must be HIGH during all six consecutive cycles. 35. DQ output data at the sixth read may be invalid since the output is disabled at t<sub>DELAY</sub> time. ## **Hardware STORE Cycle** Over the Operating Range | Parameter | Description | 25 | ns | 45 ns | | Unit | |--------------------------|----------------------------------------------------|-----|-----|-------|-----|-------| | Parameter | Description | Min | Max | Min | Max | Oilit | | t <sub>DHSB</sub> | HSB to output active time when write latch not set | _ | 25 | _ | 25 | ns | | t <sub>PHSB</sub> | Hardware STORE pulse width | 15 | _ | 15 | - | ns | | t <sub>SS</sub> [36, 37] | Soft sequence processing time | - | 100 | _ | 100 | μS | ## Switching Waveforms - Hardware STORE Cycle Figure 13. Hardware STORE Cycle [38] ### Write latch set #### Write latch not set Figure 14. Soft Sequence Processing [36, 37] #### Notes <sup>36.</sup> This is the amount of time it takes to take action on a soft sequence command. V<sub>CC</sub> power must remain HIGH to effectively register command. 37. Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command. 38. If an SRAM write has not taken place since the last non-volatile cycle, no AutoStore or Hardware STORE takes place. ## **Truth Table For SRAM Operations** $\overline{\text{HSB}}$ should remain HIGH for SRAM Operations. | CE | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----|----|----|-----|-----|----------------------------------------------------------------------------------------------|---------------------|---------| | Н | Х | Х | Х | Х | High Z | Deselect/Power-down | Standby | | L | Х | Х | Н | Н | High Z | Output disabled | Active | | L | Н | L | L | L | Data out (DQ <sub>0</sub> –DQ <sub>15</sub> ) | Read | Active | | L | Н | L | Н | L | Data out (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High Z | Read | Active | | L | Н | L | L | Н | Data out (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High Z | Read | Active | | L | Н | Н | L | L | High Z | Output disabled | Active | | L | Н | Н | Н | L | High Z | Output disabled | Active | | L | Н | Н | L | Н | High Z | Output disabled | Active | | L | L | Х | L | L | Data in (DQ <sub>0</sub> –DQ <sub>15</sub> ) | Write | Active | | L | L | X | Н | L | Data in (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High Z | Write | Active | | L | L | Х | L | Н | Data in (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High Z | Write | Active | ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|--------------------|--------------------|--------------------------|--------------------| | 25 | CY14B104NA-ZS25XE | 51-85087 | 44-pin TSOP II (Pb-free) | Automotive-E | | | CY14B104NA-ZS25XET | | | | | 45 | CY14B104NA-BA45XE | 51-85128 | 48-ball FBGA (Pb-free) | | | | CY14B104NA-BA45XET | | | | | | CY14B104NA-ZS45XE | 51-85087 | 44-pin TSOP II (Pb-free) | | | | CY14B104NA-ZS45XET | | | | ## **Ordering Code Definitions** ## **Package Diagrams** Figure 15. 48-ball FBGA (6 × 10 × 1.2 mm) Package Outline, 51-85128 51-85128 \*H ### Package Diagrams (continued) Figure 16. 44-pin TSOP II Package Outline, 51-85087 51-85087 \*E ## **Acronyms** | Acronym | Description | | | |------------------------------------------|-----------------------------------------|--|--| | BHE | Byte High Enable | | | | BLE | Byte Low Enable | | | | CE | Chip Enable | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | EIA Electronic Industries Alliance | | | | | FBGA Fine-Pitch Ball Grid Array | | | | | HSB | HSB Hardware Store Busy | | | | I/O | Input/Output | | | | nvSRAM | nonvolatile Static Random Access Memory | | | | OE | Output Enable | | | | RoHS Restriction of Hazardous Substances | | | | | RWI Read and Write Inhibited | | | | | SRAM Static Random Access Memory | | | | | WE | Write Enable | | | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | Hz | hertz | | kHz | kilohertz | | kΩ | kilohm | | MHz | megahertz | | μΑ | microampere | | μF | microfarad | | μS | microsecond | | mA | milliampere | | ms | millisecond | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | # **Document History Page** | Document<br>Document | ocument Title: CY14B104NA, 4-Mbit (256K × 16) Automotive nvSRAM<br>ocument Number: 001-54469 | | | | | | | |----------------------|----------------------------------------------------------------------------------------------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Rev. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | *F | 5157487 | GVCH | 03/03/2016 | Changed status from Preliminary to Final. | | | | | *G | 5349257 | GVCH | 07/13/2016 | Added 44-pin TSOP II package related information in all instances across the document. Updated Ordering Information: Updated part numbers. Updated Ordering Code Definitions. Updated Package Diagrams: Added spec 51-85087 *E. Updated to new template. | | | | | *H | 5583673 | GVCH | 01/12/2017 | Updated Ordering Information: Updated part numbers. Updated to new template. | | | | | * | 6015181 | GVCH | 01/05/2018 | Updated Package Diagrams:<br>spec 51-85128 – Changed revision from *G to *H.<br>Updated to new template. | | | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless #### **Products** USB Controllers Wireless Connectivity Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch #### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU #### **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2009-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is probibiled. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the aliure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-54469 Rev. \*I Revised January 5, 2018 Page 25 of 25