# 3.3 V, 3.0 GHz Any Differential Clock IN to LVDS OUT ÷1/2/4/8, ÷2/4/8/16 Clock Divider #### Description The NB6N239S is a high–speed, low skew clock divider with two divider circuits, each having selectable clock divide ratios; $\div 1/2/4/8$ and $\div 2/4/8/16$ . Both divider circuits drive LVDS compatible outputs. (More device information on page 7). The NB6N239S is a member of the ECLinPS MAX<sup>TM</sup> family of high performance clock products. #### Features - Maximum Clock Input Frequency, 3.0 GHz (1.5 GHz with ÷1) - Input Compatibility with LVDS/LVPECL/CML/HSTL/HCSL - Rise/Fall Time 120 ps Typical - < 5 ps Typical Within Device Output Skew - Example; 622.08 MHz Input Generates 38.88 MHz to 622.08 MHz Outputs - Internal 50 Ω Termination Provided - Random Clock Jitter < 2 ps RMS - QA ÷ 1 Edge Aligned to QB ÷ n Edge - Operating Range: $V_{CC} = 3.0 \text{ V}$ to 3.465 V with GND = 0 V - Master Reset for Synchronization of Multiple Chips - V<sub>BBAC</sub> Reference Output - Synchronous Output Enable/Disable - TIA/EIA 644 Compliant - These Devices are Pb-Free and are RoHS Compliant ## ON Semiconductor® http://onsemi.com # MARKING DIAGRAM\* Bottom View QFN-16 MN SUFFIX CASE 485G A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet. Figure 1. Simplified Logic Diagram 1 Figure 2. Pinout: QFN-16 (Top View) **Table 1. PIN DESCRIPTION** | Pin | Name | I/O | Description | | | | |-----|-------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | VT | | Internal 100 $\Omega$ Center-Tapped Termination Pin for CLK and $\overline{\text{CLK}}$ . | | | | | 2 | CLK | LVDS, LVPECL, CML,<br>HCSL, HSTL Input | Noninverted Differential CLOCK Input. | | | | | 3 | CLK | LVDS, LVPECL, CML,<br>HCSL, HSTL Input | nverted Differential CLOCK Input. | | | | | 4 | V <sub>BBAC</sub> | | Output Voltage Reference for Capacitor Coupled Inputs, only. | | | | | 5 | EN* | LVCMOS/LVTTL Input | Synchronous Output Enable | | | | | 6 | SELB0* | LVCMOS/LVTTL Input | Clock Divide Select Pin | | | | | 7 | SELB1* | LVCMOS/LVTTL Input | Clock Divide Select Pin | | | | | 8 | GND | Power Supply | Negative Supply Voltage | | | | | 9 | QB | LVDS Output | Inverted Differential Output. Typically terminated with 100 $\Omega$ across differential outputs. | | | | | 10 | QB | LVDS Output | Noninverted Differential Output. Typically terminated with 100 $\Omega$ across differential outputs. | | | | | 11 | QA | LVDS Output | Inverted Differential Output. Typically terminated with 100 $\Omega$ across differential outputs. | | | | | 12 | QA | LVDS Output | Noninverted Differential Output. Typically terminated with 100 $\Omega$ across differential outputs. | | | | | 13 | V <sub>CC</sub> | Power Supply | Positive Supply Voltage. | | | | | 14 | SELA1* | LVCMOS/LVTTL Input | Clock Divide Select Pin | | | | | 15 | SELA0* | LVCMOS/LVTTL Input | Clock Divide Select Pin | | | | | 16 | MR** | LVCMOS/LVTTL Input | Master Reset Asynchronous, Default Open High, Asserted LOW | | | | | | EP | Power Supply (OPT) | The Exposed Pad on the QFN-16 package bottom is thermally connected to the die for improved heat transfer out of package. The pad is electrically connected to the die, and is recommended to be electrically and thermally connected to GND on the PC board. | | | | <sup>\*</sup>Pins will default LOW when left OPEN. \*\*Pins will default HIGH when left OPEN. Figure 3. Logic Diagram **Table 2. FUNCTION TABLE** | I | CLK | EN* | MR** | FUNCTION | |---|-------|-----|------|-----------------------------| | | X ∠ X | LHX | IΙL | Divide<br>Hold Q<br>Reset Q | Table 3. CLOCK DIVIDE SELECT, QA OUTPUTS | SELA1* | SELA0* | QA Outputs | |-------------|------------------|----------------------------------------------------------| | L<br>H<br>H | L<br>H<br>L<br>H | Divide by 1<br>Divide by 2<br>Divide by 4<br>Divide by 8 | Table 4. CLOCK DIVIDE SELECT, QB OUTPUTS | SELB1* | SELB0* | QB Outputs | |-------------|---------|-----------------------------------------------------------| | L<br>H<br>H | L H L H | Divide by 2<br>Divide by 4<br>Divide by 8<br>Divide by 16 | X = Don't Care <sup>\*</sup>Pins will default LOW when left OPEN. \*\*Pins will default HIGH when left OPEN. **Table 5. ATTRIBUTES** | Characteristics | Value | | | | | | |-----------------------------------------------------------------|---------------------------------------------------------------|---------------------------------|--|--|--|--| | Internal Input Pulldown Resistor Internal Input Pullup Resistor | | 75 kΩ<br>75 kΩ | | | | | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 1500 V<br>> 100 V<br>> 1000 V | | | | | | Moisture Sensitivity, Indefinite Time Out of D | Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1) | | | | | | | | QFN-16 | Level 1 | | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | | Transistor Count | | 370 | | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | | <sup>1.</sup> For additional Moisture Sensitivity information, refer to Application Note AND8003/D. ## **Table 6. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|-------------------------------------------------------------------------------|--------------------|--------------------------|--------------|----------| | $V_{CC}$ | Positive Mode Power Supply | GND = 0 V | | 3.6 | V | | VI | Input Voltage | GND = 0 V | $GND \le V_I \le V_{CC}$ | 3.6 | V | | I <sub>SC</sub> | Output Short Circuit Current Line-to-Line Line-to-GND TIA/EIA - 644 Compliant | | | 12<br>24 | mA<br>mA | | I <sub>BBAC</sub> | V <sub>BBAC</sub> Sink/Source Current | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | | 41.6<br>35.2 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | | 4.0 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | | | 265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. ## Table 7. DC CHARACTERISTICS, CLOCK INPUTS, LVDS OUTPUTS $(V_{CC} = 3.0 \text{ V to } 3.465 \text{ V, GND} = 0 \text{ V})$ | | | | -40°C | | 25°C | | | 85°C | | | | |------------------|------------------------------------------------------------------------------------|-----------------------|---------------------------|-----------------------|-----------------------|---------------------------|-----------------------|-----------------------|---------------------------|-----------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>CC</sub> | Power Supply Cur-<br>rent (Inputs and<br>Outputs OPEN) | | | | 35 | 45 | 55 | | | | mA | | V <sub>OH</sub> | Output HIGH<br>Voltage (Notes 2) | | | 1600 | | | 1600 | | | 1600 | mV | | V <sub>OL</sub> | Output LOW<br>Voltage (Notes 2) | 900 | | | 900 | | | 900 | | | mV | | V <sub>OD</sub> | Differential Output<br>Voltage (Figure 21) | 250 | | 450 | 250 | | 450 | 250 | | 450 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude<br>Change | 0 | | 50 | 0 | | 50 | 0 | | 50 | mV | | V <sub>OS</sub> | Offset Voltage<br>(Figure 21) | 1125 | | 1375 | 1125 | | 1375 | 1125 | | 1375 | mV | | $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude<br>Change | 0 | | 50 | 0 | | 50 | 0 | | 50 | mV | | DIFFER | ENTIAL INPUT DRI | VEN SINGLE | -ENDE | <b>D</b> (Figures 7 | , 10) | | • | • | | • | | | V <sub>th</sub> | Input Threshold<br>Reference Voltage<br>(Note 3) | 100 | | V <sub>CC</sub> – 100 | 100 | | V <sub>CC</sub> – 100 | 100 | | V <sub>CC</sub> – 100 | mV | | V <sub>IH</sub> | Single-ended Input<br>HIGH Voltage | V <sub>th</sub> + 100 | | V <sub>CC</sub> | V <sub>th</sub> + 100 | | V <sub>CC</sub> | V <sub>th</sub> + 100 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Single-ended Input<br>LOW Voltage | GND | | V <sub>th</sub> – 100 | GND | | V <sub>th</sub> – 100 | GND | | V <sub>th</sub> – 100 | mV | | $V_{BBAC}$ | Output Voltage Reference @ 100 μA | V <sub>CC</sub> -1460 | V <sub>CC</sub> -<br>1330 | V <sub>CC</sub> -1200 | V <sub>CC</sub> -1460 | V <sub>CC</sub> -<br>1340 | V <sub>CC</sub> -1200 | V <sub>CC</sub> -1460 | V <sub>CC</sub> -<br>1350 | V <sub>CC</sub> -1200 | mV | | | (Note 6)<br>V <sub>CC</sub> = | 1840 | 1970 | 2100 | 1840 | 1960 | 2100 | 1840 | 1950 | 2100 | | | DIFFER | ENTIAL INPUT DRI | VEN DIFFER | ENTIAL | LY (Figures | 8, 9, 11) (Not | te 5) | | | | | | | V <sub>IHD</sub> | Differential Input<br>HIGH Voltage | 100 | | V <sub>CC</sub> | 100 | | V <sub>CC</sub> | 100 | | V <sub>CC</sub> | mV | | V <sub>ILD</sub> | Differential Input<br>LOW Voltage | GND | | V <sub>CC</sub> - 100 | GND | | V <sub>CC</sub> – 100 | GND | | V <sub>CC</sub> – 100 | mV | | V <sub>CMR</sub> | Input Common<br>Mode Range (Dif-<br>ferential Cross-<br>point Voltage)<br>(Note 4) | 50 | | V <sub>CC</sub> - 50 | 50 | | V <sub>CC</sub> – 50 | 50 | | V <sub>CC</sub> – 50 | mV | | V <sub>ID</sub> | Differential Input Voltage (VIHD(CLK) - VILD(CLK) and (VIHD(CLK) - VILD(CLK)) | 100 | | V <sub>CC</sub> – GND | 100 | 100 | | 100 | | V <sub>CC</sub> – GND | mV | | R <sub>TIN</sub> | Internal Input Ter-<br>mination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 2. Outputs loaded with 100 $\Omega$ across LVDS outputs. - 3. $V_{th}$ is applied to the complementary input when operating in single-ended mode. - 4. VCMR<sub>MIN</sub> varies 1:1 with GND, VCMR<sub>MAX</sub> varies 1:1 with V<sub>CC</sub>. - 5. Input and output voltage swing is a single-ended measurement operating in differential mode. - 6. V<sub>BBAC</sub> used to rebias capacitor-coupled inputs only (see Figures 16 and 17). Table 8. DC CHARACTERISTICS, LVTTL/LVCMOS INPUTS ( $V_{CC} = 3.0 \text{ V}$ to 3.465 V, GND = 0 V, $T_A = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ ) | Symbol | Characteristic | Min | Тур | Max | Unit | |-----------------|-----------------------------------|------|-----|-----------------|------| | V <sub>IH</sub> | Input HIGH Voltage (LVCMOS/LVTTL) | 2.0 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage (LVCMOS/LVTTL) | GND | | 0.8 | V | | I <sub>IH</sub> | Input HIGH Current | -150 | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | -150 | | 150 | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. Table 9. AC CHARACTERISTICS $V_{CC} = 3.0 \text{ V}$ to 3.465 V; GND = 0 V (Note 7) | | | -40°C | | 25°C | | | 85°C | | | | | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|---------------|-------------------------|------------|---------------|-------------------------|------------|---------------|-------------------------|------| | Symbol | Characteristic | М | in | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>inMAX</sub> | Maximum Input CLOCK Frequency QA/QB = $(\div 2, \div 4, \div 8, \div 7)$ QA = $(\div 2, \div 4, \div 8, \div 7)$ | , | | | | 3.0<br>1.5 | | | 3.0<br>1.5 | | | GHz | | V <sub>OUTPP</sub> | $\begin{array}{ll} \text{Output Voltage Amplitude (Notes 9, 10)} \\ \text{QA}(\div2,4,8),\text{QB}(\divn) & f_{in} \leq 3.0\;\text{G} \\ \text{QA}(\div1),\text{QB}(\divn) & f_{in} \leq 1.5\;\text{G} \end{array}$ | Hz 20 | | 350<br>350 | 450<br>450 | 200<br>200 | 350<br>350 | 450<br>450 | 200<br>200 | 350<br>350 | 450<br>450 | mV | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to CLK, Output Differential @ 50 MHz | | | | 780<br>660 | 550<br>420 | | 780<br>660 | 550<br>420 | | 780<br>660 | ps | | t <sub>RR</sub> | Reset Recovery | C | ) | -90 | | 0 | -90 | | 0 | -90 | | ps | | t <sub>s</sub> | Setup Time @ 50 MHz EN, C<br>SELA/B, C | | - | -60<br>-300 | | 0<br>0 | -60<br>-300 | | 0 | -60<br>-300 | | ps | | t <sub>h</sub> | Hold Time @ 50 MHz CLK, Ī<br>CLK, SELA | | | 65<br>200 | | 150<br>700 | 65<br>200 | | 150<br>700 | 65<br>200 | | ps | | t <sub>skew</sub> | Within-Device Skew @ 50 MHz (Note Device-to-Device Skew (Note Duty Cycle Skew (Note | 8) | | 5<br>25<br>25 | 30<br>80<br>40 | | 5<br>30<br>30 | 30<br>90<br>45 | | 6<br>30<br>30 | 35<br>90<br>45 | ps | | t <sub>PW</sub> | Minimum Pulse Width | IR 55 | 50 | | | 550 | | | 550 | | | ps | | t <sub>JITTER</sub> | RMS Random Clock Jitter | | | | 2 | | | 2 | | | 2 | ps | | V <sub>INPP</sub> | Input Voltage Swing (Differential Configuration) (Note 9) | 10 | 00 | | V <sub>CC</sub><br>-GND | 100 | | V <sub>CC</sub><br>-GND | 100 | | V <sub>CC</sub><br>-GND | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times @ 50 MHz Qn, (20% – 80%) | Qn 7 | 0 | 120 | 190 | 70 | 120 | 190 | 70 | 120 | 190 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 7. Measured using a 750 mV, 50% duty cycle clock source. All loading with 100 $\Omega$ across LVDS outputs. - 8. Skew is measured between outputs under identical transitions and conditions. Duty cycle skew is defined only for differential operation - when the delays are measured from the cross point of the inputs to the cross point of the outputs. 9. Input and output voltage swing is a single–ended measurement operating in differential mode. 10. Output Voltage Amplitude (V<sub>OHCLK</sub> − V<sub>OLCLK</sub>) at input CLOCK frequency, f<sub>in</sub>. The output frequency, f<sub>out</sub>, is the input CLOCK frequency divided by n, f<sub>out</sub> = f<sub>in</sub> ÷ n. Input CLOCK frequency is ≤3.0 GHz. #### **Application Information** The NB6N239S is a high–speed, low skew clock divider with two divider circuits, each having selectable clock divide ratios; $\div 1/2/4/8$ and $\div 2/4/8/16$ . Both divider circuits drive differential LVDS compatible outputs. The internal dividers are synchronous to each other. Therefore, the common output edges are precisely aligned. The NB6N239S clock inputs can be driven by a variety of differential signal level technologies including LVDS, LVPECL, HCSL, HSTL, or CML. The differential clock input buffer employs a pair of internal 50 $\Omega$ termination resistors in a 100 $\Omega$ center–tapped configuration and accessible via the VT pin. This feature provides transmission line termination on–chip, at the receiver end, eliminating external components. The $V_{BBAC}$ reference output is recommended to be used to rebias differential or single–ended input capacitor–coupled CLOCK signals. For the capacitor–coupled CLK and/or $\overline{CLK}$ inputs, $V_{BBAC}$ should be connected to the $V_T$ pin and bypassed to ground with a 0.01 $\mu F$ capacitor. Inputs CLK and $\overline{CLK}$ must be signal driven or auto oscillation may result. The common enable (EN) is synchronous so that the internal divider flip-flops will only be enabled/disabled when the internal clock is in the LOW state. This avoids any chance of generating a runt pulse on the internal clock when the device is enabled/disabled, as can happen with an asynchronous control. The internal enable flip-flop is clocked on the falling edge of the input clock. Therefore, all associated specification limits are referenced to the negative edge of the clock input. Figure 4. Timing Diagram NOTE: On the rising edge of $\overline{\text{MR}}$ , Q goes HIGH after the first rising edge of CLK. Figure 5. Master Reset Timing Diagram Figure 6. Output Enable Timing Diagrams The $\overline{EN}$ signal will "freeze" the internal divider flip-flops on the first falling edge of CLK after its assertion. The internal divider flip-flops will maintain their state during the freeze. When $\overline{EN}$ is deasserted (LOW), and after the next falling edge of CLK, then the internal divider flip-flops will "unfreeze" and continue to their next state count with proper phase relationships. Figure 7. Differential Input Driven Single-Ended Figure 8. Differential Inputs Driven Differentially Figure 9. Differential Inputs Driven Differentially Figure 10. V<sub>th</sub> Diagram Figure 11. V<sub>CMR</sub> Diagram Figure 12. LVPECL Interface Figure 13. LVDS Interface Figure 14. Standard 50 $\Omega$ Load CML Interface Figure 15. Standard 50 $\Omega$ Load HCSL & HSTL Interface Figure 16. Capacitor–Coupled Differential Interface ( $V_T$ Connected to $V_{BBAC}$ ) Figure 17. Capacitor–Coupled Single–Ended Interface (V<sub>T</sub> Connected to V<sub>BBAC</sub>) \*VBBAC bypassed to ground with a 0.01 $\mu\text{F}$ capacitor. Figure 18. Output Voltage Amplitude (V<sub>OUTPP</sub>) versus Output Clock Frequency at 25°C (Typical) $f_{out} \; (QA/QB) = f_{in} \; \div \; n; \\ \text{For } n = 2, \, 4, \, 8, \, 16; \, f_{in} \leq 3.0 \; \text{GHz} \\ \text{For } n = 1; \, f_{in} \leq 1.5 \; \text{GHz}$ Figure 19. AC Reference Measurement Figure 20. Typical LVDS Termination for Output Driver and Device Evaluation, If Receiver Has On–chip Termination, 100 $\Omega$ Resistor is Not Needed Figure 21. LVDS Output #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|-------------------------------|-----------------------| | NB6N239SMNG | QFN-16, 3 x 3 mm<br>(Pb-Free) | 123 Units / Rail | | NB6N239SMNR2G | QFN-16, 3 x 3 mm<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices #### PACKAGE DIMENSIONS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ECLinPS and ECLinPS MAX are trademarks of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative