## BGSX44MA12



# BGSX44MA12

## 4P4T Rx Switch with MIPI RFFE Interface

#### Features

- 4P4T Receive switch
- Low Insertion Loss and high port to port Isolation up to 3.8GHz
- Low current consumption
- MIPI RFFE 2.0 compliant control interface
- External USID select pin
- Ultra low profile leadless plastic package
- RoHS and WEEE compliant package



### Application

Quadruple Receive Switch for Cellular Mobile devices. GSM/WCDMA/LTE Multimode Support including LTE Carrier Aggregation.

### **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22.

### **Block diagram**



## BGSX44MA12

4P4T Rx Switch with MIPI RFFE Interface

**Table of Contents** 

## **Table of Contents**

| Та | ble of Contents         | 1  |
|----|-------------------------|----|
| 1  | Features                | 2  |
| 2  | Product Description     | 2  |
| 3  | Maximum Ratings         | 3  |
| 4  | Operation Ranges        | 4  |
| 5  | RF Characteristics      | 5  |
| 6  | MIPI RFFE Specification | 7  |
| 7  | Application Information | 11 |
| 8  | Package Information     | 12 |



### **Product Description**

- **1** Features
  - RF CMOS 4P4T Receive switch with high linearity
  - Suitable for multi-mode LTE and WCDMA applications
  - Ultra-low insertion loss and harmonics generation
  - 0.1 to 3.8 GHz coverage
  - High port-to-port-isolation
  - Common VDD and MIPI supply for small package
  - Integrated MIPI RFFE interface operating in 1.65 to 1.95 V voltage range
  - External USID select pin
  - Leadless and halogen free package ATSLP-12-12 with lateral size of 1.6 mm x 1.6 mm and thickness of 0.6 mm
  - High EMI robustness
  - RoHS and WEEE compliant package



## 2 Product Description

The BGSX44MA12 RF CMOS switch is specifically designed for LTE and WCDMA Receive path applications. This 4P4T offers low insertion loss and low harmonic generation.

The switch is controlled via a MIPI RFFE controller. The on-chip controller allows power-supply voltages from 1.65 to 1.95 V. The BGSX44MA12 RF Switch is manufactured in Infineon's patented MOS technology, offering the performance of GaAs with the economy and integration of conventional CMOS including the inherent higher ESD robustness. The device has a very small size of only 1.6 x 1.6 mm<sup>2</sup> and a maximum thickness of 0.6 mm.

| Product Name | Marking | Package     |
|--------------|---------|-------------|
| BGSX44MA12   | X4      | ATSLP-12-12 |







### **Maximum Ratings**





## 3 Maximum Ratings

| Parameter                                  | Symbol               |           | Values |          | Unit | Note / Test Condition      |  |
|--------------------------------------------|----------------------|-----------|--------|----------|------|----------------------------|--|
|                                            |                      | Min. Typ. |        | Max.     |      |                            |  |
| Frequency Range                            | f                    | 0.1       | _      | 3.8      | GHz  | 1)                         |  |
| Chip & RFFE Supply voltage                 | V <sub>DD</sub>      | -0.5      | _      | 2.2      | V    | -                          |  |
| Storage temperature range                  | T <sub>STG</sub>     | -55       | -      | 150      | °C   | -                          |  |
| Junction temperature                       | Tj                   | -         | -      | 125      | °C   | -                          |  |
| RF input power at all RF ports             | P <sub>RF</sub>      | -         | -      | 28       | dBm  | CW                         |  |
| ESD capability, CDM <sup>2)</sup>          | V <sub>ESD_CDM</sub> | -         | -      | Class C3 |      | All pins                   |  |
| ESD capability, HBM <sup>3)</sup>          | V <sub>ESD_HBM</sub> | -         | -      | Class 2  |      | All pins                   |  |
| ESD capability, system level <sup>4)</sup> | V <sub>ESD_RF</sub>  | -8        | -      | +8       | kV   | RF versus system GND, with |  |
|                                            |                      |           |        |          |      | 27 nH shunt inductor       |  |
|                                            |                      | -6        | -      | +6       | kV   | RF versus system GND, with |  |
|                                            |                      |           |        |          |      | 56 nH shunt inductor       |  |

#### **Table 1: Maximum Ratings, Table I** at $T_A = 25 \,^{\circ}$ C, unless otherwise specified

 $^{1)}$  There is also a DC connection between switched paths. The DC voltage at RF ports  $V_{\text{RFDC}}$  has to be 0V.

<sup>2)</sup> Field-Induced Charged-Device Model ANSI/ESDA/JEDEC JS-002. Simulates charging/discharging events that occur in production equipment and processes. Potential for CDM ESD events occurs whenever there is metal-to-metal contact in manufacturing. <sup>3)</sup>ANSI/ESDA/JEDEC JS-001 (R=1.5 k $\Omega$ , C=100 pF).

<sup>4)</sup> IEC 61000-4-2 (R=330 Ω, C=150 pF), contact discharge.



#### **Operation Ranges**

#### Table 2: Maximum Ratings, Table II at $T_A = 25$ °C, unless otherwise specified

| Parameter                   | Symbol              |           | Values |                      | Unit | Note / Test Condition         |  |  |
|-----------------------------|---------------------|-----------|--------|----------------------|------|-------------------------------|--|--|
|                             |                     | Min. Typ. |        | Max.                 | 1    |                               |  |  |
| Maximum DC-voltage on RF-   | V <sub>RFDC</sub>   | 0         | -      | 0                    | V    | No DC voltages allowed on RF- |  |  |
| Ports and RF-Ground         |                     |           |        |                      |      | Ports                         |  |  |
| RFFE Control Voltage Levels | V <sub>SCLK</sub> , | -0.7      | -      | V <sub>DD</sub> +0.7 | V    | -                             |  |  |
|                             | V <sub>SDATA</sub>  |           |        | (max.                |      |                               |  |  |
|                             |                     |           |        | 2.2)                 |      |                               |  |  |

Warning: Stresses above the max. values listed here may cause permanent damage to the device. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. Exposure to conditions at or below absolute maximum rating but above the specified maximum operation conditions may affect device reliability and life time. Functionality of the device might not be given under these conditions.

## **4** Operation Ranges

#### **Table 3: Operation Ranges**

| Parameter                                    | Symbol            |                     | Values |                     | Unit | Note / Test Condition     |  |  |
|----------------------------------------------|-------------------|---------------------|--------|---------------------|------|---------------------------|--|--|
|                                              |                   | Min.                | Тур.   | Max.                |      |                           |  |  |
| Chip & RFFE Supply voltage <sup>1)</sup>     | V <sub>DD</sub>   | 1.65                | 1.8    | 1.95                | V    | -                         |  |  |
| Chip & RFFE supply current <sup>2)</sup>     | I <sub>DD</sub>   | -                   | 80     | 210                 | μA   | -                         |  |  |
| Supply current in standby mode <sup>2)</sup> | I <sub>DD</sub>   | -                   | 3.5    | 10                  | μA   | Default or low-power mode |  |  |
| RFFE input high voltage <sup>3)</sup>        | V <sub>IH</sub>   | 0.7*V <sub>DD</sub> | -      | V <sub>DD</sub>     | V    | -                         |  |  |
| RFFE input low voltage <sup>3)</sup>         | V <sub>IL</sub>   | 0                   | -      | 0.3*V <sub>DD</sub> | V    | -                         |  |  |
| RFFE output high voltage <sup>3)</sup>       | V <sub>OH</sub>   | 0.8*V <sub>DD</sub> | -      | V <sub>DD</sub>     | V    | -                         |  |  |
| RFFE output low voltage <sup>3)</sup>        | V <sub>OL</sub>   | 0                   | -      | 0.2*V <sub>DD</sub> | V    | -                         |  |  |
| RFFE control input capacitance               | C <sub>Ctrl</sub> | -                   | -      | 2                   | pF   | -                         |  |  |
| Ambient temperature                          | T <sub>A</sub>    | -40                 | 25     | 85                  | °C   | -                         |  |  |

<sup>1)</sup>Bypass capacitor 1nF - 10nF

<sup>2)</sup> $T_A = -40 \text{ °C} \dots 85 \text{ °C}, V_{DD} = 1.65 \dots 1.95 \text{ V}$ 

<sup>3)</sup>SCLK and SDATA

#### Table 4: RF Input Power

| Parameter                    | Symbol          | Values |      | Unit | Note / Test Condition |   |
|------------------------------|-----------------|--------|------|------|-----------------------|---|
|                              |                 | Min.   | Тур. | Max. |                       |   |
| RF input power(50 $\Omega$ ) | P <sub>RF</sub> | -      | -    | 25   | dBm                   | - |



**RF** Characteristics

## **5 RF Characteristics**

**Table 5: RF Characteristics**<sup>1)</sup> at T<sub>A</sub> = -40 °C .. 85 °C, P<sub>IN</sub> = 0 dBm, Supply Voltage V<sub>DD</sub>= 1.65V .. 1.95V, unless otherwise specified

| Parameter                                           | Symbol                 |      | Values    |      | Unit | Note / Test Condition |  |
|-----------------------------------------------------|------------------------|------|-----------|------|------|-----------------------|--|
|                                                     |                        | Min. | Typ. Max. |      |      |                       |  |
| Insertion Loss at T <sub>A</sub> = 25 $^{\circ}$ C, | V <sub>DD</sub> = 1.8V |      | 1         |      | H    |                       |  |
| All RFIN/RFOUT ports                                |                        | -    | 0.45      | 0.55 | dB   | 699 to 960MHz         |  |
| except                                              |                        | -    | 0.60      | 0.70 | dB   | 1710 to 2200MHz       |  |
| RFIN1,2/RFOUT2                                      | IL                     | -    | 0.70      | 0.80 | dB   | 2300 to 2700MHz       |  |
| RFIN3,4/RFOUT4                                      |                        | -    | 0.80      | 1.00 | dB   | 3400 to 3800MHz       |  |
|                                                     |                        | -    | 0.45      | 0.55 | dB   | 699 to 960MHz         |  |
| RFIN1,2/RFOUT2                                      |                        | -    | 0.60      | 0.80 | dB   | 1710 to 2200MHz       |  |
| RFIN3,4/RFOUT4                                      | IL                     | -    | 0.75      | 0.90 | dB   | 2300 to 2700MHz       |  |
|                                                     |                        | -    | 0.90      | 1.20 | dB   | 3400 to 3800MHz       |  |
| Insertion Loss                                      | I                      | 1    | 1         | 1    | 1    |                       |  |
| All RFIN/RFOUT ports                                |                        | -    | 0.45      | 0.60 | dB   | 699 to 960MHz         |  |
| except                                              |                        | -    | 0.60      | 0.80 | dB   | 1710 to 2200MHz       |  |
| RFIN1,2/RFOUT2                                      | IL                     | -    | 0.70      | 0.90 | dB   | 2300 to 2700MHz       |  |
| RFIN3,4/RFOUT4                                      |                        | -    | 0.90      | 1.10 | dB   | 3400 to 3800MHz       |  |
|                                                     | IL                     | -    | 0.45      | 0.60 | dB   | 699 to 960MHz         |  |
| RFIN1,2/RFOUT2                                      |                        | -    | 0.60      | 0.85 | dB   | 1710 to 2200MHz       |  |
| RFIN3,4/RFOUT4                                      |                        | -    | 0.75      | 1.00 | dB   | 2300 to 2700MHz       |  |
|                                                     |                        | -    | 1.00      | 1.30 | dB   | 3400 to 3800MHz       |  |
| Return Loss                                         | I                      |      | ¥         |      |      |                       |  |
|                                                     |                        | 19   | 23        | -    | dB   | 699 to 960MHz         |  |
|                                                     |                        | 12   | 17        | -    | dB   | 1710 to 2200MHz       |  |
| All RFIN/RFOUT ports                                | RL                     | 11   | 15        | -    | dB   | 2300 to 2700MHz       |  |
|                                                     |                        | 7.5  | 11        | -    | dB   | 3400 to 3800MHz       |  |
| Isolation                                           | 1                      |      |           |      |      |                       |  |
|                                                     |                        | 36   | 46        | -    | dB   | 699 to 960MHz         |  |
|                                                     |                        | 31   | 40        | -    | dB   | 1710 to 2200MHz       |  |
| All RFIN/RFOUT ports                                | ISO                    | 29   | 38        | -    | dB   | 2300 to 2700MHz       |  |
|                                                     |                        | 25   | 36        | -    | dB   | 3400 to 3800MHz       |  |

<sup>1)</sup>Measured on application board without any external matching components



### **RF** Characteristics

**Table 6: RF Characteristics**<sup>1)</sup> at T<sub>A</sub> = -40 °C ... 85 °C, P<sub>IN</sub> = 0 dBm, Supply Voltage V<sub>DD</sub>= 1.65V ... 1.95V, unless otherwise specified

| Parameter                          | Symbol            | ymbol Values |                |     | Unit    | Note / Test Condition               |  |  |
|------------------------------------|-------------------|--------------|----------------|-----|---------|-------------------------------------|--|--|
|                                    |                   | Min.         | Min. Typ. Max. |     |         |                                     |  |  |
| Harmonic Generation up to 12.75 G  | iHz               |              | •              |     | 1       |                                     |  |  |
| All RFIN/RFOUT ports, H2           | P <sub>Harm</sub> | -            | -105           | -95 | dBc     | 15 dBm, 50 Ω, CW Mode               |  |  |
| All RFIN/RFOUT ports, H3           | P <sub>Harm</sub> | -            | -95            | -90 | dBc     | 15 dBm, 50 Ω, CW Mode               |  |  |
| Intermodulation Distortion in Rx B | and               |              |                |     |         |                                     |  |  |
| 2nd order input refered intercept  | IIP2              | 100          | 115            |     | dBm     |                                     |  |  |
| point (all Ports)                  |                   | 100          | 115            | -   | UDIII   | Tx = 20 dBm,                        |  |  |
| 3rd order input refered intercept  | IIP3              | 55           | 61             |     | dBm     | Interferer = 0 dBm, $50\Omega$      |  |  |
| point (all Ports)                  | 115               | 55           | 01             | -   | UDIII   |                                     |  |  |
| Switching Time <sup>2)</sup>       |                   |              | ·              |     |         | -                                   |  |  |
|                                    | 4                 |              | 2 5            | 4   |         | 50 % last SCLK falling edge to 90 % |  |  |
| MIPI to RF time                    | t <sub>INT</sub>  | -            | 2.5            | 4   | $\mu$ s | ON, see Fig. 2                      |  |  |
| Power up settling time             | t <sub>PUP</sub>  | -            | 10             | 25  | μs      | After power down mode               |  |  |

<sup>1)</sup>Measured on application board without any external matching components

 $^{2)}$  Do not change switch state during first 10  $\mu s$  of power-up



Figure 2: MIPI to RF Time



### **MIPI RFFE Specification**

## 6 MIPI RFFE Specification

All sequences are implemented according to the 'MIPI Alliance Specification for RF Front-End Control Interface' document version 2.0 - 25. September 2014.

#### **Table 7: MIPI Features**

| Feature                                         | Supported | Comment                                        |
|-------------------------------------------------|-----------|------------------------------------------------|
| MIPI RFFE 2.0 standard                          | Yes       |                                                |
| Register read and write command sequence        | Yes       |                                                |
| Extended register read and write command se-    | Yes       |                                                |
| quence                                          |           |                                                |
| Support for standard frequency range operations | Yes       | Up to 26 MHz for read and write                |
| for SCLK                                        |           |                                                |
| Support for extended frequency range operations | Yes       | Up to 52 MHz for write                         |
| for SCLK                                        |           |                                                |
| Half speed read                                 | Yes       |                                                |
| Full speed read                                 | Yes       |                                                |
| Full speed write                                | Yes       |                                                |
| Programmable Group SID                          | Yes       |                                                |
| Programmable USID                               | Yes       | Support for three registers write and extended |
|                                                 |           | write sequences & extended register write with |
|                                                 |           | EXT_PRODUCT_ID                                 |
| Trigger functionality                           | Yes       |                                                |
| Broadcast / GSID write to PM TRIG register      | Yes       |                                                |
| Reset                                           | Yes       | Via VDD, PM TRIG or software register          |
| Status / error sum register                     | Yes       |                                                |
| Extended product ID register                    | Yes       |                                                |
| Revision ID register                            | Yes       |                                                |
| Group SID register                              | Yes       |                                                |
| USID select pin                                 | Yes       | External pin for changing USID:                |
|                                                 |           | USID_SEL=0 $\rightarrow$ 1010                  |
|                                                 |           | USID_SEL=1 $\rightarrow$ 1011                  |
| USID selection via SDATA / SCLK swap feature    | No        |                                                |

#### Table 8: Startup Behavior

| Feature          | State     | Comment                                                            |
|------------------|-----------|--------------------------------------------------------------------|
| Power status     | Low power | Lower power mode after start-up                                    |
| Trigger function | Enabled   | Enabled after start-up. Programmable via behavior control register |



### **MIPI RFFE Specification**

### Table 9: Register Mapping, Table I

| Register<br>Address | Register Name | Data<br>Bits | Function                      | Description                                                                                                                                                                                                            | Default    | Broadcast_ID<br>Support | Trigger<br>Support | R/W |
|---------------------|---------------|--------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------|--------------------|-----|
| 0x01                | REGISTER_1    | 7:0          | MODE_CTRL                     | RFIN 1 & 2 control                                                                                                                                                                                                     | 00000000   | No                      | Trigger1           | R/W |
| 0x02                | REGISTER_2    | 7:0          | MODE_CTRL                     | RFIN 3 & 4 control                                                                                                                                                                                                     | 00000000   | No                      | Trigger1           | R/W |
| 0x1C                | PM_TRIG       | 7            | PWR_MODE(1), Operation Mode   | 0: Normal operation (ACTIVE)                                                                                                                                                                                           | 1          | Yes                     | No                 | R/W |
|                     |               |              |                               | 1: Low Power Mode (LOW POWER)                                                                                                                                                                                          | 1          |                         |                    |     |
|                     |               | 6            | PWR_MODE(0), State Bit Vector | 0: No action (ACTIVE)                                                                                                                                                                                                  | 0          |                         |                    |     |
|                     |               |              |                               | 1: Powered Reset (STARTUP to ACTIVE to LOW POWER)                                                                                                                                                                      |            |                         |                    |     |
|                     |               | 5            | TRIGGER_MASK_2                | 0: Data masked (held in shadow REG)                                                                                                                                                                                    | 0          | No                      |                    |     |
|                     |               |              |                               | 1: Data not masked (ready for transfer to active REG)                                                                                                                                                                  |            |                         |                    |     |
|                     |               | 4            | TRIGGER_MASK_1                | 0: Data masked (held in shadow REG)                                                                                                                                                                                    | 0          |                         |                    |     |
|                     |               |              |                               | 1: Data not masked (ready for transfer to active REG)                                                                                                                                                                  |            |                         |                    |     |
|                     |               | 3            | TRIGGER_MASK_0                | 0: Data masked (held in shadow REG)                                                                                                                                                                                    | 0          |                         |                    |     |
|                     |               |              |                               | 1: Data not masked (ready for transfer to active REG)                                                                                                                                                                  |            |                         |                    |     |
|                     |               | 2            | TRIGGER_2                     | 0: No action (data held in shadow REG)                                                                                                                                                                                 | 0          | Yes                     |                    |     |
|                     |               |              |                               | 1: Data transferred to active REG                                                                                                                                                                                      | 1          |                         |                    |     |
|                     |               | 1            | TRIGGER_1                     | 0: No action (data held in shadow REG)                                                                                                                                                                                 | 0          |                         |                    |     |
|                     |               |              |                               | 1: Data transferred to active REG                                                                                                                                                                                      | 1          |                         |                    |     |
|                     |               | 0            | TRIGGER_0                     | 0: No action (data held in shadow REG)                                                                                                                                                                                 | 0          |                         |                    |     |
|                     |               |              |                               | 1: Data transferred to active REG                                                                                                                                                                                      |            |                         |                    |     |
| 0x1D                | PRODUCT_ID    | 7:0          | PRODUCT_ID                    | This is a read-only register. However,<br>during the programming of the USID a<br>write command sequence is performed<br>on this register, even though the write<br>does not change its value.                         | 11100110   | No                      | No                 | R   |
| 0x1E                | MAN_ID        | 7:0          | MANUFACTURER_ID [7:0]         | This is a read-only register. However,<br>during the programming of the USID, a<br>write command sequence is performed<br>on this register, even though the write<br>does not change its value.                        | 00011010   | No                      | No                 | R   |
| 0x1F                | MAN_USID      | 7:6          | RESERVED                      | Reserved for future use                                                                                                                                                                                                | 00         | No                      | No                 | R   |
|                     |               | 5:4          | MANUFACTURER_ID [9:8]         | These bits are read-only. However, dur-<br>ing the programming of the USID, a<br>write command sequence is performed<br>on this register even though the write<br>does not change its value.                           | 01         |                         |                    |     |
|                     |               | 3:0          | USID[3:0]                     | Programmable USID. Performing a<br>write to this register using the de-<br>scribed programming sequences will<br>program the USID in devices support-<br>ing this feature. These bits store the<br>USID of the device. | See Tab. 7 | No                      | No                 | R/W |



### **MIPI RFFE Specification**

### Table 10: Register Mapping, Table II

| Register<br>Address | Register Name  | Data<br>Bits | Function                 | Description                                                                                                            | Default  | Broadcast_ID<br>Support | Trigger<br>Support | R/W |
|---------------------|----------------|--------------|--------------------------|------------------------------------------------------------------------------------------------------------------------|----------|-------------------------|--------------------|-----|
| 0x20                | EXT_PRODUCT_ID | 7:0          | RESERVED                 | Extension to PRODUCT_ID register 0x1D                                                                                  | 00000000 | No                      | No                 | R   |
| 0x21                | REV_ID         | 7:4          | MAIN_REVISION            | Packaged switch revision ID                                                                                            | 0000     | No                      | No                 | R   |
|                     |                | 3:0          | SUB_REVISION             | Packaged switch sub-revision ID                                                                                        | 0001     |                         |                    |     |
| 0x22                | GSID           | 7:4          | GSID0[3:0]               | Primary Group Slave ID.                                                                                                | 0000     | No                      | No                 | R/W |
|                     |                | 3:0          | RESERVED                 | Reserved for secondary Group Slave ID.                                                                                 | 0000     |                         |                    |     |
| 0x23                | UDR_RST        | 7            | UDR_RST                  | Reset all configurable non-RFFE Re-<br>served registers to default values.<br>0: Normal operation<br>1: Software reset | 0        | Yes                     | No                 | R/W |
|                     |                | 6:0          | RESERVED                 | Reserved for future use                                                                                                | 0000000  |                         |                    |     |
| 0x24                | ERR_SUM        | 7            | RESERVED                 | Reserved for future use                                                                                                | 0        | No                      | No                 | R   |
|                     |                | 6            | COMMAND_FRAME_PARITY_ERR | Command Sequence received with par-<br>ity error — discard command.                                                    | 0        |                         |                    |     |
|                     |                | 5            | COMMAND_LENGTH_ERR       | Command length error.                                                                                                  | 0        |                         |                    |     |
|                     |                | 4            | ADDRESS_FRAME_PARITY_ERR | Address frame with parity error.                                                                                       | 0        |                         |                    |     |
|                     |                | 3            | DATA_FRAME_PARITY_ERR    | Data frame with parity error.                                                                                          | 0        |                         |                    |     |
|                     |                | 2            | READ_UNUSED_REG          | Read command to an invalid address.                                                                                    | 0        |                         |                    |     |
|                     |                | 1            | WRITE_UNUSED_REG         | Write command to an invalid address.                                                                                   | 0        |                         |                    |     |
|                     |                | 0            | BID_GID_ERR              | Read command with a BROADCAST_ID or GROUP_ID.                                                                          | 0        |                         |                    |     |



### **MIPI RFFE Specification**

### Table 11: Modes of Operation (Truth Table)

|       |                  | REGISTER_1 Bits |    |    |         |          |    |    |    |
|-------|------------------|-----------------|----|----|---------|----------|----|----|----|
| State | Mode             | D7              | D6 | D5 | D4      | D3       | D2 | D1 | DO |
| 1     | RFIN1-RFOUT1 ISO | х               | x  | x  | x       | x        | x  | x  | 0  |
| 2     | RFIN1-RFOUT1     | х               | х  | x  | x       | x        | x  | х  | 1  |
| 3     | RFIN1-RFOUT2 ISO | х               | x  | x  | x       | x        | x  | 0  | x  |
| 4     | RFIN1-RFOUT2     | х               | х  | x  | x       | x        | x  | 1  | x  |
| 5     | RFIN1-RFOUT3 ISO | х               | х  | x  | x       | x        | 0  | х  | x  |
| 6     | RFIN1-RFOUT3     | х               | х  | x  | x       | x        | 1  | x  | x  |
| 7     | RFIN1-RFOUT4 ISO | х               | x  | x  | x       | 0        | x  | х  | x  |
| 8     | RFIN1-RFOUT4     | х               | х  | x  | x       | 1        | x  | х  | x  |
| 9     | RFIN2-RFOUT1 ISO | х               | х  | x  | 0       | x        | x  | x  | x  |
| 10    | RFIN2-RFOUT1     | х               | х  | x  | 1       | x        | x  | х  | x  |
| 11    | RFIN2-RFOUT2 ISO | х               | х  | 0  | x       | x        | x  | x  | x  |
| 12    | RFIN2-RFOUT2     | х               | х  | 1  | x       | x        | x  | x  | x  |
| 13    | RFIN2-RFOUT3 ISO | х               | 0  | x  | x       | x        | x  | х  | x  |
| 14    | RFIN2-RFOUT3     | х               | 1  | x  | x       | x        | x  | x  | x  |
| 15    | RFIN2-RFOUT4 ISO | 0               | х  | x  | x       | x        | x  | х  | x  |
| 16    | RFIN2-RFOUT4     | 1               | х  | x  | x       | x        | x  | х  | x  |
|       |                  |                 |    |    | REGISTE | R_2 Bits |    |    |    |
| State | Mode             | D7              | D6 | D5 | D4      | D3       | D2 | D1 | DO |
| 1     | RFIN3-RFOUT1 ISO | х               | х  | x  | x       | x        | x  | х  | 0  |
| 2     | RFIN3-RFOUT1     | х               | x  | x  | x       | x        | x  | x  | 1  |
| 3     | RFIN3-RFOUT2 ISO | х               | x  | x  | x       | x        | x  | 0  | x  |
| 4     | RFIN3-RFOUT2     | х               | x  | x  | x       | x        | x  | 1  | x  |
| 5     | RFIN3-RFOUT3 ISO | х               | x  | x  | x       | x        | 0  | x  | x  |
| 6     | RFIN3-RFOUT3     | х               | x  | x  | x       | x        | 1  | x  | x  |
| 7     | RFIN3-RFOUT4 ISO | х               | x  | x  | x       | 0        | x  | х  | x  |
| 8     | RFIN3-RFOUT4     | х               | x  | x  | x       | 1        | x  | х  | x  |
| 9     | RFIN4-RFOUT1 ISO | х               | х  | x  | 0       | x        | x  | x  | x  |
| 10    | RFIN4-RFOUT1     | Х               | х  | х  | 1       | х        | х  | х  | x  |
| 11    | RFIN4-RFOUT2 ISO | Х               | х  | 0  | x       | x        | x  | х  | x  |
| 12    | RFIN4-RFOUT2     | Х               | x  | 1  | x       | x        | x  | x  | x  |
| 13    | RFIN4-RFOUT3 ISO | Х               | 0  | х  | x       | х        | х  | х  | x  |
| 14    | RFIN4-RFOUT3     | Х               | 1  | x  | x       | x        | x  | x  | x  |
| 15    | RFIN4-RFOUT4 ISO | 0               | х  | х  | x       | x        | х  | х  | x  |
|       |                  |                 | -  | 1  |         | 1        | 1  | i  | 1  |



Application Information

## 7 Application Information

### **Pin Configuration and Function**



Figure 3: BGSX44MA12 Pin Configuration (top view)

### Table 12: Pin Definition and Function

| Pin No. | Name     | Function                                             |
|---------|----------|------------------------------------------------------|
| 1       | USID_SEL | MIPI USID select pin (to be connected to VDD or GND) |
| 2       | RFOUT3   | RFout port 3                                         |
| 3       | RFOUT4   | RFout port 4                                         |
| 4       | RFIN4    | RFin port 4                                          |
| 5       | RFIN3    | RFin port 3                                          |
| 6       | RFIN2    | RFin port 2                                          |
| 7       | RFIN1    | RFin port 1                                          |
| 8       | RFOUT2   | RFout port 2                                         |
| 9       | RFOUT1   | RFout port 1                                         |
| 10      | VDD      | Common VDD & MIPI supply                             |
| 11      | SCLK     | MIPI RFFE clock                                      |
| 12      | SDATA    | MIPI RFFE data                                       |
| 13      | GND      | Common ground                                        |

### BGSX44MA12

### 4P4T Rx Switch with MIPI RFFE Interface



Package Information

## 8 Package Information



Figure 4: ATSLP-12-12 Package Outline (top, side and bottom views)



Figure 5: Marking Specification (top view)



### Package Information

| Table 13: | Table 13: Year date code marking - digit "Y" |      |     |      |     |  |  |
|-----------|----------------------------------------------|------|-----|------|-----|--|--|
| Year      | "Y"                                          | Year | "Y" | Year | "Y" |  |  |
| 2010      | 0                                            | 2020 | 0   | 2030 | 0   |  |  |
| 2011      | 1                                            | 2021 | 1   | 2031 | 1   |  |  |
| 2012      | 2                                            | 2022 | 2   | 2032 | 2   |  |  |
| 2013      | 3                                            | 2023 | 3   | 2033 | 3   |  |  |
| 2014      | 4                                            | 2024 | 4   | 2034 | 4   |  |  |
| 2015      | 5                                            | 2025 | 5   | 2035 | 5   |  |  |
| 2016      | 6                                            | 2026 | 6   | 2036 | 6   |  |  |
| 2017      | 7                                            | 2027 | 7   | 2037 | 7   |  |  |
| 2018      | 8                                            | 2028 | 8   | 2038 | 8   |  |  |
| 2019      | 9                                            | 2029 | 9   | 2039 | 9   |  |  |

### Table 13: Year date code marking - digit "Y"

### Table 14: Week date code marking - digit "W"

| Week | "W" | Week | "W" | Week | "W" | Week | "W" | Week | "W" |
|------|-----|------|-----|------|-----|------|-----|------|-----|
| 1    | А   | 12   | Ν   | 23   | 4   | 34   | h   | 45   | v   |
| 2    | В   | 13   | Р   | 24   | 5   | 35   | j   | 46   | x   |
| 3    | С   | 14   | Q   | 25   | 6   | 36   | k   | 47   | у   |
| 4    | D   | 15   | R   | 26   | 7   | 37   | l   | 48   | z   |
| 5    | E   | 16   | S   | 27   | а   | 38   | n   | 49   | 8   |
| 6    | F   | 17   | Т   | 28   | b   | 39   | р   | 50   | 9   |
| 7    | G   | 18   | U   | 29   | с   | 40   | q   | 51   | 2   |
| 8    | н   | 19   | V   | 30   | d   | 41   | r   | 52   | 3   |
| 9    | J   | 20   | W   | 31   | e   | 42   | S   |      |     |
| 10   | к   | 21   | Y   | 32   | f   | 43   | t   |      |     |
| 11   | L   | 22   | Z   | 33   | g   | 44   | u   |      |     |



### **Package Information**



Figure 6: Footprint Recommendation



Figure 7: ATSLP-12-12 Carrier Tape



| <b>Revision History</b> |                                                      |  |  |  |  |  |  |
|-------------------------|------------------------------------------------------|--|--|--|--|--|--|
| Revision v2.1 - 20      | 18-04-26                                             |  |  |  |  |  |  |
| Page or Item            | tem Subjects (major changes since previous revision) |  |  |  |  |  |  |
| Revision 2.2, 201       | 8-05-28                                              |  |  |  |  |  |  |
| 3                       | Maximum Ratings updated in Table 1                   |  |  |  |  |  |  |
|                         |                                                      |  |  |  |  |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2018-05-28 Published by Infineon Technologies AG 81726 Munich, Germany

© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.