# 747-47-47 # EZ-BT™ WICED® Module # **General Description** The CYBT-423028-02 is a dual-mode Bluetooth® BR/EDR and Low Energy (BLE) wireless module solution. The CYBT-423028-02 includes onboard crystal oscillators, passive components, and the Cypress CYW20719 silicon device. The CYBT-423028-02 supports a number of peripheral functions (ADC, PWM), as well as multiple serial communication protocols (UART, SPI, I $^2$ C, I $^2$ S/PCM). The CYBT-423028-02 includes a royalty-free BLE stack compatible with Bluetooth 5.0 in a small 11.0 × 11.0 × 1.70mm module form-factor. The CYBT-423028-02 includes an integrated chip antenna, is qulaified by Bluetooth SIG, and includes regulatory certification approval for FCC, ISED, MIC, and CE. # **Module Description** - Module size: 11.00 mm × 11.00 mm × 1.70 mm - Complies with Bluetooth Core Specification version 5.0 and includes support for BR, EDR 2/3 Mbps, eSCO, BLE, and LE 2 Mbps features. - □ QDID: TBD - Declaration ID: TBD - Certified to FCC, ISED, MIC, and CE standards - 1024-KB flash memory, 512-KB SRAM memory - Extended Industrial temperature range: -30 °C to +85 °C - Integrated ARM Cortex-M4 microprocessor core with floating point unit (FPU) #### **RF Characteristics** - Maximum TX output power: +4.0 dbm - RX Receive Sensitivity: -95.5 dbm - Received signal strength indicator (RSSI) with 1-dB resolution #### **Power Consumption** - TX current consumption - □ BLE silicon: 5.6 mA (MCU + radio only, 0 dbm) - RX current consumption - □ Bluetooth silicon: 5.9 mA (MCU + radio only) - Cypress CYW20719 silicon low power mode support - PDS: 61 μA with 512 KB SRAM retention - □ SDS: 1.6 uA - □ HIDOFF (External Interrupt): 400 nA ### **Functional Capabilities** - 1x ADC with (10-bit ENoB for DC measurement and 12-bit ENoB for Audio measurement) with 11 channels. - 1x HCI UART for programming and HCI - 1x peripheral UART (PUART) - 2x SPI (master or slave mode) blocks (SPI, Quad SPI, and MIPI DBI-C) - 1x I<sup>2</sup>C master/slave and 1x I<sup>2</sup>C master only - I<sup>2</sup>S/PCM audio interfaces - Up to 6 16-bit PWMs - Watchdog Timer - Bluetooth Basic Rate (BR) and Enhanced Data Rate (EDR) Support - BLE protocol stack supporting generic access profile (GAP) Central, Peripheral, or Broadcaster roles - Hardware Security Engine #### **Benefits** CYBT-423028-02 is fully integrated and certified solution that provides all necessary components required to operate Bluetooth communication standards. - Proven hardware design ready to use - Ultra-flexible supermux I/O designs allows maximum flexibility for GPIO function assignment - Large non-volatile memory for complex application development - Over-the-air update capable for development or field updates - Bluetooth SIG qualified with QDID and Declaration ID - WICED<sup>TM</sup> Studio provides an easy-to-use integrated design environment (IDE) to configure, develop, program, and test your Bluetooth application Cypress Semiconductor Corporation Document Number: 002-23238 Rev. \*\* #### More Information Cypress provides a wealth of data at www.cypress.com to help you to select the right module for your design, and to help you to quickly and effectively integrate the module into your design. #### References - Overview: EZ-BLE/EZ-BT Module Portfolio, Module Roadmap - Development Kits: - □ CYBT-423028-EVAL, CYBT-423028-02 Evaluation Board - □ CYW920719Q40EVB-01, Evaluation Kit for CYW20719 silicon device - Test and Debug Tools: - ☐ CYSmart, Bluetooth® LE Test and Debug Tool (Windows) - □ CYSmart Mobile, Bluetooth® LE Test and Debug Tool (Android/iOS Mobile App) - Knowledge Base Article - □ KBA97095 EZ-BLE™ Module Placement - □ KBA213976 FAQ for BLE and Regulatory Certifications with EZ-BLE modules - □ KBA210802 Queries on BLE Qualification and Declaration Processes - □ KBA218122 3D Model Files for EZ-BLE/EZ-BT Modules # **Development Environments** Wireless Connectivity for Embedded Devices (WICED) Studio Software Development Kit (SDK) Cypress' WICED<sup>®</sup> (Wireless Connectivity for Embedded Devices) is a full-featured platform with proven Software Development Kits (SDKs) and turnkey hardware solutions from partners to readily enable Wi-Fi and Bluetooth® connectivity in system design. WICED Studio is the only SDK for the Internet of Things (IoT) that combines Wi-Fi and Bluetooth into a single integrated development environment. In addition to providing WICED APIs and an application framework designed to abstract complexity, WICED Studio also leverages many common industry standards. #### **Technical Support** - Cypress Community: Whether you're a customer, partner or a developer interested in the latest Cypress innovations, the Cypress Developer Community offers you a place to learn, share and engage with both Cypress experts and other embedded engineers around the world. - Frequently Asked Questions (FAQs): Learn more about our Bluetooth ECO System. - Visit our support page and create a technical support case or contact a local sales representatives. If you are in the United States, you can talk to our technical support team by calling our toll-free number: +1-800-541-4736. Select option 2 at the prompt. **Contents** | Overview | 4 | |----------------------------------------------|----| | Functional Block Diagram | 4 | | Module Description | 4 | | Pad Connection Interface | 6 | | Recommended Host PCB Layout | 7 | | Module Connections | 9 | | Connections and Optional External Components | | | Power Connections (VDD) | | | External Reset (XRES) | | | HCI UART Connections | | | External Component Recommendation | 12 | | Critical Components List | 14 | | Antenna Design | | | Bluetooth Baseband Core | | | BQB and Regulatory Testing Support | | | Power Management Unit | | | Integrated Radio Transceiver | | | Transmitter Path | | | Receiver Path | | | Local Oscillator | | | Microcontroller Unit | | | External Reset | | | Peripheral and Communication Interfaces | | | I2C | | | HCI UART Interface | | | Peripheral UART Interface | | | Serial Peripheral Interface | | | 32 kHz Crystal Oscillator | | | ADC Port | | | GPIO Ports | | | PWM | | | PDM Microphone | | | I2S Interface | | | PCM Interface | | | Security Engine | | | Power Modes | 25 | | Firmware | | |-----------------------------------------|----| | Electrical Characteristics | 26 | | Core Buck Regulator | 27 | | Digital LDO | | | Digital I/O Characteristics | | | ADC Electrical Characteristics | 28 | | Bluetooth Silicon Current Consumption | 29 | | Chipset RF Specifications | 30 | | Timing and AC Characteristics | 32 | | UART Timing | 33 | | SPI Timing | | | I2C Compatible Interface Timing | | | Environmental Specifications | 39 | | Environmental Compliance | | | RF Certification | | | Safety Certification | | | Environmental Conditions | | | ESD and EMI Protection | | | Regulatory Information | | | FCC | 40 | | ISED | | | European Declaration of Conformity | | | MIC Japan | 42 | | Packaging | | | Ordering Information | | | Acronyms | 46 | | Document Conventions | 46 | | Units of Measure | | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | | | Cypress Developer Community | | | Technical Support | 48 | #### Overview # **Functional Block Diagram** Figure 1 illustrates the CYBT-423028-02 functional block diagram. Figure 1. Functional Block Diagram Note: General Purpose Input/Output pins shown in Figure 1 are configuratble to any specified input or output function in the SuperMux table detailed in Table 5 in the Module Connections section. Note: Connections shown in the above block diagram are maximum number of connections per function. The total number of GPIOs available on the CYBT-423028-02 is 17. ## **Module Description** The CYBT-423028-02 module is a complete module designed to be soldered to the applications main board. #### Module Dimensions and Drawing Cypress reserves the right to select components from various vendors to achieve the Bluetooth module functionality. Such selections will still guarantee that all mechanical specifications and module certifications are maintained. Any changes to the current BOM for the CYBT-423028-02 will not be made until approval is provided by the end customer for this product. The CYBT-423028-02 will be held within the physical dimensions shown in the mechanical drawings in Figure 2 on page 5. All dimensions are in millimeters (mm). **Table 1. Module Design Dimensions** | Dimension Item | Specification | | |------------------------------------------------------------|---------------|-----------------| | Module dimensions | Length (X) | 11.00 ± 0.15 mm | | | Width (Y) | 11.00 ± 0.15 mm | | Antenna location dimensions | Length (X) | 6.00 mm | | Afterna location dimensions | Width (Y) | 2.50 mm | | PCB thickness | Height (H) | 0.50 ± 0.10 mm | | Shield height | Height (H) | 1.20 mm | | Maximum component height | Height (H) | 0.60 mm typical | | Total module thickness (bottom of module to top of shield) | Height (H) | 1.70 mm typical | See Figure 2 for the mechanical reference drawing for CYBT-423028-02. Figure 2. Module Mechanical Drawing ### Notes No metal should be located beneath or above the antenna area. Only bare PCB material should be located beneath the antenna area. For more information on recommended host PCB layout, see "Recommended Host PCB Layout" on page 7. # **Pad Connection Interface** As shown in the bottom view of Figure 2 on page 5, the CYBT-423028-02 has 28 connections to a host board via solder pads (SP). Table 2 and Figure 3 detail the solder pad length, width, and pitch dimensions of the CYBT-423028-02 module. **Table 2. Connection Description** | Name | Connections | Connection Type | Pad Length Dimension | Pad Width Dimension | Pad Pitch | |------|-------------|-----------------|----------------------|---------------------|-----------| | SP | 28 | Solder Pad | 0.86 mm | 0.51 mm | 0.91 mm | Figure 3. Solder Pad Dimensions (Seen from Bottom) Solder Pad Connections (Seen from Bottom) To maximize RF performance, the host layout should follow these recommendations: - 1. Antenna Area Keepout: The host board directly below the antenna area of the Cypress module (see Figure 2 on page 5) must contain no ground or signal traces. This keep out area requirement applies to all layers of the host board. - 2. Module Placement: The ideal placement of the Cypress Bluetooth module is in a corner of the host board with the chip antenna located at the far corner. This placement minimizes the additional recommended keep out area stated in item 3 below. Please refer to AN96841 for module placement best practices. - 3. Optional Keepout: To maximize RF performance, the area immediately around the Cypress Bluetooth module chip antenna may contain an additional keep out area, where there are no grounding or signal traces. The keep out area applies to all layers of the host board. The recommended dimensions of the host PCB keep out area are shown in Figure 4 (dimensions are in mm). Figure 4. Optional Additional Host PCB Keep Out Area Around the CYBT-423028-02 Chip Antenna # **Recommended Host PCB Layout** Figure 5, Figure 6, Figure 7, and Table 3 provide details that can be used for the recommended host PCB layout pattern for the CYBT-423028-02. Dimensions are in millimeters unless otherwise noted. Pad length of 1.11 mm (0.56 mm from center of the pad on either side) shown in Figure 7 is the minimum recommended host pad length. The host PCB layout pattern can be completed using either Figure 5, Figure 6, or Figure 7. It is not necessary to use all figures to complete the host PCB layout pattern. Figure 5. CYBT-423028-02 Host Layout (Dimensioned) Figure 6. CYBT-423028-02 Host Layout (Relative to Origin) Top View (Seen on Host PCB) Table 3 provides the center location for each solder pad on the CYBT-423028-02. All dimensions are referenced to the center of the solder pad. Refer to Figure 7 for the location of each module solder pad. **Table 3. Module Solder Pad Location** | Solder Pad<br>(Center of Pad) | Location (X,Y) from<br>Orign (mm) | Dimension from<br>Orign (mils) | |-------------------------------|-----------------------------------|--------------------------------| | 1 | (0.31, 2.79) | (12.20, 109.84) | | 2 | (0.31, 3.71) | (12.20, 146.06) | | 3 | (0.31, 4.62) | (12.20, 181.89) | | 4 | (0.31, 5.54) | (12.20, 218.11) | | 5 | (0.31, 6.45) | (12.20, 253.94) | | 6 | (0.31, 7.37) | (12.20, 290.16) | | 7 | (0.31, 8.28) | (12.20, 325.98) | | 8 | (0.31, 9.19) | (12.20, 361.81) | | 9 | (0.31, 10.11) | (12.20, 398.03) | | 10 | (1.39,10.69) | (54.72, 420.87) | | 11 | (2.30,10.69) | (90.55, 420.87) | | 12 | (3.21,10.69) | (126.38, 420.87) | | 13 | (4.13,10.69) | (162.60, 420.87) | | 14 | (5.04,10.69) | (198.42, 420.87) | | 15 | (5.96,10.69) | (234.65, 420.87) | | 16 | (6.87,10.69) | (270.47, 420.87) | | 17 | (7.79,10.69) | (306.69, 420.87) | | 18 | (8.70,10.69) | (342.52, 420.87) | | 19 | (9.61,10.69) | (378.35, 420.87) | | 20 | (10.69,10.11) | (420.87, 398.03) | | 21 | (10.69,9.19) | (420.87, 361.81) | | 22 | (10.69,8.28) | (420.87, 325.98) | | 23 | (10.69,7.37) | (420.87, 290.16) | | 24 | (10.69,6.45) | (420.87, 253.94) | | 25 | (10.69,5.54) | (420.87, 218.11) | | 26 | (10.69,4.62) | (420.87, 181.89) | | 27 | (10.69,3.71) | (420.87, 146.06) | | 28 | (10.69,2.79) | (420.87, 109.84) | Figure 7. Solder Pad Reference Location Top View (Seen on Host PCB) # **Module Connections** Table 4 details the solder pad connection definitions and available functions for each connection pad. The GPIO connections available on the CYBT-423028-02 can be configured to any of the input or output functions listed in Table 5. Table 4 specifies any function that is required to be used on a specific solder pad, and also identifies GPIOs that can be configured using the SuperMux. Table 4. CYBT-423028-02 Solder Pad Connection Definitions | Pad | Pad Name | Silicon Pin Name | XTALI/O | ADC | GPIO | SuperMux Capable <sup>[2]</sup> | | |-----|----------------------------------|-------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------|--| | 1 | GND | GND | | Ground | | | | | 2 | HOST_WAKE | BT_HOST_WAKE | A signal from the CYBT-4 | signal from the CYBT-423028-02 module to the host indicating that the Bluetooth device requires attention. | | | | | 3 | UART_RXD | BT_UART_RXD | | UART (HCI UA | ART) Receive Data O | nly | | | 4 | UART_TXD | BT_UART_TXD | | UART (HCI UA | ART) Transmit Data O | nly | | | 5 | UART_RTS_N | BT_UART_RTS_N | l | JART (HCI UART) I | Request To Send Out | put Only | | | 6 | UART_CTS_N | BT_UART_CTS_N | | UART (HCI UART | ) Clear To Send Inpu | t Only | | | 7 | P2 | P2 | - | = | ✓ | ✓ see Table 5 | | | 8 | VCC | VDDIO | | Power Supply | y Input (1.76V ~ 3.63\ | /) | | | 9 | P6 | P6 | - | = | ✓ | ✓ see Table 5 | | | 10 | GND | GND | | | Ground | | | | 11 | XRES | RST_N | | External | Reset (Active Low) | | | | 12 | P33 | P33 | - | IN6 | / | ✓ see Table 5 | | | 13 | P25 | P25 | - | - | 1 | ✓ see Table 5 | | | 14 | P26 | P26 | - | - | ✓ | ✓ see Table 5 | | | 15 | P38 | P38 | - | IN1 | 1 | ✓ see Table 5 | | | 16 | P34/P35/P36 | P34<br>P35<br>P36 | - | IN5 (P34)<br>IN4 (P35)<br>IN3 (P36) | ✓ (P34/P35/P36) | ✓ see Table 5 | | | 17 | P1 | P1 | - | IN28 | 1 | ✓ see Table 5 | | | 18 | P0 | P0 | - | IN29 | ✓ | ✓ see Table 5 | | | 19 | P29 | P29 | - | IN10 | ✓ | ✓ see Table 5 | | | 20 | P13/P23/P28 | P13<br>P23<br>P28 | - | IN22 (P13)<br>IN12 (P23)<br>IN11 (P28) | ✓(P13/P23/P28) | ✓ see Table 5 | | | 21 | P10/P11 | P10<br>P11 | - | IN25 (P10)<br>IN24 (P11) | ✓ (P10/P11) | ✓ see Table 5 | | | 22 | P17 | P17 | - | IN18 | ✓ | ✓ see Table 5 | | | 23 | P7 | P7 | - | - | ✓ | - | | | 24 | P4 | P4 | - | - | ✓ | - | | | 25 | P16 | P16 | - | IN19 | ✓ | - | | | 26 | XTALI_32K/<br>P15 <sup>[3]</sup> | XTALI_32K<br>P15 | External Oscillator Input<br>(32KHz) | IN20 (P15) | ✓(P15) | ✓(P15), see Table 5 | | | 27 | XTALO_32K | XTALO_32K | External Oscillator<br>Output (32KHz) | - | - | - | | | 28 | GND | GND | | | Ground | | | Table 5 details the available Input and Output functions that are configurable to any solder pad in Table 4 that are marked as SuperMux capable. #### Note $<sup>2. \ \</sup> The \ CYBT-423028-02 \ can \ configure \ GPIO \ connections \ to \ any \ Input/Output \ function \ described \ in \ Table \ 5.$ <sup>3.</sup> P15 should not be driven high externally while the part is held in reset (it can be floating or driven low). Failure to do so may cause some current to flow through P15 until the device comes out of reset. Table 5. GPIO SuperMux Input and Output Functions | Function | Input or Output | Function Type | GPIOs Required | Function Connection Description | |----------------------|-----------------|-----------------------------|----------------|-----------------------------------| | CMD | Input | Serial Communication and | 2 | SWDCK, Serial Wire Debugger Clock | | SWD | Input/Output | Debug | 2 | SWDIO, Serial Wire Debugger I/O | | | | | | SPI 1 Clock | | | | | | SPI 1 Chip Select | | | | | | SPI 1 MOSI | | | Input/Output | Serial Communication | | SPI 1 MISO | | SPI 1 | | (Master or Slave) | 4 ~ 8 | SPI 1 I/O 2 (Quad SPI) | | | | | | SPI 1 I/O 3 (Quad SPI) | | | | | | SPI 1 Interrupt | | | Output | | | SPI 1 DCX (DBI-C DCX 8-bit mode) | | | - | | | SPI 2 Clock | | | | | | SPI 2 Chip Select | | | | | | SPI 2 MOSI | | | Input/Output | Serial Communication | | SPI 2 MISO | | SPI 2 | | (Master or Slave) | 4 ~ 8 | SPI 2 I/O 2 (Quad SPI) | | | | | | SPI 2 I/O 3 (Quad SPI) | | | | | | SPI 2 Interrupt | | | Output | | | SPI 2 DCX (DBI-C DCX 8-bit mode) | | | | | | Peripheral UART RX | | | Input | Serial Communication Input | | Peripheral UART CTS | | PUART | | | 4 | Peripheral UART TX | | | Output | Serial Communication Output | | Peripheral UART RTS | | .2 - | | Serial Communication | _ | I2C Clock | | I <sup>2</sup> C | Input/Output | (Master or Slave) | 2 | I2C Data | | 120.0 | /0 | Serial Communication | | I2C 2 Clock | | I <sup>2</sup> C 2 | Input/Output | (Master or Slave) | 2 | I2C 2 Data | | | | | | PCM Input | | PCM In | Input | Audio Input Communication | 3 | PCM Clock | | | | | | PCM Sync | | | | | | PCM Output | | PCM Out | Output | Audio Output Communication | 3 | PCM Clock | | | | | | PCM Sync | | | | | | I2S DI, Data Input | | I <sup>2</sup> S In | Input | Audio Input Communication | 3 | I2S WS, Word Select | | | | | | I2S Clock | | | | | | I2S DO, Data Output | | I <sup>2</sup> S Out | Output | Audio Output Communication | 3 | I2S WS, Word Select | | | | | | I2S Clock | | DDM | lacut | Minumeter | 4 0 | PDM Input Channel 1 | | PDM | Input | Microphone | 1 ~ 2 | PDM Input Channel 2 | | | | | | PWM Channel 0 | | | | | | PWM Channel 1 | | | | | | PWM Channel 2 | | PWM | Output | Pulse Width Modulator | 1 ~ 6 | PWM Channel 3 | | | | | | PWM Channel 4 | | | | | | PWM Channel 5 | | | | | | | | Function | Input or Output | Function Type | GPIOs Required | Function Connection Description | |----------|-----------------|-------------------|----------------|---------------------------------| | ACLK | Output | Auxiliary Clock | 1 ~ 2 | Auxiliary Clock 0 (ACLK0) | | ACLIN | | Auxiliary Glock | 1~2 | Auxiliary Clock 1 (ACLK1) | | HIDOFF | Output | HID-OFF Indicator | 1 | HID-OFF Indicator to host | # **Connections and Optional External Components** # **Power Connections (VDD)** The CYBT-423028-02 contains one power supply connection, VDD. VDD accepts a supply input of 1.76 V to 3.63 V. Table 12 provides this specification. The maximum power supply ripple for this power connection is 100 mV, as shown in Table 12. Considerations and Optional Components for Brown Out (BO) Conditions Power supply design must be completed to ensure that the CYBT-423028-02 module does not encounter a Brown Out condition, which can lead to unexpected functionality, or module lock up. A Brown Out condition may be met if power supply provided to the module during power up or reset is in the range shown below: $$V_{\mathsf{IL}} \leq \mathsf{VDD} \leq V_{\mathsf{IH}}$$ Refer to Table 16 for the $V_{IL}$ and $V_{IH}$ specifications. System design should ensure that the condition above is not encountered when power is removed from the system. In the event that this cannot be guaranteed (i.e. battery installation, high value power capacitors with slow discharge), it is recommended that an external voltage detection device be used to prevent the Brown Out voltage range from occurring during power removal. Please refer to Figure 8 for the recommended circuit design when using an external voltage detection IC. Figure 8. Reference Circuit Block Diagram for External Voltage Detection IC Host Board In the event that the module does encounter a Brown Out condition, and is operating erratically or not responsive, power cycling the module will correct this issue and once reset, the module should operate correctly. Brown Out conditions can potentially cause issues that cannot be corrected, but in general, a power-on-reset operation will correct a Brown Out condition. #### **External Reset (XRES)** The CYBT-423028-02 has an integrated power-on reset circuit which completely resets all circuits to a known power on state. This action can also be evoked by an external reset signal, forcing it into a power-on reset state. The XRES signal is an active-low signal, which is an input to the CYBT-423028-02 module (solder pad 11). The CYBT-423028-02 module does not require an external pull-up resistor on the XRES input During power on operation, the XRES connection to the CYBT-423028-02 is required to be held low 50 ms after the VDD power supply input to the module is stable. This can be accomplished in the following ways: - The host device can connect a GPIO to the XRES of Cypress CYBT-423028-02 module and pull XRES low until VDD is stable. XRES is recommended to be released 50 ms after VDD is stable. - If the XRES connection of the CYBT-423028-02 module is not used in the application, a 0.33 uF capacitor may be connected to the XRES solder pad of the CYBT-423028-02 in order to delay the XRES release. The capacitor value for this recommended imple- mentation is approximate, and the exact value may differ depending on the VDD power supply ramp time of the system. The capacitor value should result in an XRES release timing of at least 50 ms after VDD stability. ■ The XRES release timing may be controlled by a external voltage detection IC. XRES should be released 50 ms after VDD is stable. Refer to Figure 11 on page 18 for XRES operating and timing requirements during power on events. #### **HCI UART Connections** The recommendations in this section apply to the HCI UART (Solder Pads 3, 4, 5, and 6). For full UART functionality, all UART signals must be connected to the Host device. If full UART functionality is not being used, and only UART RXD and TXD are desired or capable, then the following connection considerations should be followed for UART RTS and CTS: - UART RTS: Can be left floating, pulled low, or pulled high. RTS is not critical for initial firmware uploading at power on. - UART CTS: Must be pulled low to bypass flow control and to ensure that continuous data transfers are made from the host to the module. #### **External Component Recommendation** Power Supply Circuitry It is not required to place any power supply decoupling or noise reduction circuitry on the host PCB. If desired, an external ferrite bead between the supply and the module connection can be included. The ferrite bead should be positioned as close as possible to the module pad connection. If used, the recommended ferrite bead value is 330 Ω, 100 MHz. (Murata BLM21PG331SN1D). Figure 9 illustrates the CYBT-423028-02 schematic. TP2 HOST\_WAKE # **Critical Components List** Table 6 details the critical components used in the CYBT-423028-02 module. # **Table 6. Critical Component List** | Component | Reference Designator | Description | |--------------|----------------------|------------------------------------------------| | Silicon | U2 | 40-pin QFN Bluetooth Silicon Device - CYW20719 | | Chip Antenna | A1 | Antenna, 2.4 GHz | | Crystal | Y1 | 24.000 MHz, 12PF | # **Antenna Design** Table 7 details the chip antenna used in the CYBT-423028-02 module. # **Table 7. Chip Antenna Specifications** | Item | Description | |-----------------|------------------| | Frequency Range | 2400 – 2500 MHz | | Peak Gain | -1.0 dBi typical | | Return Loss | 10.0 dB typical | ### **Bluetooth Baseband Core** The Bluetooth Baseband Core (BBC) implements all time-critical functions required for high-performance Bluetooth operation. The BBC manages the buffering, segmentation, and routing of data for all connections. It prioritizes and schedules all RX/TX activities including adv, paging, scanning, and servicing of connections. In addition to these functions, it independently handles the host controller interface (HCI) including all commands, events, and data flowing over HCI. The core also handles symbol timing, forward error correction (FEC), header error control (HEC), cyclic redundancy check (CRC), authentication, data encryption/decryption, and data whitening/dewhitening. Table 8. Bluetooth Features | Bluetooth 1.0 | Bluetooth 1.2 | Bluetooth 2.0 | |----------------------------|------------------------------|-----------------------------| | Basic Rate | Interlaced Scans | EDR 2 Mbps and 3 Mbp | | SCO | Adaptive Frequency Hopping | _ | | Paging and Inquiry | eSCO | _ | | Page and Inquiry Scan | - | _ | | Sniff | - | _ | | Bluetooth 2.1 | Bluetooth 3.0 | Bluetooth 4.0 | | Secure Simple Pairing | Unicast Connectionless Data | Bluetooth Low Energy | | Enhanced Inquiry Response | Enhanced Power Control | - | | Sniff Subrating | eSCO | - | | Bluetooth 4.1 | Bluetooth 4.2 | Bluetooth 5.0 | | Low Duty Cycle Advertising | Data Packet Length Extension | LE 2 Mbps | | Dual Mode | LE Secure Connection | Slot Availability Mask | | LE Link Layer Topology | Link Layer Privacy | High Duty Cycle Advertising | #### **BQB** and Regulatory Testing Support The CYBT-423028-02 fully supports Bluetooth Test mode as described in Part I:1 of the Specification of the Bluetooth System Version 3.0. This includes the transmitter tests, normal and delayed loop back tests, and reduced hopping sequence. In addition to the standard Bluetooth Test Mode, the CYBT-423028-02 also supports enhanced testing features to simplify RF debugging and qualification and type-approval testing. These features include: - Fixed frequency carrier wave (unmodulated) transmission - □ Simplifies some type-approval measurements (Japan) - □ Aids in transmitter performance analysis - Fixed frequency constant receiver mode - □ Receiver output directed to I/O pin - □ Allows for direct BER measurements using standard RF test equipment - ☐ Facilitates spurious emissions testing for receive mode - Fixed frequency constant transmission - □ 8-bit fixed pattern or PRBS-9 - □ Enables modulated signal measurements with standard RF test equipment # **Power Management Unit** Figure 10 shows the CYW20719 power management unit (PMU) block diagram. The CYW20719 includes an integrated buck regulator, a bypass LDO, a capless LDO for digital circuits and a separate LDO for RF. The bypass LDO automatically takes over from the buck once $V_{\text{bat}}$ supply falls below 2.1V. The voltage levels shown in this figure are the default settings; the firmware may change voltage levels based on operating conditions. Figure 10. Default Usage Mode # **Integrated Radio Transceiver** The CYBT-423028-02 has an integrated radio transceiver that has been designed to provide low power operation in the globally available 2.4 GHz unlicensed ISM band. It is fully compliant with Bluetooth Radio Specification 3.0 and meets or exceeds the requirements to provide the highest communication link quality of service. #### **Transmitter Path** CYBT-423028-02 features a fully integrated transmitter. The baseband transmit data is GFSK modulated in the 2.4 GHz ISM band. #### Digital Modulator The digital modulator performs the data modulation and filtering required for the GFSK signal. The fully digital modulator minimizes any frequency drift or anomalies in the modulation characteristics of the transmitted signal. #### Power Amplifier The CYBT-423028-02 has an integrated power amplifier (PA) that can transmit up to +4 dBm for class 2 operation. #### **Receiver Path** The receiver path uses a low IF scheme to downconvert the received signal for demodulation in the digital demodulator and bit synchronizer. The receiver path provides a high degree of linearity, and an extended dynamic range to ensure reliable operation in the noisy 2.4 GHz ISM band. The front-end topology, which has built-in out-of-band attenuation, enables the CYBT-423028-02 to be used in most applications without off-chip filtering. ### Digital Demodulator and Bit Synchronizer The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bit synchronization algorithm. #### Receiver Signal Strength Indicator The radio portion of the CYBT-423028-02 provides a receiver signal strength indicator (RSSI) to the baseband. This enables the controller to take part in a Bluetooth power-controlled link by providing a metric of its own receiver signal strength to determine whether the transmitter should increase or decrease its output power. #### **Local Oscillator** The local oscillator (LO) provides fast frequency hopping (1600 hops/second) across the 79 maximum available channels. The CYBT-423028-02 uses an internal loop filter. # **Microcontroller Unit** The CYBT-423028-02 includes a Cortex M4 processor with 2 MB of ROM, 448 KB of data RAM, 64 KB of patch RAM, and 1 MB of on-chip flash. The CM4 has a maximum speed of 96 MHz. CYBT-423028-02 supports execution from on-chip flash (OCF). The CM4 also includes a single precision IEEE 754 compliant floating point unit (FPU). The CM4 runs all the BT layers as well as application code. The ROM includes LM, HCI, L2CAP, GATT, as well as other stack layers freeing up the flash for application usage. A standard serial wire debug (SWD) interface provides debugging support. #### **External Reset** An external active-low reset signal, XRES, can be used to put the CYBT-423028-02 in the reset state. An external voltage detector reset IC with 50 ms delay is recommended on the XRES connection. The XRES must only be released after the VDDO supply voltage level has been stabilized for 50 ms. Figure 11. Reset Timing # **Peripheral and Communication Interfaces** #### $I^2C$ The CYBT-423028-02 provides a 2-pin I<sup>2</sup>C compatible master interface to communicate with I<sup>2</sup>C compatible peripherals. The following transfer clock rates are supported are: - 100 kHz - 400 kHz - 800 kHz (Not a standard I<sup>2</sup>C-compatible speed) - 1 MHz (Compatibility with high-speed I<sup>2</sup>C-compatible devices is not guaranteed) SCL and SDA lines can be routed to any of the P0-P39 GPIOs allowing for flexible system configuration. When used as SCL/SDA the GPIOs go into open drain mode and require an external pull-up for proper operation. I<sup>2</sup>C block does not support multi master capability by either master or slave devices. I<sup>2</sup>C1 is Master Only; I<sup>2</sup>C2 is Master/Slave. The Slave support is subject to driver support in WICED Studio. #### **HCI UART Interface** The CYBT-423028-02 includes a UART interface for factory programming as well as when operating as a BT HCl device in a system with an external host. The UART physical interface is a standard, 4-wire interface (RX, TX, RTS, and CTS) with adjustable baud rates from 115200 bps to 1.5 Mbps. Typical rates are 115200, 921600, 1500000 bps although intermediate speeds are also available. Support for changing the baud rate during normal HCl UART operation is included through a vendor-specific command. The CYBT-423028-02 UART operates correctly with the host UART as long as the combined baud rate error of the two devices is within ±5%. The UART interface has a 1040-byte receive FIFO and a 1040-byte transmit FIFO to support enhanced data rates. The interface supports the Bluetooth UART HCl (H4) specification. The default baud rate for H4 is 115.2 kbaud. The CYBT-423028-02 can wake up the host as needed or allow the host to sleep via the HOST\_WAKE signal (solder pad 2). signal allows the CYBT-423028-02 to optimize system power consumption by allowing a host device to remain in low power modes as long as possible. The HOST\_WAKE signal can be enabled via a vendor specific command. # **Peripheral UART Interface** The CYBT-423028-02 has a second UART that may be used to interface to peripherals. This peripheral UART is accessed through the optional I/O ports, which can be configured individually and separately for each functional pin. The CYBT-423028-02 can map the peripheral UART to any GPIO. The Peripheral UART functionality is the same as the HCI UART, but with a 256-byte transmit and receive FIFO. #### Serial Peripheral Interface The CYBT-423028-02 has two independent SPI interfaces. Both interfaces support Single, Dual, and Quad mode SPI operations as well as MIPI DBI-C Interface. Either of the interface can be a master or a slave. SPI2 can support only 1 slave. SPI1 has a 1024 byte transmit and receive buffers which is shared with the host UART interface. SPI2 has a dedicated 256 byte transmit and receive buffers. To support more flexibility for user applications, the CYBT-423028-02 has optional I/O ports that can be configured individually and separately for each functional pin. SPI IO voltage depends on VDDO. #### MIPI interface There are three options in DBI type-C corresponding to 9-bit, 16-bit, and 8-bit modes. The CYBT-423028-02 plays the role of host, and only the 9-bit and 8-bit modes (option 1 and option 3 in DBI-C spec) are supported. In the 9-bit mode, the SCL, CS, MOSI, and MISO pins are used. In the 8-bit mode, an additional pin (DCX) is required. The DCX pin indicates if the current outgoing bit stream is a command or data byte. # 32 kHz Crystal Oscillator The CYBT-423028-02 uses the built-in Local Oscillator (LO) on the CYW20719 silicon device for 32kHz timing. The accuracy of the LO is +/- 500 ppm. The use of an external XTAL oscillator is optional. CYBT-423028-02 includes external XTAL oscillator connections for applications requiring higher timing accuracy. Figure 12 shows an external 32 kHz XTAL oscillator with external components and Table 9 lists the recommended external oscillator's characteristics. This oscillator input can be operated with a 32 kHz or 32.768 kHz crystal oscillator or be driven with a clock input at similar frequency. The default component values are: R1 = 10 M $\Omega$ and C1 = C2 = ~6 pF. The values of C1 and C2 are used to fine-tune the oscillator. Figure 12. 32 kHz Oscillator Block Diagram **Table 9. XTAL Oscillator Characteristics** | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |-----------------------------|----------------------|--------------------------------------------------------------|---------|---------|---------|------| | Output frequency | F <sub>oscout</sub> | _ | _ | 32.768 | _ | kHz | | Frequency tolerance | _ | Crystal-dependent | _ | 100 | _ | ppm | | Start-up time | T <sub>startup</sub> | _ | - | 500 | - | ms | | XTAL drive level | P <sub>drv</sub> | For crystal selection | _ | _ | 0.5 | μW | | XTAL series resistance | R <sub>series</sub> | For crystal selection | _ | - | 70 | kΩ | | XTAL shunt capacitance | C <sub>shunt</sub> | For crystal selection | _ | _ | 2.2 | pF | | External AC Input Amplitude | V <sub>IN</sub> (AC) | C <sub>couple</sub> = 100 pF;<br>R <sub>bias</sub> = 10 Mohm | 400 | _ | - | mVpp | #### **ADC Port** The ADC is a $\Sigma$ - $\Delta$ ADC core designed for audio (13 bits) and DC (10 bits) measurement. It operates at 12 MHz and has 11 solder pad connections that can act as input channels. The internal bandgap reference has $\pm 5\%$ accuracy without calibration. Calibration and digital correction schemes can be applied to reduce ADC absolute error and improve measurement accuracy in DC mode. The following CYBT-423028-02 module solder pads can be used as ADC inputs: - Pad 12: P33, ADC Input Channel 6 - Pad 15: P38, ADC Input Channel 1 - Pad 16: P34/P35/P36, ADC Input Channels 5/4/3 respectively; NOTE: only one ADC input on this solder pad can be active at a given time. - Pad 17: P1, ADC Input Channel 28 - Pad 18: P0, ADC Input Channel 29 - Pad 19: P29, ADC Input Channel 10 - Pad 20: P13/P23/28, ADC Input Channels 22/12/11 respectively; NOTE: only one ADC input on this solder pad can be active at a given time. - Pad 21: P10/P11, ADC Input Channels 25/24 respectively; NOTE: only one ADC input on this solder pad can be active at a given time. - Pad 22: P17, ADC Input Channel 18 - Pad 25: P16, ADC Input Channel 19 - Pad 26: P15, ADC Input Channel 20 #### **GPIO Ports** The CYBT-423028-02 has a maximum of 17 general-purpose I/Os (GPIOs). All GPIOs support the following: - Programmable pull-up/down of approximately 45 KOhms. - Input disable, allowing pins to be left floating or analog signals connected without risk of leakage. - Source/sink 8 mA at 3.3V and 4 mA at 1.8V. - P15 is Bonded to the same pin as XTALI\_32K (Pad 26). If an External 32.768KHz crystal is not used, then this pin can be used as GPIO P15. - P26/P28/P29 can sink/source 16 mA at 3.3V and 8 mA at 1.8V. Most peripheral functions can be assigned to any GPIO. For details, refer to Table 5. For more details on Supermux configuration and control, refer to "Supermux Wizard for CYW20719" user quide. The list below details the GPIOs that are available on the CYBT-423028-02 module: - P0-P2, P4, P6, P7, P16, P17, P25, P26, P29, P33, and P38 - □ P10/P11 (Double bonded connection on the CYBT-423028-02 module, only one of two is available) - □ P13/P23/P28 (Triple bonded connection on the CYBT-423028-02 module, only one of three is available) - □ P15/XTALI\_32K (Double bonded pin on the CYBT-423028-02 module, only one of two is available) - □ P34/P35/P36 (Triple bonded pin on the CYBT-423028-02 module, only one of three is available) - □ P19, P20 and P39 are reserved for system use. Please do not use those 3 GPIOs. For GPIOs highlighted as double or triple bonded connections, only one of the connections can be used at a given time. When a certain GPIO is selected, the other GPIOs bonded to the same connection must be configured to input with output disable. #### **PWM** The CYBT-423028-02 has six internal PWMs, labeled PWM0-5. The PWM module consists of the following: - Each of the six PWM channels contains the following registers: - ☐ 16-bit initial value register (read/write) - □ 16-bit toggle register (read/write) - □ 16-bit PWM counter value register (read) - PWM configuration register shared among PWM0-5 (read/write). This 18-bit register is used: - ☐ To configure each PWM channel - ☐ To select the clock of each PWM channel - ☐ To change the phase of each PWM channel The application can access the PWM module through the FW driver. Figure 13 shows the structure of one PWM channel. Figure 13. PWM Block Diagram ## **PDM Microphone** The CYBT-423028-02 accepts a $\Sigma\Delta$ -based one-bit pulse density modulation (PDM) input stream and outputs filtered samples at either 8 kHz or 16 kHz sampling rates. The PDM signal derives from an external kit that can process analog microphone signals and generate digital signals. The PDM input shares the filter path with the auxADC. Two types of data rates can be supported: - 8 kHz - 16 kHz The external digital microphone takes in a 2.4 MHz clock generated by the CYBT-423028-02 and outputs a PDM signal which is registered by the PDM interface with either the rising or falling edge of the 2.4 MHz clock selectable through a programmable control bit. The design can accommodate two simultaneous PDM input channels, so stereo voice is possible. Note: Subject to the driver support in WICED Studio. #### I<sup>2</sup>S Interface The CYBT-423028-02 supports a single I<sup>2</sup>S digital audio port. with both master and slave modes. The I<sup>2</sup>S signals are: ■ I<sup>2</sup>S Clock: I<sup>2</sup>S SCK ■ I<sup>2</sup>S Word Select: I<sup>2</sup>S WS ■ I<sup>2</sup>S Data Out: I<sup>2</sup>S DO ■ I<sup>2</sup>S Data In: I<sup>2</sup>S DI I<sup>2</sup>S SCK and I<sup>2</sup>S WS become outputs in master mode and inputs in slave mode, while I<sup>2</sup>S DO always stays as an output. The channel word length is 16 bits and the data is justified so that the MSN of the left-channel data is aligned with the MSB of the I<sup>2</sup>S bus, per I<sup>2</sup>S Specifications. The MSB of each data word is transmitted one bit clock cycle after the I<sup>2</sup>S WS transition, synchronous with the falling edge of bit clock. Left Channel data is transmitted when I<sup>2</sup>S WS is low, and right-channel data is transmitted when I<sup>2</sup>S WS is high. Data bits sent by the CYBT-423028-02 are synchronized with the falling edge of I<sup>2</sup>S SCK and should be sampled by the receiver on the rising edge of the I<sup>2</sup>S SCK. **Note:** The PCM interface shares HW with the I<sup>2</sup>S interface and only one can be used at a given time. #### **PCM** Interface The CYBT-423028-02 includes a PCM interface that can connect to linear PCM codec devices in master or slave mode. In master mode, the CYBT-423028-02 generates the PCM\_CLK and PCM\_SYNC signals. In slave mode, these signals are provided by another master on the PCM interface and are inputs to the CYBT-423028-02. The configuration of the PCM interface may be adjusted by the host through the use of vendor-specific HCI commands. Note: The PCM interface shares HW with the I<sup>2</sup>S interface and only one can be used at a given time. #### Slot Mapping The CYBT-423028-02 supports up to three simultaneous full-duplex SCO or eSCO channels through the PCM Interface. These three channels are time-multiplexed onto the single PCM interface by using a time-slotting scheme where the 8 kHz or 16 kHz audio sample interval is divided into as many as 16 slots. The number of slots is dependent on the selected interface rate (128 kHz, 512 kHz, or 1024 kHz). The corresponding number of slots for these interface rate is 1, 2, 4, 8, and 16, respectively. Transmit and receive PCM data from an SCO channel is always mapped to the same slot. The PCM data output driver tristates its output on unused slots to allow other devices to share the same PCM interface signals. The data output driver tristates its output after the falling edge of the PCM clock during the last bit of the slot. #### Frame Synchronization The CYBT-423028-02 supports both short- and long-frame synchronization in both master and slave modes. In short frame synchronization mode, the frame synchronization signal is an active-high pulse at the audio frame rate that is a single-bit period in width and is synchronized to the rising edge of the bit clock. The PCGM slave looks for a high on the falling edge of the bit clock and expects the first bit of the first slot to start at the next rising edge of the clock. In long-frame synchronization mode, the frame synchronization signal is again an active-high pulse at the audio frame rate; however, the duration is three bit periods and the pulse starts coincident with the first bit of the first slot. #### Data Formatting The CYBT-423028-02 may be configured to generate and accept several different data formats. For conventional narrow band speech mode, the CYBT-423028-02 uses 13 of the 16 bits in each PCM frame. The location and order of these 13 bits can be configured to support various data formats on the PCM interface. The remaining three bits are ignored on the input and may be filled with 0s, 1s, a sign bit, or a programmed value on the output. The default format is 13-bit 2's complement data, left justified, and clocked MSB first. #### Burst PCM Mode In this mode of operation, the PCM bus runs at a significantly higher rate of operation to allow the host to duty cycle its operation and save current. In this mode of operation, the PCM bus can operate at a rate of up to 24 MHz. This mode of operation is initiated with an HCI command from the host. # **Security Engine** The CYBT-423028-02 includes a hardware security accelerator which greatly decreases the time required to perform typical security operations. Access to the hardware block is provided via a firmware interface (see firmware documentation for details). This security engine includes: - Public key acceleration (PKA) cryptography - AES-CTR/CBC-MAC/CCM acceleration - SHA2 message hash and HMAC acceleration - RSA encryption and decryption of modulus sizes up to 2048 bits - Elliptic curve Diffie-Hellman in prime field GF(p) Note: Security Engine is used only by the Bluetooth stack to reduce CPU overhead. It is not available for application use. #### Random Number Generator This hardware block is used for key generation for Bluetooth. **Note:** Availability for use by the application is subject to the support in WICED Studio. Note: The Random Number Generator block must be warmed up prior to use. A delay of 500 ms from cold boot is necessary prior to using the Random Number Generator. #### **Power Modes** The CYBT-423028-02 support the following HW power modes are supported: - Active mode Normal operating mode in which all peripherals are available and the CPU is active. - Idle mode In this mode, the CPU is in "Wait for Interrupt" (WFI) and the HCLK, which is the high frequency clock derived from the main crystal oscillator is running at a lower clock speed. Other clocks are active and the state of the entire chip is retained. - Sleep mode In this mode, CPU is in WFI and the HCLK is not running. The PMU determines if the other clocks can be turned off and does accordingly. State of the entire chip is retained, the internal LDOs run at a lower voltage (voltage is managed by the PMU), and SRAM is retained. - PDS mode This mode is an extension of the PMU Sleep wherein most of the peripherals such as UART and SPI are turned off. The entire memory is retained, and on wakeup the execution resumes from where it paused. - Shut Down Sleep (SDS) Everything is turned off except the IO Power Domain, RTC, and LPO. The device can come out of this mode either due to BT activity or by an external interrupt. Before going into this mode, the application can store some bytes of data into "Always On RAM" (AON). When the device comes out of this mode, the data from AON is restored. After waking from SDS, the application will start from the beginning (warmboot) and has to restore its state based on information stored in AON. In the SDS mode, a single BT task with no data activity, such as an ACL connection, BLE connection, or BLE advertisement can be performed. - HIDOFF (Timed-Wake) mode The device can enter this mode asynchronously, that is, the application can force the device into this mode at any time. IO Power Domain, RTC, and LPO are the only active blocks. A timer that runs off the LPO is used to wake the device up after a predetermined fixed time. - HIDOFF (External Interrupt-Waked) mode This mode is similar to Timed-Wake, but in HID-off mode even the LPO and RTC are turned off. So, the only wakeup source is an external interrupt. Transition between power modes is handled by the on-chip firmware with host/application involvement. Please see Firmware Section for details. #### **Firmware** The CYBT-423028-02 ROM firmware runs on a real time operating system and handles the programming and configuration of all on-chip hardware functions as well as the BT/LE baseband, LM, HCI, GATT, ATT, L2CAP and SDP layers. The ROM also includes drivers for on-chip peripherals as well as handling on-chip power management functions including transitions between different power modes. The CYBT-423028-02 is fully supported by the Cypress WICED Studio platform. WICED releases provide latest ROM patches, drivers, and sample applications allowing customized applications using the CYBT-423028-02 to be built quickly and efficiently. Please refer to WICED Technical Brief and CYBT-423028-02 Product Guide for details on the firmware architecture, driver documentation, power modes and how to write applications/profiles using the CYBT-423028-02. # **Electrical Characteristics** The absolute maximum ratings in the following table indicate levels where permanent damage to the device can occur, even if these limits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods can adversely affect long-term reliability of the device. **Table 10. Silicon Absolute Maximum Ratings** | Dogwirement Devemptor | | Specification | | | | |------------------------------|------|---------------|-------|------|--| | Requirement Parameter | Min. | Nom. | Max. | Unit | | | Maximum Junction Temperature | _ | - | 125 | °C | | | VDD IO | -0.5 | _ | 3.795 | V | | | VDD RF | -0.5 | _ | 1.38 | V | | | VDDBAT3V | -0.5 | - | 3.795 | V | | | DIGLDO_VDDIN1P5 | -0.5 | _ | 1.65 | V | | | RFLDO_VDDIN1P5 | -0.5 | _ | 1.65 | V | | | PALDO_VDDIN_5V | -0.5 | _ | 3.795 | V | | | MIC_AVDD | -0.5 | _ | 3.795 | V | | Table 11. ESD/Latch-up | Doguiroment Dorometer | | Unit | | | |-----------------------------|-------|------|------|------| | Requirement Parameter | Min. | Nom. | Max. | Onit | | ESD Tolerance HBM (Silicon) | -2000 | _ | 2000 | V | | ESD Tolerance CDM (Silicon) | -500 | _ | 500 | V | | Latch-up | _ | 200 | _ | mA | **Table 12. Power Supply Specifications** | Parameter | Conditions | Min. | Typical | Max. | Unit | |------------------|-------------------------------------|------|---------|------|------| | VDD input | Module Input | 1.76 | 3.0 | 3.63 | V | | VDD Ripple | Module Input | _ | _ | 100 | mV | | VBAT Input | Internal to Module (not accessible) | 1.90 | 3.0 | 3.6 | V | | PMU turn-on time | VBAT is ready. | _ | _ | 300 | μS | The CYBT-423028-02 uses an onboard low voltage detector to shut down the part when supply voltage (VDD) drops below operating range. Table 13. Power Supply Shut Down Specifications | Parameter | Min. | Typical | Max. | Unit | |-------------------|-------|---------|------|------| | V <sub>SHUT</sub> | 1.625 | 1.7 | 1.76 | V | # **Core Buck Regulator** Table 14. Silicon Core Buck Regulator | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-----------------------------------|------------------------------------------------------|------|------|------|------| | Input supply voltage DC, VBAT | DC voltage range inclusive of disturbances | 1.90 | 3.0 | 3.63 | V | | CBUCK output current | LPOM only | - | _ | 65 | mA | | Output voltage range | Programmable, 30 mV/step default = 1.2 V (bits=0000) | 1.2 | 1.26 | 1.5 | V | | Output voltage DC accuracy | Includes load and line regulation | -4 | _ | +4 | % | | LPOM efficiency (high load) | | - | 85 | _ | % | | LPOM efficiency (low load) | | - | 80 | _ | % | | Input supply voltage ramp-up time | 0 to 3.3 V | 40 | _ | _ | μS | - Minimum capacitor value refers to residual capacitor value after taking into account part-to-part tolerance, DC-bias, temperature, and aging. - Maximum capacitor value refers to the total capacitance seen at a node where the capacitor is connected. This also includes any decoupling capacitors connected at the load side, if any. # **Digital LDO** Table 15. Digital LDO | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------------|---------------------------------------------------------------------|------|------|------|------| | Input supply voltage, Vin | Minimum Vin = Vo+0.12 V requirement must be met under maximum load. | 1.2 | 1.2 | 1.6 | V | | Nominal output voltage, Vo | Internal default setting | _ | 1.1 | _ | V | | Dropout voltage | At maximum load | _ | _ | 120 | mV | # **Digital I/O Characteristics** Table 16. Digital I/O Characteristics | Characteristics | Symbol | Minimum | Typical | Maximum | Unit | |-------------------------------------------------------------------------|--------------------------|---------------------------|---------|---------|------| | Input low voltage (V <sub>DD</sub> = 3 V) | V <sub>IL</sub> | _ | _ | 0.8 | V | | Input high voltage (V <sub>DD</sub> = 3 V) | V <sub>IH</sub> | 2.4 | - | _ | V | | Input low voltage (V <sub>DD</sub> = 1.8 V) | V <sub>IL</sub> | _ | _ | 0.4 | V | | Input high voltage (V <sub>DD</sub> = 1.8 V) | V <sub>IH</sub> | 1.4 | _ | _ | V | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.45 | V | | Output high voltage | V <sub>OH</sub> | V <sub>DDO</sub> – 0.45 V | - | _ | V | | Input low current | I <sub>IL</sub> | _ | _ | 1.0 | μΑ | | Input high current | I <sub>IH</sub> | _ | _ | 1.0 | μΑ | | Output low current (V <sub>DD</sub> = 3 V, V <sub>OL</sub> = 0.5 V) | I <sub>OL</sub> | _ | _ | 8.0 | mA | | Output low current (V <sub>DD</sub> = 1.8 V, V <sub>OL</sub> = 0.5 V) | I <sub>OL</sub> | _ | _ | 4.0 | mA | | Output high current (V <sub>DD</sub> = 3 V, V <sub>OH</sub> = 2.55 V) | I <sub>OH</sub> | _ | _ | 8.0 | mA | | Output high current (V <sub>DD</sub> = 1.8 V, V <sub>OH</sub> = 1.35 V) | I <sub>OH</sub> | _ | _ | 4.0 | mA | | Input capacitance | C <sub>IN</sub> | _ | - | 0.4 | pF | | UART_TXD V <sub>OL</sub> (0.5 mA) | UART_TXD V <sub>OL</sub> | _ | - | TBD | mA | | UART_TXD V <sub>OH</sub> (0.5 mA) | UART_TXD V <sub>OH</sub> | TBD | - | - | mA | # **ADC Electrical Characteristics** **Table 17. Electrical Characteristics** | Parameter | Symbol | Conditions/Comments | Min. | Тур. | Max. | Unit | |--------------------------------------|------------------|--------------------------------------------------------------------------|------|------|------|------| | Current consumption | I <sub>TOT</sub> | _ | _ | 2 | 3 | mA | | Power down current | _ | At room temperature | _ | 1 | - | μΑ | | ADC Core Specification | | | | | | | | ADC reference voltage | VREF | From BG with ±3% accuracy | _ | 0.85 | - | V | | ADC sampling clock | _ | - | _ | 12 | - | MHz | | Absolute error | _ | Includes gain error, offset and distortion. Without factory calibration. | _ | _ | 5 | % | | | | Includes gain error, offset and distortion. After factory calibration. | - | _ | 2 | % | | ENOB | _ | For audio application | 12 | 13 | - | Bit | | | | For static measurement | 10 | _ | _ | | | ADC input full scale | FS | For audio application | _ | 1.6 | _ | | | | | For static measurement | 1.8 | - | 3.6 | | | Conversion rate | _ | For audio application | 8 | 16 | _ | kHz | | | | For static measurement | 50 | 100 | _ | | | Signal bandwidth | _ | For audio application | 20 | _ | 8K | Hz | | | | For static measurement | _ | DC | _ | | | Input impedance | R <sub>IN</sub> | For audio application | 10 | _ | _ | ΚΩ | | | | For static measurement | 500 | _ | _ | | | Startup time | _ | For audio application | _ | 10 | _ | ms | | | | For static measurement | _ | 20 | _ | μS | | MIC PGA Specifications | | | | | | | | MIC PGA gain range | _ | _ | 0 | _ | 42 | dB | | MIC PGA gain step | _ | _ | _ | 1 | _ | dB | | MIC PGA gain error | _ | Includes part-to-part gain variation | -1 | _ | 1 | dB | | PGA input referred noise | _ | At 42 dB PGA gain A-weighted | _ | _ | 4 | μV | | Passband gain flatness | _ | PGA and ADC, 100 Hz-4 kHz | -0.5 | _ | 0.5 | dB | | MIC Bias Specifications | • | | | 1 | • | • | | MIC bias output voltage | _ | At 2.5V supply | _ | 2.1 | _ | V | | MIC bias loading current | _ | _ | _ | _ | 3 | mA | | MIC bias noise | _ | Refers to PGA input 20 Hz to 8 kHz, A-weighted | - | - | 3 | μV | | MIC bias PSRR | _ | at 1 kHz | 40 | _ | _ | dB | | ADC SNR | _ | A-weighted 0 dB PGA gain | 78 | _ | _ | dB | | ADC THD + N | _ | -3 dBFS input 0 dB PGA gain | 74 | - | _ | dB | | GPIO input voltage | | Always lower than avddBAT | _ | _ | 3.6 | V | | GPIO source impedance <sup>[4]</sup> | _ | Resistance | _ | _ | 1 | kΩ | | | | Capacitance | _ | _ | 10 | pF | Note 4. Conditional requirement for the measurement time of 10 ms. Relaxed with longer measurement time for each GPIO input channel. # **Bluetooth Silicon Current Consumption** In Table 18, current consumption measurements are taken at module input $V_{DD}$ = 3.0 V. Table 18. SIlicon Current Consumption BT/LE | Operational Mode | Conditions | Typical | Unit | |------------------------------|-------------------------------------------------|---------|------| | HCI | 48 MHz with Pause | 1.1 | mA | | | 48 MHz Without Pause | 2.2 | mA | | RX | Continuous RX | 5.9 | mA | | TX | Continuous TX - 0 dBm | 5.6 | mA | | PDS | | 61 | μΑ | | HID-Off (SDS) | 32 kHz xtal and 16 KB Retention RAM on | 1.6 | μΑ | | Advertising | Unconnectable - 1 sec | 14 | μΑ | | | Connectable Undirected - 1 sec | 17 | μΑ | | LE Connection - SDS | Master - 1 sec | TBD | μΑ | | | Slave - 1 sec | TBD | μΑ | | Page Scan - PDS | Interlaced - R1 | 122 | μΑ | | Sniff - PDS | 500 ms Sniff, 1 attempt, 0 timeout - Master | 132 | μΑ | | | 500 ms Sniff, 1 attempt, 0 timeout - Slave | 138 | μΑ | | Bi-Directional Data Exchange | Continuous DM5 or DH5 packets - Master or Slave | 6.9 | mA | # **Chipset RF Specifications** Table 19 and Table 20 apply to single-ended industrial temperatures. Unused inputs are left open. Table 19. Chipset Receiver RF Specifications | Parameter | Mode and Conditions | Min | Тур | Max | Unit | |----------------------------------------------|------------------------------------|-----------------------------------------------|----------------------|-------|------| | Frequency range | _ | 2402 | _ | 2480 | MHz | | RX sensitivity <sup>[5]</sup> | GFSK, 0.1% BER, 1 Mbps | _ | -92.0 <sup>[6]</sup> | _ | dBm | | | π/4-DQPSK, 0.01% BER, 2 Mbps | _ | -94.0 <sup>[6]</sup> | _ | dBm | | | 8-DPSK, 0.01% BER, 3 Mbps | _ | -88.0 <sup>[6]</sup> | _ | dBm | | Maximum input | All data rates | _ | _ | -20 | dBm | | GFSK Modulation[ | | <u>, , , , , , , , , , , , , , , , , , , </u> | | | 1 | | C/I cochannel | GFSK, 0.1% BER <sup>[7]</sup> | _ | _ | 11.0 | dB | | C/I 1 MHz adjacent channel | GFSK, 0.1% BER8 | _ | _ | 0 | dB | | C/I 2 MHz adjacent channel | GFSK, 0.1% BER <sup>[7]</sup> | _ | _ | -30.0 | dB | | C/I ≥ 3 MHz adjacent channel | GFSK, 0.1% BER9 | _ | _ | -40.0 | dB | | C/I image channel | GFSK, 0.1% BER <sup>[7]</sup> | _ | _ | -9.0 | dB | | C/I 1 MHz adjacent to image channel | GFSK, 0.1% BER <sup>[7]</sup> | _ | _ | -20.0 | dB | | QPSK Modulation | | | | | | | C/I cochannel | π/4-DQPSK, 0.1% BER <sup>[7]</sup> | _ | _ | 13.0 | dB | | C/I 1 MHz adjacent channel | π/4-DQPSK, 0.1% BER <sup>[8]</sup> | _ | _ | 0 | dB | | C/I 2 MHz adjacent channel | π/4-DQPSK, 0.1% BER <sup>[7]</sup> | _ | _ | -30.0 | dB | | C/I ≥ 3 MHz adjacent channel | π/4-DQPSK, 0.1% BER <sup>[9]</sup> | _ | _ | -40.0 | dB | | C/I image channel | π/4-DQPSK, 0.1% BER <sup>[7]</sup> | _ | _ | -9.0 | dB | | C/I 1 MHz adjacent to image channel | π/4-DQPSK, 0.1% BER <sup>[7]</sup> | _ | _ | -20.0 | dB | | 8PSK Modulation | | · | | | | | C/I cochannel | 8-DPSK, 0.1% BER <sup>[7]</sup> | _ | _ | 21.0 | dB | | C/I 1 MHz adjacent channel | 8-DPSK, 0.1% BER <sup>[7]</sup> | _ | _ | 5.0 | dB | | C/I 2 MHz adjacent channel | 8-DPSK, 0.1% BER <sup>[7]</sup> | _ | _ | -25.0 | dB | | C/I ≥ 3 MHz adjacent channel | 8-DPSK, 0.1% BER <sup>[9]</sup> | _ | _ | -33.0 | dB | | C/I image channel | 8-DPSK, 0.1% BER <sup>[7]</sup> | _ | _ | 0 | dB | | C/I 1 MHz adjacent to image channel | 8-DPSK, 0.1% BER <sup>[7]</sup> | _ | _ | 13 | dB | | Out-of-Band Blocking Performance | (CW) <sup>[8]</sup> | | | | - | | 30 MHz to 2000 MHz | BDR GFSK 0.1% BER | _ | -10.0 | _ | dBm | | 2000 MHz to 2399 MHz | BDR GFSK 0.1% BER | _ | -27.0 | _ | dBm | | 2498 MHz to 3000 MHz | BDR GFSK 0.1% BER | _ | -27.0 | - | dBm | | 3000 MHz to 12.75 GHz | BDR GFSK 0.1% BER | _ | -10.0 | _ | dBm | | Inter-modulation Performance <sup>[10]</sup> | | · | | | | | BT, interferer signal level | BDR GFSK 0.1% BER | _ | _ | -39.0 | dBm | <sup>Notes 5. Dirty TX is off. 6. Up to 1dB of variation may potentially be seen from typical sensitivity specs due to the chip, board and associated variations. 7. The receiver sensitivity is measured at BER of 0.1% on the device interface.</sup> <sup>8.</sup> Desired signal is 10 dB above the reference sensitivity level (defined as -70 dBm). Desired signal is 3 dB above the reference sensitivity level (defined as -70 dBm). Desired signal is -64 dBm Bluetooth-modulated signal, interferer 1 is -39 dBm sine wave at frequency f1, interferer 2 is -39 dBm Bluetooth-modulated signal at frequency f2, f0 = 2\*f1 - f2, and |f2 - f1| = n\*1 MHz, where n is 3, 4, or 5. For the typical case, n = 4 Table 19. Chipset Receiver RF Specifications (continued) | Parameter | Mode and Conditions | Min | Тур | Max | Unit | |--------------------|---------------------|-----|-----|-------|------| | Spurious Emissions | | | | | | | 30 MHz to 1 GHz | _ | _ | _ | -57.0 | dBm | | 1 GHz to 12.75 GHz | - | _ | _ | -55.0 | dBm | Table 20. Chipset Transmitter RF Specifications | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------------|------|-----|-------|-----------| | Transmitter Section | | | | | | Frequency range | 2402 | _ | 2480 | MHz | | Class 2: GFSK Tx power | _ | 4.0 | _ | dBm | | Class 2: EDR Tx Power | _ | 0 | - | dBm | | 20 dB bandwidth | _ | 930 | 1000 | kHz | | Adjacent Channel Power | | | | | | M-N =2 | _ | _ | -20 | dBm | | $ M-N \ge 3$ | _ | _ | -40 | dBm | | Out-of-Band Spurious Emission | | 1 | | | | 30 MHz to 1 GHz | _ | _ | -36.0 | dBm | | 1 GHz to 12.75 GHz | _ | _ | -30.0 | dBm | | 1.8 GHz to 1.9 GHz | _ | _ | -47.0 | dBm | | 5.15 GHz to 5.3 GHz | _ | _ | -47.0 | dBm | | LO Performance | | 1 | | | | Initial carrier frequency tolerance | -75 | _ | +75 | kHz | | Frequency Drift | 1 | 1 | | | | DH1 packet | -25 | _ | +25 | kHz | | DH3 packet | -40 | _ | +40 | kHz | | DH5 packet | -40 | _ | +40 | kHz | | Drift rate | -20 | | 20 | kHz/50 µs | | Frequency Deviation | | | | | | Average deviation in payload (sequence used is 00001111) | 140 | _ | 175 | kHz | | Maximum deviation in payload (sequence used is 10101010) | 115 | _ | _ | kHz | | Channel spacing | _ | 1 | _ | MHz | | Modulation Accuracy | | | | | | π/4-DQPSK Frequency Stability | -10 | _ | 10 | kHz | | $\pi$ /4-DQPSK RMS DEVM | _ | _ | 20 | % | | π/4-QPSK Peak DEVM | _ | _ | 35 | % | | π/4-DQPSK 99% DEVM | _ | _ | 30 | % | | 8-DPSK frequency stability | -10 | _ | 10 | kHz | | 8-DPSK RMS DEVM | _ | _ | 13 | % | | 8-DPSK Peak DEVM | _ | _ | 25 | % | | 8-DPSK 99% DEVM | _ | _ | 20 | % | | In-Band Spurious Emissions | | * | • | * | | 1.0 MHz < M – N < 1.5 MHz | _ | _ | -26 | dBc | # Table 20. Chipset Transmitter RF Specifications (continued) | Parameter | Min | Тур | Max | Unit | |-----------------------------|-----|-----|-----|------| | 1.5 MHz < M – N < 2.5 MHz | _ | _ | -20 | dBm | | M – N > 2.5 MHz | _ | _ | -40 | dBm | #### Table 21. BLE RF Specifications | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |----------------------------------------|---------------------------|---------|--------------------------|---------|------| | Frequency range | N/A | 2402 | _ | 2480 | MHz | | Rx sensitivity (QFN) <sup>[11]</sup> | LE GFSK, 0.1% BER, 1 Mbps | _ | -95.0 <sup>[12]</sup> | _ | dBm | | RX sensitivity (WLCSP)[11] | LE GFSK, 0.1% BER, 1 Mbps | _ | -94.5[ <sup>[12]</sup> ] | _ | dBm | | Tx power | N/A | _ | 4.0 | _ | dBm | | Mod Char: Delta F1 average | N/A | 225 | 255 | 275 | kHz | | Mod Char: Delta F2 max <sup>[13]</sup> | N/A | 99.9 | - | _ | % | | Mod Char: Ratio | N/A | 0.8 | 0.95 | _ | % | # Table 22. CYBT-423028-02 GPS and GLONASS Band Spurious Emission | Parameter | Condition | Min. | Тур. | Max. | Unit | |---------------|-----------|------|------|------|--------| | 1570-1580 MHz | GPS | - | -160 | - | dBm/Hz | | 1592-1610 MHz | GLONASS | _ | -159 | _ | dBm/Hz | # Notes <sup>11.</sup> Dirty Tx is Off. <sup>12.</sup> Up to 1dB of variation may potentially be seen from typical sensitivity specs due to the chip, board and associated variations. <sup>13.</sup> At least 99.9% of all delta F2 max frequency values recorded over 10 packets must be greater than 185 kHz. # **Timing and AC Characteristics** In this section, use the numbers listed in the **Reference** column of each table to interpret the following timing diagrams. # **UART Timing** **Table 23. UART Timing Specifications** | Reference | Characteristics | Min. | Тур. | Max. | Unit | |-----------|----------------------------------------------------------|------|------|------|-------------| | 1 | Delay time, UART_CTS_N low to UART_TXD valid. | _ | _ | 1.50 | Bit periods | | 2 | Setup time, UART_CTS_N high before midpoint of stop bit. | _ | _ | 0.67 | Bit periods | | 3 | Delay time, midpoint of stop bit to UART_RTS_N high. | _ | _ | 1.33 | Bit periods | Figure 14. UART Timing # **SPI Timing** The SPI interface can be clocked up to 24 MHz. Table 24 and Figure 15 show the timing requirements when operating in SPI Mode 0 and 2. Table 24. SPI Mode 0 and 2 | Reference | Characteristics | Min. | Max. | Unit | |-----------|--------------------------------------------------------------|-------|-------|------| | 1 | Time from master assert SPI_CSN to first clock edge | 45 | - | ns | | 2 | Hold time for MOSI data lines | 12 | ½ SCK | ns | | 3 | Time from last sample on MOSI/MISO to slave deassert SPI_INT | 0 | 100 | ns | | 4 | Time from slave deassert SPI_INT to master deassert SPI_CSN | 0 | - | ns | | 5 | Idle time between subsequent SPI transactions | 1 SCK | - | ns | Figure 15. SPI Timing, Mode 0 and 2 Table 25 and Figure 16 show the timing requirements when operating in SPI Mode 1 and 3. Table 25. SPI Mode 1 and 3 | Reference | Characteristics | Min. | Max. | Unit | |-----------|--------------------------------------------------------------|-------|-------|------| | 1 | Time from master assert SPI_CSN to first clock edge | 45 | _ | ns | | 2 | Hold time for MOSI data lines | 12 | ½ SCK | ns | | 3 | Time from last sample on MOSI/MISO to slave deassert SPI_INT | 0 | 100 | ns | | 4 | Time from slave deassert SPI_INT to master deassert SPI_CSN | 0 | _ | ns | | 5 | Idle time between subsequent SPI transactions | 1 SCK | _ | ns | Figure 16. SPI Timing, Mode 1 and 3 # I<sup>2</sup>C Compatible Interface Timing The specifications in Table 26 references Figure 17. Table 26. I<sup>2</sup>C Compatible Interface Timing Specifications (up to 1 MHz) | Reference | Characteristics | Minimum | Maximum | Unit | |-----------|--------------------------------------|---------|---------|------| | 1 | Clock frequency | _ | 100 | kHz | | | | | 400 | | | | | | 800 | | | | | | 1000 | | | 2 | START condition setup time | 650 | - | ns | | 3 | START condition hold time | 280 | _ | ns | | 4 | Clock low time | 650 | _ | ns | | 5 | Clock high time | 280 | _ | ns | | 6 | Data input hold time <sup>[14]</sup> | 0 | _ | ns | | 7 | Data input setup time | 100 | _ | ns | | 8 | STOP condition setup time | 280 | - | ns | | 9 | Output valid from clock | _ | 400 | ns | | 10 | Bus free time <sup>[15]</sup> | 650 | - | ns | #### Notes <sup>14.</sup> As a transmitter, 125 ns of delay is provided to bridge the undefined region of the falling edge of SCL to avoid unintended generation of START or STOP conditions. 15. Time that the CBUS must be free before a new transaction can start. Figure 17. I<sup>2</sup>C Interface Timing Diagram ### Table 27. Timing for I<sup>2</sup>S Transmitters and Receivers | | Transmitter | | | | | | | | | |----------------------------|---------------------|---------------------|---------------------|------------|---------------------|---------------------|-------------|-----|-------| | | Lowe | r Llmit | Upper | Limit | Lower Limit | | Upper Limit | | Notes | | | Min | Max | Min | Max | Min | Max | Min | Max | | | Clock Period T | T <sub>tr</sub> | - | _ | _ | T <sub>r</sub> | _ | _ | _ | [16] | | | Master I | Mode: Cloc | k generat | ed by tran | smitter or | receiver | | | • | | HIGH t <sub>HC</sub> | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | _ | [17] | | LOWt <sub>LC</sub> | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | _ | [17] | | | Slave N | /lode: Cloc | k accepte | d by trans | mitter or re | eceiver | | | | | HIGH t <sub>HC</sub> | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | [18] | | LOW t <sub>LC</sub> | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | [18] | | Rise time t <sub>RC</sub> | _ | _ | 0.15T <sub>tr</sub> | _ | _ | _ | | _ | [19] | | | • | | Trans | mitter | • | • | • | | • | | Delay t <sub>dtr</sub> | _ | _ | _ | 0.8T | _ | _ | _ | _ | [20] | | Hold time t <sub>htr</sub> | 0 | _ | _ | _ | _ | _ | _ | _ | [20] | | | | | Rece | eiver | | | | | | | Setup time t <sub>sr</sub> | _ | _ | _ | _ | 0.2T <sub>tr</sub> | _ | _ | _ | [21] | | Hold time t <sub>hr</sub> | _ | _ | - | - | 0.2T <sub>tr</sub> | _ | _ | - | [21] | <sup>16.</sup> The system clock period T must be greater than Ttr and Tr because both the transmitter and receiver have to be able to handle the data transfer rate. <sup>17.</sup> At all data rates in master mode, the transmitter or receiver generates a clock signal with a fixed mark/space ratio. For this reason, tHC and tLC are specified with <sup>18.</sup> In slave mode, the transmitter and receiver need a clock signal with minimum HIGH and LOW periods so that they can detect the signal. So long as the minimum periods are greater than 0.35Tr, any clock that meets the requirements can be used. 19. Because the delay (tdtr) and the maximum transmitter speed (defined by Ttr) are related, a fast transmitter driven by a slow clock edge can result in tdtr not exceeding tRC which means thir becomes zero or negative. Therefore, the transmitter has to guarantee that thtr is greater than or equal to zero, so long as the clock rise-time transmitter than tDecay where the property is not less than 18 Tst. tRC is not more than tRCmax, where tRCmax is not less than 0.15Ttr. <sup>20.</sup> To allow data to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal and T, always giving the receiver sufficient setup time. <sup>21.</sup> The data setup and hold time must not be less than the specified receiver setup and hold time. Figure 19. I<sup>2</sup>S Receiver Timing # **Environmental Specifications** ### **Environmental Compliance** This Cypress BLE module is produced in compliance with the Restriction of Hazardous Substances (RoHS) and Halogen-Free (HF) directives. The Cypress module and components used to produce this module are RoHS and HF compliant. #### RF Certification The CYBT-423028-02 module is certified under the following RF certification standards: ■ FCC: TBD ■ ISED: TBD ■ MIC: TBD ■ CE ### **Safety Certification** The CYBT-423028-02 module complies with the following safety regulations: ■ Underwriters Laboratories, Inc. (UL): Filing E331901 ■ CSA ■ TUV #### **Environmental Conditions** Table 28 describes the operating and storage conditions for the Cypress BLE module. #### Table 28. Environmental Conditions for CYBT-423028-02 | Description | Minimum Specification | Maximum Specification | |---------------------------------------------------------------|-----------------------|-----------------------------| | Operating temperature | −30 °C | 85 °C | | Operating humidity (relative, non-condensation) | 5% | 85% | | Thermal ramp rate | _ | 10 °C/minute | | Storage temperature | −40 °C | 85 °C | | Storage temperature and humidity | _ | 85 °C at 85% | | ESD: Module integrated into system Components <sup>[22]</sup> | - | 15 kV Air<br>2.0 kV Contact | ### **ESD and EMI Protection** Exposed components require special attention to ESD and electromagnetic interference (EMI). A grounded conductive layer inside the device enclosure is suggested for EMI and ESD performance. Any openings in the enclosure near the module should be surrounded by a grounded conductive layer to provide ESD protection and a low-impedance path to ground. Device Handling: Proper ESD protocol must be followed in manufacturing to ensure component reliability. #### Note 22. This does not apply to the RF pins (ANT). Document Number: 002-23238 Rev. \*\* ### **Regulatory Information** #### **FCC** #### **FCC NOTICE:** The device CYBT-423028-02 complies with Part 15 of the FCC Rules. The device meets the requirements for modular transmitter approval as detailed in FCC public Notice DA00-1407.transmitter Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation. #### CAUTION: The FCC requires the user to be notified that any changes or modifications made to this device that are not expressly approved by Cypress Semiconductor may void the user's authority to operate the equipment. This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions,ê may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures: - Reorient or relocate the receiving antenna. - Increase the separation between the equipment and receiver. - Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. - Consult the dealer or an experienced radio/TV technician for help #### LABELING REQUIREMENTS: The Original Equipment Manufacturer (OEM) must ensure that FCC labelling requirements are met. This includes a clearly visible label on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor FCC identifier for this product as well as the FCC Notice above. The FCC identifier is FCC ID: TBD. In any case the end product must be labeled exterior with "Contains FCC ID: TBD". #### ANTENNA WARNING: This device is tested with a standard SMA connector and with the antenna listed in Table 7 on page 14. When integrated in the OEMs product, this fixed antenna requires installation preventing end-users from replacing them with non-approved antennas. Any antenna not in Table 7 on page 14 must be tested to comply with FCC Section 15.203 for unique antenna connectors and Section 15.247 for emissions. ### RF EXPOSURE: To comply with FCC RF Exposure requirements, the Original Equipment Manufacturer (OEM) must ensure to install the approved antenna in the previous. The preceding statement must be included as a CAUTION statement in manuals, for products operating with the approved antennas in Table 7 on page 14, to alert users on FCC RF Exposure compliance. Any notification to the end user of installation or removal instructions about the integrated radio module is not allowed. The radiated output power of CYBT-423028-02 with the integrated PCB trace antenna (FCC ID: TBD) is far below the FCC radio frequency exposure limits. Nevertheless, use CYBT-423028-02 in such a manner that minimizes the potential for human contact during normal operation. End users may not be provided with the module installation instructions. OEM integrators and end users must be provided with transmitter operating conditions for satisfying RF exposure compliance. #### **ISED** #### Innovation, Science and Economic Development (ISED) Canada Certification CYBT-423028-02 is licensed to meet the regulatory requirements of Innovation, Science and Economic Development (ISED) Canada. License: IC: TBD Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and ensure compliance for SAR and/or RF exposure limits. Users can obtain Canadian information on RF exposure and compliance from www.ic.gc.ca. This device has been designed to operate with the antennas listed in Table 7 on page 14, having a maximum gain of -0.5 dBi. Antennas not included in Table 7 on page 14 or having a gain greater than -0.5 dBi are strictly prohibited for use with this device. The required antenna impedance is 50 ohms. The antenna used for this transmitter must not be co-located or operating in conjunction with any other antenna or transmitter. ### ISED NOTICE: The device CYBT-423028-02 including the built-in trace antenna complies with Canada RSS-GEN Rules. The device meets the requirements for modular transmitter approval as detailed in RSS-GEN. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation. L'appareil CYBT-423028-02, y compris l'antenne intégrée, est conforme aux Règles RSS-GEN de Canada. L'appareil répond aux exigences d'approbation de l'émetteur modulaire tel que décrit dans RSS-GEN. L'opération est soumise aux deux conditions suivantes: (1) Cet appareil ne doit pas causer d'interférences nuisibles, et (2) Cet appareil doit accepter toute interférence reçue, y compris les interférences pouvant entraîner un fonctionnement indésirable. #### ISED INTERFERENCE STATEMENT FOR CANADA This device complies with Innovation, Science and Economic Development (ISED) Canada licence-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device. Cet appareil est conforme à la norme sur l'innovation, la science et le développement économique (ISED) norme RSS exempte de licence. L'exploitation est autorisée aux deux conditions suivantes : (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement. #### ISED RADIATION EXPOSURE STATEMENT FOR CANADA This equipment complies with ISED radiation exposure limits set forth for an uncontrolled environment. Cet équipement est conforme aux limites d'exposition aux radiations ISED prévues pour un environnement incontrôlé. #### LABELING REQUIREMENTS: The Original Equipment Manufacturer (OEM) must ensure that ISED labelling requirements are met. This includes a clearly visible label on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor IC identifier for this product as well as the ISED Notices above. The IC identifier is TBD. In any case, the end product must be labeled in its exterior with "Contains IC: TBD". Le fabricant d'équipement d'origine (OEM) doit s'assurer que les exigences d'étiquetage ISED sont respectées. Cela comprend une étiquette clairement visible à l'extérieur de l'enceinte OEM spécifiant l'identifiant Cypress Semiconductor IC approprié pour ce produit ainsi que l'avis ISED ci-dessus. L'identificateur IC est TBD. En tout cas, le produit final doit être étiqueté dans son extérieur avec "Contient IC: TBD". ### **European Declaration of Conformity** Hereby, Cypress Semiconductor declares that the Bluetooth module CYBT-423028-02 complies with the essential requirements and other relevant provisions of Directive 2014. As a result of the conformity assessment procedure described in Annex III of the Directive 2014, the end-customer equipment should be labeled as follows: All versions of the CYBT-423028-02 in the specified reference design can be used in the following countries: Austria, Belgium, Cyprus, Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, Poland, Portugal, Slovakia, Slovenia, Spain, Sweden, The Netherlands, the United Kingdom, Switzerland, and Norway. ### **MIC Japan** More Part Numbers is certified as a module with certification number TBD. End products that integrate More Part Numbers do not need additional MIC Japan certification for the end product. End product can display the certification label of the embedded module. # **Packaging** ### Table 29. Solder Reflow Peak Temperature | Module Part Number | Package | Maximum Peak Temperature | Maximum Time at Peak Temperature | No. of Cycles | |--------------------|------------|--------------------------|----------------------------------|---------------| | CYBT-423028-02 | 28-pad SMT | 260 °C | 30 seconds | 2 | ### Table 30. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2 | Module Part Number | Package | MSL | | |--------------------|------------|-------|--| | CYBT-423028-02 | 28-pad SMT | MSL 3 | | The CYBT-423028-02 is offered in tape and reel packaging. Figure 20 details the tape dimensions used for the CYBT-423028-02. Figure 20. CYBT-423028-02 Tape Dimensions (TBD) Figure 21 details the orientation of the CYBT-423028-02 in the tape as well as the direction for unreeling. Figure 21. Component Orientation in Tape and Unreeling Direction (TBD) Figure 22 details reel dimensions used for the CYBT-423028-02. Figure 22. Reel Dimensions | Index | NOTE | Dimension | Tole | rance | |-------|---------------------|-----------|---------|----------| | A | Inside Width | 24. 4 | +2. 0mm | -0. Onem | | В | Reel Diameter | 254. 00 | +2. Qmm | -2. Own | | C | Outer Axis Diameter | 100.00 | +2. Omm | −2. Omm | | D | Inner Axis Diameter | 13, 20 | +0. 3mm | -0.2mm | The CYBT-423028-02 is designed to be used with pick-and-place equipment in an SMT manufacturing environment. The center-of-mass for the CYBT-423028-02 is detailed in Figure 23. Figure 23. CYBT-423028-02 Center of Mass (TBD) # **Ordering Information** Table 31 lists the CYBT-423028-02 part number and features. Table 31 also lists the target program for the respective module ordering codes. Table 32 lists the reel shipment quantities for the CYBT-423028-02. ### **Table 31. Ordering Information** | Ordering Part<br>Number | Max CPU<br>Speed<br>(MHz) | | | UART | I <sup>2</sup> C | SPI | I <sup>2</sup> S | PCM | PWM | ADC<br>Inputs | GPIOs | Package | Packaging | |-------------------------|---------------------------|------|-----|------|------------------|-----|------------------|-----|-----|---------------|-------|---------|---------------| | CYBT-423028-02 | 96 | 1024 | 512 | Yes | Yes | Yes | Yes | Yes | 6 | 11 | 17 | 28-SMT | Tape and Reel | ### Table 32. Tape and Reel Package Quantity and Minimum Order Amount | Description | Minimum Reel Quantity | Maximum Reel Quantity | Comments | |------------------------------|-----------------------|-----------------------|------------------------------------| | Reel Quantity | 500 | 500 | Ships in 500 unit reel quantities. | | Minimum Order Quantity (MOQ) | 500 | _ | _ | | Order Increment (OI) | 500 | _ | _ | The CYBT-423028-02 is offered in tape and reel packaging. The CYBT-423028-02 ships in a reel size of 500 units. For additional information and a complete list of Cypress Semiconductor Bluetooth products, contact your local Cypress sales representative. To locate the nearest Cypress office, visit our website. | U.S. Cypress Headquarters Address | 198 Champion Court, San Jose, CA 95134 | |---------------------------------------|----------------------------------------| | U.S. Cypress Headquarter Contact Info | (408) 943-2600 | | Cypress website address | http://www.cypress.com | # **Acronyms** ## Table 33. Acronyms Used in this Document | Acronym | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------| | BLE | Bluetooth Low Energy | | Bluetooth SIG | Bluetooth Special Interest Group | | CE | European Conformity | | CSA | Canadian Standards Association | | EMI | electromagnetic interference | | ESD | electrostatic discharge | | FCC | Federal Communications Commission | | GPIO | general-purpose input/output | | ISED | Innovation, Science and Economic Development (Canada) | | IDE | integrated design environment | | KC | Korea Certification | | MIC | Ministry of Internal Affairs and Communications (Japan) | | PCB | printed circuit board | | RX | receive | | QDID | qualification design ID | | SMT | surface-mount technology; a method for producing electronic circuitry in which the components are placed directly onto the surface of PCBs | | TCPWM | timer, counter, pulse width modulator (PWM) | | TUV | Germany: Technischer Überwachungs-Verein (Technical Inspection Association) | | TX | transmit | # **Document Conventions** ### **Units of Measure** Table 34. Units of Measure | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | kV | kilovolt | | mA | milliamperes | | mm | millimeters | | mV | millivolt | | μΑ | microamperes | | μm | micrometers | | MHz | megahertz | | GHz | gigahertz | | V | volt | # **Document History Page** | | Document Title: CYBT-423028-02 EZ-BT™ WICED <sup>®</sup> Module Document Number: 002-23238 | | | | | | | | |----------|--------------------------------------------------------------------------------------------|-----------------|--------------------|--------------------------------------------------|--|--|--|--| | Revision | ECN | Orig. of Change | Submission<br>Date | Description of Change | | | | | | ** | 6106677 | DSO | 03/22/2018 | Preliminary datasheet for CYBT-423028-02 module. | | | | | # Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/mcu cypress.com/psoc ### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things Memory Cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory Memory Microcontrollers PSoC Power Management ICs Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 ### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any intellibration or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.