# Isolated Dual Channel IGBT Gate Driver # NCD57530, NCV57530, NCD57540, NCV57540 NCx575y0 are high–current two channel isolated IGBT gate drivers with 5 kV $_{rms}$ internal galvanic isolation from input to each output and functional isolation between the two output channels. The device accepts 3.3 V to 20 V bias voltage and signal levels on the input side and up to 32 V bias voltage on the output side. The device accepts complementary inputs and offers separate pins for Disable (NCx57540) or Enable (NCx57530) and Dead Time control for system design convenience. Drivers are available in CASE 752AJ SOIC–16 wide body package with increased insulation between channels (less pin 12 & 13) . #### **Features** - High Peak Output Current (±6.5 A) - Configurable as a Dual Low-Side or Dual High-Side or Half-Bridge Driver - Programmable Overlap or Dead Time control - Disable Pin to Turn Off Outputs for Power Sequencing (NCx57540) - Enable Pin for Independent Driver Control (NCx57530) - IGBT Gate Clamping during Short Circuit - Short Propagation Delays with Accurate Matching - Tight UVLO Thresholds on all Power Supplies - 3.3 V, 5 V, and 15 V Logic Input - 5 kV<sub>rms</sub> Galvanic Isolation from Input to each Output and 1.5 kV<sub>rms</sub> Differential Voltage between Output Channels - 1200 V Working Voltage (per VDE0884–11 Requirements) - High Common Mode Transient Immunity - Case 752AJ for Improved Insulation Between Output Channels - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - This Device is Pb–Free, Halogen Free/BFR Free and is RoHS Compliant #### **Typical Applications** - EV Chargers - Motor Control - Uninterruptible Power Supplies (UPS) - Industrial Power Supplies - Solar Inverters - Automotive Applications #### **MARKING DIAGRAMS** CASE 752AJ 575y0 = Specific Device Code y = 3 or 4 A = Assembly Location WL = Wafer Lot YY, Y = Year WW = Work Week G = Pb-Free Package (See page 21) #### **PIN CONNECTIONS** ## \* depends on variant #### ORDERING INFORMATION See detailed ordering and shipping information on page 21 of this data sheet. Figure 1. Simplified Block Diagram Figure 2. Typical Application, High and Low Side IGBT Gate Drive (Dead Time added) Figure 3. Typical Application, Two Channels IGBT Gate Drive (no added Dead Time) ## **Table 1. FUNCTION DESCRIPTION** | Pin<br>Name | No. | I/O | Description | |--------------------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INA | 1 | Input | A non-inverting gate driver input that defines OUTA. It has an equivalent pull–down resistor of 125 k $\Omega$ to ensure that output is low in the absence of an input signal. A positive or negative going pulse with pulse width longer than maximum value of $t_{MIN2}$ is required at INA before OUTA reacts. The input logic levels scale with $V_{DDI}$ up to $V_{DDI} = 5$ V. With $V_{DDI}$ above 5 V the input logic levels stay the same as for $V_{DDI} = 5$ V. Maximum voltage on this pin is $V_{DDI}$ . | | INB | 2 | Input | A non–inverting gate driver input that defines OUTB. It has an equivalent pull–down resistor of 125 k $\Omega$ to ensure that output is low in the absence of an input signal. A positive or negative going pulse with pulse width longer than maximum value of $t_{MIN2}$ is required at INB before OUTB reacts. The input logic levels scale with $V_{DDI}$ up to $V_{DDI} = 5$ V. With $V_{DDI}$ above 5 V the input logic levels stay the same as for $V_{DDI} = 5$ V. Maximum voltage on this pin is $V_{DDI}$ . | | V <sub>DDI</sub> | 3, 8 | Power | Low voltage side power supply. A good quality bypassing capacitor is required from this pin to GND and should be placed close to the pins for best results. The under voltage lockout (UVLOI) circuit enables the device to operate at power on when a typical supply voltage higher than V <sub>UVLOI-OUT-ON</sub> is present. Please see Figure 7 and 8 for more details. | | GNDI | 4 | Power | Low voltage side ground. | | DIS | 5 | Input | A high level on disable pin turns both OUTA and OUTB low simultaneously regardless of the states of INA, INB and DT. Minimum pulse width filter and propagation delays apply. It has an equivalent pull–down resistor of 125 k $\Omega$ to ensure that OUTA and OUTB react to INA, INB and DT in the absence of an input signal. The input logic levels scale with $V_{DDI}$ up to $V_{DDI}$ = 5 V. With $V_{DDI}$ above 5 V the input logic levels stay the same as for $V_{DDI}$ = 5 V. Maximum voltage on this pin is $V_{DDI}$ . | | EN | 5 | Input | Enable input allows additional gating of OUT, and can be used when the driver output needs to be turned off independent of the Microcontroller input. A low level on enable pin turns both OUTA and OUTB low simultaneously regardless of the states of INA, INB and DT. It has an equivalent pull–up resistor of 125 k $\Omega$ to ensure that OUTA and OUTB react to INA, INB and DT in the absence of an input signal. The input logic levels scale with V <sub>DDI</sub> up to V <sub>DDI</sub> = 5 V. With V <sub>DDI</sub> above 5 V the input logic levels stay the same as for V <sub>DDI</sub> = 5 V. Maximum voltage on this pin is V <sub>DDI</sub> . | | DT | 6 | Input | A deadtime pin is used to configure the two outputs sequence. The deadtime ( $t_{DT}$ ) and interlocking logic between INA and INB is defined by the value of the external resistor ( $R_{DT}$ ) connected between DT pin and GNDI. The deadtime can be estimated as $t_{DT}$ ( $ns$ ) $\approx 10 \times R_{DT}$ ( $k\Omega$ ). If DT pin is pulled up to VDDI for disabling the deadtime and interlocking logic the OUTA and OUTB can be high simultaneously. Minimum deadtime will be observed between OUTA and OUTB when DT pin is left floating. Allowed resistance between this pin and GNDI is in range of 5 to 500 $k\Omega$ . Maximum voltage on this pin is $V_{DDI}$ . Corresponding waveforms are on Figure 4. | | GNDB | 9 | Power | Ground for channel B. | | OUTB | 10 | Output | Output of channel B on the high voltage side. It has galvanic isolation from low voltage side and from channel A. OUTB provides the appropriate drive voltage and source/sink current to the IGBT gate. OUTB is actively pulled low during startup, when DIS is high and under UVLOB, UVLOI condition. There is interlocking logic that prevents OUTA and OUTB cross conduction when DT pin is not connected to V <sub>DDI</sub> . | | $V_{DDB}$ | 11 | Power | High voltage side power supply for channel B. A good quality bypassing capacitor is required from this pin to GNDB and should be placed close to the pins for best results. The under voltage lockout (UVLOB) circuit enables the device to operate at power on when a typical supply voltage higher than V <sub>UVLOB-OUT-ON</sub> is present. Please see Figure 9 and 10 for more details. | | NC | 7,12*,<br>13* | _ | Not connected internally. (* Presence of pins depends on the type of case, see Page 21.) | | GNDA | 14 | Power | Ground for channel A. | | OUTA | 15 | Output | Output of channel A on the high voltage side. It has galvanic isolation from low voltage side and from channel B. OUTA provides the appropriate drive voltage and source/sink current to the IGBT gate. OUTA is actively pulled low during startup, when DIS is high and under UVLOA, UVLOI condition. There is interlocking logic that prevents OUTA and OUTB cross conduction when DT pin is not connected to V <sub>DDI</sub> . | | $V_{\mathrm{DDA}}$ | 16 | Power | High voltage side power supply for channel A. A good quality bypassing capacitor is required from this pin to GNDA and should be placed close to the pins for best results. The under voltage lockout (UVLOA) circuit enables the device to operate at power on when a typical supply voltage higher than V <sub>UVLOA-OUT-ON</sub> is present. Please see Figure 9 and 10 for more details. | **Table 2. SAFETY AND INSULATION RATINGS** | Symbol | Parameter | | Value | Unit | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|-----------------| | | Installation Classifications per DIN VDE 0110/1.89 Table 1 Rated | < 150 V <sub>RMS</sub> | I–IV | - | | | Mains Voltage | < 300 V <sub>RMS</sub> | I–IV | - | | | | < 450 V <sub>RMS</sub> | I–IV | - | | | | < 600 V <sub>RMS</sub> | I–IV | - | | | | < 1000 V <sub>RMS</sub> | 1–111 | - | | CTI | CTI Comparative Tracking Index (DIN IEC 112/VDE 0303 Part 1) Climatic Classification Pollution Degree (DIN VDE 0110/1.89) | | 600 | - | | | | | 40/125/21 | - | | | | | 2 | - | | $V_{PR}$ | Input–to–Output Test Voltage, Method b, $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ s, Partial Discharge < 5 pC | | 2250 | V <sub>PK</sub> | | $V_{IORM}$ | Maximum Working Insulation Voltage | | 1200 | $V_{PK}$ | | $V_{IOWM}$ | Maximum Working Insulation Voltage | | 870 | $V_{RMS}$ | | $V_{IOTM}$ | Highest Allowable Over Voltage | | 8400 | $V_{PK}$ | | E <sub>CR</sub> | External Creepage | | 8.0 | mm | | E <sub>CL</sub> | External Clearance | | 8.0 | mm | | DTI | Insulation Thickness | | 17.3 | μm | | T <sub>Case</sub> | Safety Limit Values – Maximum Values in Failure; Case Temperature | | 150 | °C | | P <sub>S,INPUT</sub> | Safety Limit Values – Maximum Values in Failure; Input Power | | 264 | mW | | P <sub>S,OUTPUT</sub> | Safety Limit Values – Maximum Values in Failure; Output Power | | 1136 | mW | | R <sub>IO</sub> | Insulation Resistance at TS, V <sub>IO</sub> = 500 V | | 10 <sup>9</sup> | Ω | Table 3. ABSOLUTE MAXIMUM RATINGS (Note 1) Over operating free-air temperature range unless otherwise noted | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|------| | V <sub>DDI</sub> -GNDI | Supply voltage, low voltage side | -0.3 | 22 | V | | V <sub>DDA</sub> -GNDA | Supply voltage, high voltage side, channel A | -0.3 | 36 | V | | V <sub>DDB</sub> -GNDB | Supply voltage, high voltage side, channel B | -0.3 | 36 | V | | V <sub>OUTA</sub> | Gate driver output voltage, channel A | GNDA - 0.3 | V <sub>DDA</sub> + 0.3 | V | | V <sub>OUTB</sub> | Gate driver output voltage, channel B | GNDB - 0.3 | V <sub>DDB</sub> + 0.3 | V | | I <sub>PK-SRC</sub> | Gate-driver output sourcing current (maximum pulse width = 10 $\mu$ s, minimum period = 5 ms, V <sub>DDA</sub> - GNDA = V <sub>DDB</sub> - GNDB = 15 V) | - | 6.5 | А | | I <sub>PK-SNK</sub> | Gate-driver output sinking current (maximum pulse width = 10 $\mu$ s, minimum period = 5 ms, $V_{DDA}-GNDA=V_{DDB}-GNDB=15~V$ ) | - | 6.5 | А | | t <sub>CLP</sub> | Maximum Short Circuit Clamping Time (IOUTA_CLAMP = IOUTB_CLAMP = 500 mA) | - | 10 | μs | | V <sub>LIM</sub> -GNDI | Voltage at INA, INB, DIS, DT | -0.3 | V <sub>DDI</sub> + 0.3 | V | | PD | Power Dissipation (Note 3) | - | 1060 | mW | | T <sub>J</sub> (max) | Maximum Junction Temperature | -40 | 150 | °C | | T <sub>STG</sub> | Storage Temperature Range | -65 | 150 | °C | | ESDHBM | ESD Capability, Human Body Model (Note 4) | - | ±4 | kV | | ESDCDM | ESD Capability, Charged Device Model (Note 4) | - | ±2 | kV | | MSL | Moisture Sensitivity Level | - | 1 | - | | T <sub>SLD</sub> | Lead Temperature Soldering Reflow, Pb-Free Versions (Note 5) | - | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. - The minimum value is verified by characterization with a single pulse of 100 mA for 100 μs. The value is estimated for ambient temperature 25°C and junction temperature 150°C, 650 mm², 1 oz copper, 2 surface layers and 2 internal power plane layers. Power dissipation is affected by the PCB design and ambient temperature. - 4. This device series incorporates ESD protection and is tested by the following methods: - ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114). - ESD Charged Device Model tested per AEC-Q100-011 (EIA/JESD22-C101). Latchup Current Maximum Rating: ≤ 100 mA per JEDEC standard: JESD78, 25°C. - 5. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **Table 4. THERMAL CHARACTERISTICS** | Parameter | Conditions | Symbol | Value | Unit | |-------------------------------------|---------------------------------------------------------------------------------------|--------|-------|------| | Thermal Resistance, Junction-to-Air | 100 mm <sup>2</sup> , 2 oz Copper, 1 Surface Layer $R_{\theta JA}$ | | 81 | °C/W | | | 100 mm <sup>2</sup> , 2 oz Copper, 2 Surface Layers and 2 Internal Power Plane Layers | | 57 | | #### Table 5. RECOMMENDED OPERATING RANGES (Note 6) | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------|----------------------------------------------|---------|-----------|-------| | V <sub>DDI</sub> -GNDI | Supply voltage, low voltage side | UVLOI | 20 | V | | V <sub>DDA</sub> -GNDA | Supply voltage, high voltage side, channel A | UVLOA | 32 | V | | V <sub>DDB</sub> -GNDB | Supply voltage, high voltage side, channel B | UVLOB | 32 | V | | V <sub>IN</sub> | Logic Input Voltage at INA, INB, DIS, DT | GNDI | $V_{DDI}$ | V | | dV <sub>ISO</sub> /dt | Common Mode Transient Immunity (CMTI) | 100 | - | kV/μs | | T <sub>A</sub> | Ambient Temperature | -40 | 125 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. #### **Table 6. ISOLATION CHARACTERISTICS** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------|------------------|-----|-----|------------------| | V <sub>ISO, INPUT</sub><br>TO OUTPUT | Input-Output Isolation<br>Voltage | $T_A$ = 25°C, Relative Humidity < 50%, t = 1.0 minute, I <sub>I-O</sub> 10 A, 50 Hz (Notes 7, 8, 9) | 5000 | - | - | V <sub>RMS</sub> | | V <sub>ISO</sub> , OUTPUT<br>TO OUTPUT | Output-Output Isolation<br>Voltage | $T_A$ = 25°C, Relative Humidity < 50%, t = 1.0 minute, I <sub>I-O</sub> 10 A, 50 Hz (Notes 7, 8, 9) | 1500 | - | - | V <sub>RMS</sub> | | R <sub>ISO</sub> | Isolation Resistance | V <sub>I-O</sub> = 500 V (Note 7) | 10 <sup>11</sup> | - | - | Ω | <sup>7.</sup> Device is considered a two-terminal device: pins 1 to 8 are shorted together and pins 9 to 16 are shorted together. Table 7. ELECTRICAL CHARACTERISTICS V<sub>DDI</sub> = 5V, V<sub>DDA</sub> = V<sub>DDB</sub> = 15 V For typical values $T_A = 25^{\circ}C$ , for min/max values, $T_A$ is the operating ambient temperature range that applies, unless otherwise noted. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------|------|------|------|------| | VOLTAGE SUPPL | Y | • | | | | | | V <sub>UVLOI-OUT-ON</sub> | V <sub>DDI</sub> Supply Under Voltage Output<br>Enabled | | - | _ | 3.1 | V | | V <sub>UVLOI-OUT-OFF</sub> | V <sub>DDI</sub> Supply Under Voltage Output<br>Disabled | | 2.4 | - | - | V | | V <sub>UVLOI-HYST</sub> | V <sub>DDI</sub> Supply Voltage Output<br>Enabled/Disabled Hysteresis | | 0.1 | - | - | V | | V <sub>UVLOA-OUT-ON</sub><br>V <sub>UVLOB-OUT-ON</sub> | V <sub>DDA</sub> /V <sub>DDB</sub> Supply Under Voltage<br>Output Enabled | | 12.4 | 12.9 | 13.4 | V | | V <sub>UVLOA-OUT-OFF</sub><br>V <sub>UVLOB-OUT-OFF</sub> | V <sub>DDA</sub> /V <sub>DDB</sub> Supply Under Voltage Output Disabled | | 11.5 | 12 | 12.5 | V | | V <sub>UVLOA/B-HYST</sub> | V <sub>DDA</sub> /V <sub>DDB</sub> Supply Voltage Output<br>Enabled/Disabled Hysteresis | | 0.8 | 1.0 | _ | V | | I <sub>QDDI-0</sub> | Low Voltage Side Quiescent Current | V <sub>INA</sub> = V <sub>INB</sub> = 0 V | - | _ | 2 | mA | <sup>6.</sup> Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. <sup>8. 5,000</sup> $V_{RMS}$ for 1-minute duration is equivalent to 6,000 $V_{RMS}$ for 1-second duration. The input-output isolation voltage is a dielectric voltage rating per UL1577. It should not be regarded as an input-output continuous voltage rating. For the continuous working voltage rating, refer to equipment-level safety specification or DIN VDE V 0884-11 Safety and Insulation Ratings Table. **Table 7. ELECTRICAL CHARACTERISTICS** (continued) $V_{DDI} = 5V$ , $V_{DDA} = V_{DDB} = 15 V$ For typical values $T_A = 25^{\circ}C$ , for min/max values, $T_A$ is the operating ambient temperature range that applies, unless otherwise noted. | | | | · · · · | | | | |----------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|---------------------|------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | | VOLTAGE SUPPLY | Υ | | | | | | | I <sub>QDDI-50</sub> | Low Voltage Side Operating Current at 50% Duty Cycle | INA PWM, INB Low (or INA Low, INB PWM), f = 200 kHz | _ | - | 4 | mA | | I <sub>QDDI-100</sub> | Low Voltage Side Operating Current at 100% Duty Cycle | INA or INB High | - | _ | 6.5 | mA | | I <sub>QDDA-0</sub> , I <sub>QDDB-0</sub> | High Voltage Side Quiescent Current | V <sub>INA</sub> = V <sub>INB</sub> = 0 V,<br>Current per Channel | - | - | 2 | mA | | I <sub>QDDA-50</sub> ,<br>I <sub>QDDB-50</sub> | High Voltage Side Operating<br>Current at 50% Duty Cycle | Current per Channel,<br>f = 200 kHz, C <sub>G</sub> = 1 nF<br>(see Figure 18) | - | - | 10 | mA | | I <sub>QDDA-100</sub> ,<br>I <sub>QDDB-100</sub> | High Voltage Side Operating<br>Current at 100% Duty Cycle | Current per Channel | _ | - | 2 | mA | | LOGIC INPUT | | | | | | | | V <sub>INAL</sub> , V <sub>INBL</sub> ,<br>V <sub>DISL</sub> , V <sub>ENL</sub> | Low Level Input Voltage | Level scale for $V_{DDI}$ = 3.3 to 5 V for $V_{DDI}$ > 5 V is the same as for $V_{DDI}$ = 5 V | - | - | $^{0.3 imes}_{DDI}$ | V | | $V_{INAH}, V_{INBH}, V_{DISH}, V_{ENH}$ | High Level Input Voltage | Level scale for $V_{DDI}$ = 3.3 to 5 V for $V_{DDI}$ > 5 V is the same as for $V_{DDI}$ = 5 V | 0.7 ×<br>V <sub>DDI</sub> | - | - | V | | VINA-HYS,<br>VINB-HYS,<br>VDIS-HYS,<br>VEN-HYS | Input Hysteresis | Level scale for $V_{DDI}$ = 3.3 to 5 V for $V_{DDI}$ > 5 V is the same as for $V_{DDI}$ = 5 V | - | 0.15 ×<br>V <sub>DDI</sub> | - | V | | V <sub>INAN</sub> , V <sub>INBN</sub> ,<br>V <sub>DISN</sub> , V <sub>ENN</sub><br>(Note 10) | Negative Input Transient | 50 ns | -5 | - | - | V | | I <sub>INAH</sub> , I <sub>INBH</sub> , I <sub>DISH</sub> | Logic "1" Input Bias Current | $V_{INA} = V_{INB} = V_{DIS} = V_{DDI} = 3.3 \text{ V}$ | - | 50 | _ | μΑ | | I <sub>INAH</sub> , I <sub>INBH</sub> , I <sub>DISH</sub> | Logic "1" Input Bias Current | V <sub>INA</sub> = V <sub>INB</sub> = V <sub>DIS</sub> = V <sub>DDI</sub> = 20 V | - | 50 | - | μΑ | | I <sub>INAL</sub> , I <sub>INBL</sub> , I <sub>DISL</sub> | Logic "0" Input Bias Current | V <sub>INA</sub> = V <sub>INB</sub> = V <sub>DIS</sub> = 0 V | - | 1 | - | μΑ | | I <sub>ENH</sub> | Logic "1" Input Bias Current | $V_{INA} = V_{INB} = V_{EN} = V_{DDI} = 3.3 \text{ V}$ | _ | 1 | 1 | μΑ | | I <sub>ENH</sub> | Logic "1" Input Bias Current | V <sub>INA</sub> = V <sub>INB</sub> = V <sub>EN</sub> = V <sub>DDI</sub> = 20 V | - | 1 | - | μΑ | | I <sub>ENL</sub> | Logic "0" Input Bias Current | $V_{INA} = V_{INB} = V_{EN} = V_{DDI} = 0 V$ | - | 50 | 1 | μΑ | | DRIVER OUTPUT | | | | | | | | V <sub>OUTAL1</sub> ,<br>V <sub>OUTBL1</sub><br>V <sub>OUTAL2</sub> ,<br>V <sub>OUTBL2</sub> | Output Low State | I <sub>SINK</sub> = 200 mA, T <sub>A</sub> = 25°C<br>I <sub>SINK</sub> = 200 mA, T <sub>A</sub> = -40°C<br>to 125°C | - | 0.1 | 0.22<br>0.5 | V | | V <sub>OUTAH1</sub> ,<br>VoUTBH1<br>VOUTAH2,<br>VOUTBH2 | Output High State | $I_{SRC}$ = 200 mA, $T_{A}$ = 25°C $I_{SRC}$ = 200 mA, $T_{A}$ = -40°C to 125°C | 14.7<br>14.2 | 14.8 | - | V | | I <sub>PK-SNK1</sub> | Peak Driver Current, Sink (Note 10) | | _ | 6.5 | 1 | Α | | I <sub>PK-SNK2</sub> | Peak Miller Plateau Current, Sink<br>(Note 10) | V <sub>OUTA</sub> = V <sub>OUTB</sub> = 6 V<br>(near IGBT Miller Plateau) | - | 6 | - | Α | | I <sub>PK-SRC1</sub> | Peak Driver Current, Source (Note 10) | | _ | 6.5 | - | Α | | I <sub>PK-SRC2</sub> | Peak Miller Plateau Current, Source (Note 7) | V <sub>OUTA</sub> = V <sub>OUTB</sub> = 9 V<br>(near IGBT Miller Plateau) | - | 6 | _ | Α | | IGBT SHORT CIRC | CUIT CLAMPING | | • | | | | | V <sub>CLAMP</sub> -OUTA,<br>V <sub>CLAMP</sub> -OUTB | Clamping Voltage<br>(VCLAMP-OUTA - VDDA),<br>(VCLAMP-OUTB - VDDB) | $I_{OUTA} = I_{OUTB} = 500 \text{ mA}$<br>(pulse test, t <sub>CLPmax</sub> = 10 μs)<br>(see Figure 30) | - | 1 | 1.3 | V | Table 7. ELECTRICAL CHARACTERISTICS (continued) $V_{DDI} = 5V$ , $V_{DDA} = V_{DDB} = 15 V$ For typical values $T_A = 25^{\circ}C$ , for min/max values, $T_A$ is the operating ambient temperature range that applies, unless otherwise noted. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |--------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|------| | YNAMIC CHAR | ACTERISTIC | | | | | • | | t <sub>PD-ON-A</sub> | OUTA High Propagation Delay | C <sub>LOAD</sub> = 10 nF, V <sub>INAH</sub> to 10% of Output Change for PW > 150 ns | 40 | 60 | 90 | ns | | t <sub>PD-OFF-A</sub> | OUTA Low Propagation Delay | C <sub>LOAD</sub> = 10 nF, V <sub>INAL</sub> to 90% of Output Change for PW > 150 ns | 40 | 60 | 90 | ns | | t <sub>DISTORT-A</sub> | Propagation Delay Distortion (Channel A) (tpD-ON-A - tpD-OFF-A) | PW >150 ns | -20 | 0 | 20 | ns | | t <sub>PD-ON-B</sub> | OUTB High Propagation Delay | C <sub>LOAD</sub> = 10 nF, V <sub>INBH</sub> to 10% of Output Change for PW > 150 ns | 40 | 60 | 90 | ns | | t <sub>PD-OFF-B</sub> | OUTB Low Propagation Delay | C <sub>LOAD</sub> = 10 nF, V <sub>INBL</sub> to 90% of Output Change for PW > 150 ns | 40 | 60 | 90 | ns | | t <sub>DISTORT-B</sub> | Propagation Delay Distortion<br>(Channel B) (tpD-ON-B - tpD-OFF-B) | PW >150 ns | -20 | 0 | 20 | ns | | t <sub>DISTORT-ON</sub> | Rising Edge Propagation Delay<br>Distortion (t <sub>PD-ON-A</sub> - t <sub>PD-ON-B</sub> ) | PW >150 ns | -20 | 0 | 20 | ns | | t <sub>DISTORT-OFF</sub> | Falling Edge Propagation Delay Distortion (tpD-OFF-A - tpD-OFF-B) | PW >150 ns | -20 | 0 | 20 | ns | | t <sub>RISE</sub> | Rise Time for Both Channel A and B | C <sub>LOAD</sub> = 1 nF, 10% to 90% of Output Change | - | 12 | = | ns | | t <sub>FALL</sub> | Fall Time for Both Channel A and B | C <sub>LOAD</sub> = 1 nF, 90% to 10% of Output Change | - | 10 | = | ns | | t <sub>DT</sub> | Deadtime between channels | DT pin Float | - | <20 | _ | ns | | | | $R_{DT} = 500 \text{ k}\Omega$ | - | 5 | _ | μS | | | | $R_{DT} = 20 \text{ k}\Omega$ | - | 200 | _ | ns | | t <sub>DIS</sub> | Disable Delay (NCx57540 only) | | - | 60 | - | ns | | t <sub>EN</sub> | Enable Delay (NCx57530 only) | | - | 60 | - | ns | | t <sub>MIN1</sub> | Input Pulse Width for no output | Positive pulse (L-H-L), T <sub>A</sub> = 25°C | - | - | 10 | ns | | | | Negative pulse (H-L-H), T <sub>A</sub> = 25°C | - | - | 10 | ns | | t <sub>MIN2</sub> | Input Pulse Width for guaranteed output | Positive pulse (L–H–L), T <sub>A</sub> = 25°C | 40 | - | - | ns | | | | Negative pulse (H-L-H), T <sub>A</sub> = 25°C | 40 | _ | _ | ns | | t <sub>UVF</sub> | UVLOI/UVLOA/UVLOB Fall Delay | (Note 10) | - | 1.5 | - | μs | | t <sub>UVR</sub> | UVLOI/UVLOA/UVLOB Rise Delay | (Note 10) | 10 | 20 | _ | μs | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 10. Values based on design and/or characterization. #### **Modes of Operation** The NCx575y0 can operate in 2 distinct modes: - The low-side, high-side half-bridge driver with programmable dead-time. - 2. The two independent (potentially overlapping) channels with two inputs. 1st mode – half-bridge driver with two inputs and adjustable dead-time is for applications where you have high-side and low-side PWM available. The driver provides interlock function to prevent activation of high-side and low-side outputs at the same time. In addition the driver generates dead-time which is adjustable by DT pin. The typical application schematics are on Figure 2 and Figure 3. The dead-time is set by resistor R<sub>DT</sub> connected between DT pin and GNDI. Adjusting dead-time is described in the section Dead-time (DT). 2<sup>nd</sup> mode – driver with two independent channels and two inputs is different from previous mode because it allows for completely independent and even overlapping PWMs to drive the outputs individually. DT pin has to be connected to V<sub>DDI</sub>. This disables the interlock function and dead-time generator and allows the overlapping PWMs. So the channel A and B can be driven completely independently. <sup>11.</sup> PW = Pulse Width Dead-Time (DT) The dead-time pin is controlling the integrated interlock and dead-time generator. - If DT pin is connected to V<sub>DDI</sub> the interlock and dead-time generator are disabled. The channels A and B are completely independent. - If DT pin is floating the interlock is enabled but dead-time generator is disabled. There is a minimal dead-time shorter than 20 ns. - If there is a resistor $R_{DT}$ connected between the DT pin and GNDI the interlock and dead-time generator are both enabled. The dead-time can be adjusted in range from 200 ns $(R_{DT} \approx 20 \text{ k}\Omega)$ to 5 $\mu$ s $(R_{DT} \approx 500 \text{ k}\Omega)$ . Dead-time can be estimated by the equation $t_{DT}$ (ns) $\approx 10 \text{ x R}_{DT}$ (k $\Omega$ ). With high $R_{DT}$ values the potential noise pick-up on high impedance of $R_{DT}$ should be considered. $R_{DT}$ should be as close to driver pins as possible and the loop should be minimized. - If R<sub>DT</sub> is below 20 kΩ the DT is not closely following the equation but dead-times lower than 200 ns could be achieved. The lowest allowed value of $R_{DT}$ = 5 k $\Omega$ which reduces the dead–time to about 70 ns. The Figures 2 and 3 illustrate the behavior of the NCx575y0 in 1<sup>st</sup> mode (high-side, low-side half-bridge driver with two inputs). The outputs for various input PWM combinations are shown in Figure 4. The dead-time is a time from low-side output going low to high-side output going high or from high-side output going low to low side output going high. The overlap is a situation where both signals are high at the same time. Overlap causes cross conduction in the half-bridge and must be avoided. In the "Non-overlap and Dead-time are met" column in Fig. 4, the channel A PWM, INA (high-side), and channel B PWM, INB (low-side), are not overlapping and have sufficient dead-time. Therefore, the driver does not apply corrections to the signals and passes them as they are to their respective output. Figure 4. Deadtime, Interlock and Output Minimum Pulse Width In the "Dead-time corrected" column, the high-side and low-side signals are not overlapping but the dead-time value is less than the value set through the DT pin. Consequently, the driver increases the dead-time value to the value set by the DT pin. In the "Overlap and Dead-time corrected" column, the high-side and low-side input signals are high at the same time (overlapping). This condition could cause cross-conduction in the half-bridge. Therefore, the driver's interlock function trims signal OUTB which is going low when INA goes high, and not when INB goes low. The driver also inserts the dead-time set through DT pin, thus the output pulses are not overlapping and cross-conduction in the half-bridge is avoided. In the "Overlap, Dead-time corrected and Short pulses filtered out" column, the high-side and low side signals are overlapping and could cause cross-conduction in the half-bridge. Therefore, the driver's interlock function trims the output signals and a short spike remains on each output signal. If the spike is shorter than tMIN1 (Minimum pulse width filtering time), it will be suppressed and no output is generated. In the "Overlap corrected" column the dead–time is met but the signals are overlapping so just the non–overlapping parts pass to the output. #### Inputs INA, INB, DIS, EN Unused inputs INA, INB, DIS should be tied to GNDI. Unused EN should be tied to $V_{DDI}$ . #### Disable (DIS) Pin (NCx57540) DIS (disable) pin allows to deactivate both outputs independently of inputs INA, INB, DT. If the pin is set high both OUTA and OUTB are set low immediately. If DIS is set low, the outputs OUTA/OUTB are restored after rising edge is detected on the INA/INB respectively. It has an internal pull-down resistor of 125 k $\Omega$ to ensure that OUTA and OUTB react to INA, INB and DT in the absence of an external signal. External pull-down resistor 10–47 k $\Omega$ is recommended to prevent unwanted DIS activation by external interference. Direct connection to GNDI is recommended if the pin is not used. Figure 5. Disable Function #### Enable (EN) Pin (NCx57530) EN (Enable) is a useful feature as it allows to deactivate both outputs independently of inputs INA, INB, DT. If EN is set to high both OUTA and OUTB work depending on INA and INB. If EN is set to low, the outputs OUTA/OUTB are set to low immediately, then if EN is set to high, OUTA/OUTB follows INA/INB immediately (see Figure 5). It has an internal pull–up resistor of 125 k $\Omega$ to ensure that OUTA and OUTB react to INA, INB and DT in the absence of an external signal. External pull–up resistor 10–47 k $\Omega$ is recommended to prevent unwanted EN activation by external interference. Direct connection to VDDI is recommended if the pin is not used. #### Input Voltage Levels The NCx575y0 has a two modes for high and low levels on all input pins: - 1. For $V_{DDI}$ from 3.3 to 5 V the high and low input levels are scaling with the $V_{DDI}$ as stated in the Electrical characteristics table. Low input level is $0.3 \times V_{DDI}$ , high input level is $0.7 \times V_{DDI}$ . - 2. For $V_{DDI}$ above 5 V the high and low input levels clamp at the same value as for $V_{DDI} = 5$ V. That means the low input level is $0.3 \times 5 = 1.5$ V and the high input level is $0.7 \times 5 = 3.5$ V. Figure 6. Input Pin Structure #### **Edge Triggered Inputs** The INA, INB and DIS inputs are activated by a signal edge (edge triggered), not with signal level. This means that after power cycling the driver, a rising edge has to occur on INA, INB for OUTA and OUTB to go high, respectively. The same conditions apply if the output signals are disabled through the DIS pin. Therefore, after DIS signal goes low, a rising edge has to occur on INA, INB for OUTA and OUTB to go high, respectively. ## Under Voltage Lockout UVLOI, UVLOA, UVLOB NCx575y0 UVLOA and UVLOB ensures reliable switching of the IGBT connected to the driver output. Driving the IGBT with low gate voltage causes it to switch outside the saturation region (in the linear region) which significantly increases the power losses and there is a danger of damage. UVLOI ensures correct transmission of the signals from the primary side to the secondary side of the driver. NCx575y0 is equipped by edge triggered inputs in order to prevent output pulse trimming. Therefore, after returning from safe state to active state, a rising edge has to occur on INA, INB in order to set OUTA and OUTB high, respectively (see Figures 7, 8 and Figures 9, 10). As a side effect of this feature is that the $t_{UVR}$ time is always prolonged by a $t_{UVR-spread}$ . The $t_{UVR-spread}$ is the delay caused by the time before next rising edge of PWM signal comes. Another note for the $t_{UVR}$ is that it is valid if the $V_{DD2}$ rises from just below $V_{UVLO-OUT-OFF}$ to $V_{UVLO-OUT-ON}$ . The cold–start time from $V_{DDA(B)} = 0$ V to PWM at the output is $t_{UVR}$ + startup time of the internal bias circuits. The whole time is about 20 $\mu$ s and the internal bias circuit startup time is about 10 $\mu$ s. Figure 7. Output Ramp-up and Ramp-down Times during UVLOI Figure 8. V<sub>DDI</sub> Glitch Filtering Figure 9. Output Ramp-up and Ramp-down Times during UVLOA, UVLOB Figure 10. V<sub>DDA</sub>/V<sub>DDB</sub> Glitch Filtering ## **Power Supply** ## Decoupling (VDDI, VDDA, VDDB) Suitable external power capacitors are required for reliable driving of IGBT gate with high current. Parallel combination of 100 nF + 4,7 $\mu F$ low ESR ceramic capacitors is optimal for a wide range of applications using IGBT. For reliable driving of IGBT modules (containing several parallel IGBT's) with a gate capacitance over 10 nF a higher decoupling capacity is required (typically 100 nF + 10 $\mu F$ ). Capacitors should be as close as possible to the driver's power pins. The recommended layout is provided in the Figure 12. ## Cooling Polygons on GNDA/GNDB It is important to provide cooling polygons if driving IGBTs with higher gate capacitance values and using higher switching frequencies. They have to be connected to GNDA and GNDB (See Figure 12). ## **Output Current on GNDA/GNDB** The NCx575y0 has a high current, low–drop MOSFET output stage. It is capable of driving IGBTs with gate capacitance $C_G$ of up to 100 nF. For optimal IGBT driving a few conditions have to be met: - Low inductance (wide and short) traces from OUTA (OUTB) to R<sub>G</sub> and to IGBT gate and from emitter (source) to GNDA (GNDB). - Sufficient power rating of gate resistors R<sub>G</sub>. - Reasonable combination of switching frequency f and gate capacitance C<sub>G</sub> of the IGBT. - Good V<sub>DDA</sub> and V<sub>DDB</sub> decoupling (discussed above). - Sufficient cooling pads (discussed above). #### Low Inductance Traces All the traces have to be as low inductance as possible due to the high current path from the driver output to IGBT gate. In practice that means wide tracks which are as short as possible. Tracks also have to be routed in order to not create big loops. The driving path (driver output, RG, IGBT gate) and return path (IGBT emitter, GNDA or GNDB pin) have to be routed as a pair and not enclosing other components. Figure 11. SOIC-16WB Recommended Layer Stack Figure 12. SOIC-16 Recommended Layer Stack (CASE 752AJ) ## **TYPICAL CHARACTERISTICS** Figure 13. I<sub>QDDI</sub> Supply Current, V<sub>DDI</sub> = 3.3 V Figure 15. I<sub>QDDI</sub> Supply Current, V<sub>DDI</sub> = 20 V Figure 16. I<sub>QDDA</sub> Supply Current Figure 14. I<sub>QDDI</sub> Supply Current, V<sub>DDI</sub> = 5 V 120 ## **TYPICAL CHARACTERISTICS** Figure 17. I<sub>QDDB</sub> Supply Current Figure 19. Input Bias Current - Logic "1" Figure 20. Input Bias Current - Logic "0" vs. Switching Frequency Figure 21. Input Bias Current - Logic "1" Figure 23. Input Bias Current - Logic "1" Figure 24. Input Bias Current - Logic "0" Figure 25. NCx57540 UVLOA and UVLOB Threshold Voltage Figure 26. UVLOI Threshold Voltage Figure 27. UVLOx Enable/Disable Voltage Hysteresis Figure 28. UVLOI Fall Delay Figure 29. UVLOA and UVLOB Fall Delay Figure 30. IGBT Short Circuit Clamping Voltage Figure 31. Propagation Delay Turn-on Figure 32. Propagation Delay Turn-off Figure 33. Rise Time / Fall Time Figure 34. Disable Delay Time 80 (1) 78 Time (ns) 76 (2) 74 (3)72 70 -40 -20 20 40 80 100 120 Temperature (°C) — (1) $t_{DT}$ , $V_{DDI} = 3.3 \text{ V}$ — (2) $t_{DT}$ , $V_{DDI} = 5 \text{ V}$ — (3) $t_{DT}$ , $V_{DDI} = 20 \text{ V}$ (Note: $V_{INA}$ is inverted from $V_{INB}$ , $V_{DDA} = V_{DDB} = 15 \text{ V}$ ) Figure 35. Deadtime, DT pin FLOAT Figure 36. Deadtime, DT pin 5 $k\Omega$ to GNDI ## **TYPICAL CHARACTERISTICS** Figure 37. Deadtime, DT pin 500 $k\Omega$ to GNDI #### **ORDERING INFORMATION** | Device | Qualification | Package | Case | Shipping <sup>†</sup> | |-----------------|-----------------------------------|------------------------------------------------|-------|-----------------------| | NCD57530DWKR2G | Industrial | | | | | NCD57540DWKR2G | mausmai | | | | | NCV57530DWKR2G* | Automotive<br>(AEC-Q100 Qualified | SOIC-16 Wide Body (less pin 12 & 13) (Pb-Free) | 752AJ | 1,000 / Tape & Reel | | NCV57540DWKR2G* | and PPAP Capable) | | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### SOIC-16 WB LESS PINS 12 & 13 CASE 752AJ ISSUE O **DATE 17 FEB 2021** NOTES: 1. DIMENSIDNING AND TOLERANCING PER ASME Y14.5M, 2009. 2. CONTROLLING DIMENSION MILLIMETERS 3. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOVABLE PROTRUSION SHALL BE OLS IN EXCESS OF MAXIMUM MATERIAL CONDITION. 4. DIMENSION & DOES NOT INCLUDE MILD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED OLS PER SIDE. DIMENSION EL DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED OLS MAY FER SUBJECT OF SHALL FOR THE SHALLER THAN THE PROCKACE BOTTOM, DIMENSIONS D AND EL ARE DETERMINED AT THE OUTERMEST EXTREMES OF THE PLASTIC BODY AT DATUM H. 5. DIMENSIONS & AND B ARE TI BE DETERMINED AT DATUM H. 6. DATUMS A AND B ARE TI BE DETERMINED AT DATUM H. 7. DIMENSIONS & AND CAPPLY TO THE FLAT SECTION OF THE LEAD BETVEEN OLD TO 0.25 FROM THE LEAD TIP. 8. AL IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOVEST POINT ON THE PACKAGE BODY. | | FILLETHE LEKS | | | | | |-----|---------------|----------|-------|--|--| | DIM | MIN. | N□M. | MAX. | | | | Α | 2.35 | 2.50 | 2.65 | | | | A1 | 0.10 | 0.18 | 0.25 | | | | b | 0.35 | 0.42 | 0.49 | | | | C | | 0.25 REF | | | | | D | 10.15 | 10.30 | 10.45 | | | | E | 10.05 | 10.30 | 10.55 | | | | E1 | 7.40 | 7.50 | 7.60 | | | | е | | 1.27 BSC | ; | | | | h | 0.25 | | 0.75 | | | | ∟ | 0.50 | | 0.90 | | | | L2 | 0.25 REF | | | | | | М | 0° | | 7° | | | MILL IMETERS additional information on our Pb-Free ategy and soldering details, please do IN Seniconductor Soldering and Mount hniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot ΥY = Year ww = Work Week \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON30578H | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-16 WB LESS PINS 1 | 2 & 13 | PAGE 1 OF 1 | | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative