# Si5332 Reference Manual The Si5332 is a high-performance, low-jitter clock generator capable of synthesizing five independent banks of user-programmable clock frequencies up to 333.33 MHz, while providing up to 12 differential or 24 single-ended output clocks. The Si5332 supports free run operation using an external crystal, or optional internal crystal, as well as lock to an external clock signal. The output drivers are configurable to support common signal formats, such as LVPECL, LVDS, HCSL, and LVCMOS. Separate output supply pins allow supply voltages of 3.3, 2.5, 1.8 V and 1.5V (CMOS only) to power the multi-format output drivers. The core voltage supply (VDD) accepts 3.3, 2.5, or 1.8 V and is independent from the output supplies (VDDOs). Using its two-stage synthesis architecture and patented high-resolution Multisynth technology, the Si5332 can generate three fully independent / non-harmonically-related bank frequencies from a single input frequency. #### **KEY FEATURES** - Any-Frequency 6/8/12-output programmable clock generators - Offered in three different package sizes, supporting different combinations of output clocks and user configurable hardware input pins - · 32-pin QFN, up to 6 outputs - · 40-pin QFN, up to 8 outputs - · 48-pin QFN, up to 12 outputs - Multisynth technology enables any frequency synthesis on any output up to 250 MHz - Highly configurable output path featuring a cross point mux - Up to three independent fractional synthesis output paths - Up to five independent integer dividers - · Down and center spread spectrum - Embedded 50 MHz crystal option - · Input frequency range: - · External crystal: 16 to 50 MHz - · Embedded crystal: 50 MHz - · Differential clock: 10 to 250 MHz - · LVCMOS clock: 10 to 170 MHz - · Output frequency range: - Differential: 5 to 312.5 MHz - LVCMOS: 5 to 170 MHz - User-configurable clock output signal format per output: LVDS, LVPECL, HCSL, LVCMOS - Easy device configuration using our ClockBuilder Pro™ (CBPro) software tool available for download from our web site - Temperature range: -40 to +85 °C - Pb-free, RoHS-6 compliant - For more information, refer to the Si5332 data sheet # **Table of Contents** | 1. | Overview | . 3 | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 2. | Power Supply Sequencing | . 4 | | 3. | Input Clocks | . 5 | | | 3.1 Input Clock Terminations 3.1.1 External Crystal (Si5332A/B/C/D) 3.1.2 Internal Crystal (Si5332E/F/G/H) 3.1.3 External Input Clock on XA Input (Si5332A/B/C/D) 3.1.4 External Input Clock on CLKIN_x/CLKIN_x# | . 5<br>. 5<br>. 5<br>. 6 | | | 3.2 Crystal Recommendations | . 8 | | 4. | GPI | 11 | | 5. | Output Clock Terminations | 12 | | | 5.1 DC-Coupled Output Clock Terminations | .13 | | | 5.2 AC-Coupled Clock Terminations | .16 | | 6. | Programming the Volatile Memory | 17 | | | 6.1 Programming the PLL | .18 | | | 6.2 Programming the Clock Path | .21 | | | 6.3 Programming the Output Clock Frequency | .23 | | | 6.4 Programming the Output Clock Format | .24 | | | 6.5 Programming for Frequency Select Operations | .26 | | | 6.6 Programming for Spread Spectrum | .27 | | 7. | Si5332 Pinout and Package Variant | 29 | | 8. | Recommended Schematic and Layout Practices | 31 | | 9. | Register Map | 32 | ## 1. Overview In addition to clock generation, the input clocks can bypass the synthesis stage enabling the Si5332 to be used as a high-performance clock buffer or a combination of a buffer and generator. The Multisynth dividers have two sets of divide ratio registers, an A set and a B set. The active in-use divide ratio can be switched between the A set or B set via external input pin or register control. This feature allows for dynamic frequency shifting at ppb accuracy for applications such as frequency margining. Similar A set and B set divider ratios are available for the integer dividers, but the ratios must be integer related. CBPro supports use of A and B divider sets. Spread spectrum is available for any clock output from two Multisynth dividers for use in EMI-sensitive applications, such as PCI Express. Configurations and controls of the Si5332 are mainly handled through I2C. Any GPI pin can be programmed to be clock input select, frequency A/B select, spread enable, output enable, or I2C address select. ## 2. Power Supply Sequencing The Si5332 VDD\_core voltages are VDD\_DIG, VDD\_XTAL and VDDA. These 3 VDD\_core pins must all use the \*same\* voltage. Power supply sequencing between VDD\_core and any VDDOx pin is allowed in any order. However, to minimize the "bring up" time, it is recommended that VDD\_core is powered up first, this ensures that the NVM download is completed first. It is estimated that the total device "bring up" time will be ~50 ms. When VDD\_core is powered up, the I2C master can communicate with the Si5332 slave. The register bit field "VDD\_XTAL\_OK" is set to indicate input buffer(s) and crystal oscillator are powered up. Once the appropriate VDDOx supplies are powered-up, the VDDO\_OK register field will indicate output driver bank supply voltage status. These status registers are available to provide an indication of general device status and presence of output driver voltages. The figure below shows the Si5332 device power-up sequencing and expected device behavior. Note that a blank (unconfigured) part will stop and wait to be configured with outputs disabled. Figure 2.1. Power Supply Sequencing for Si5332 ## 3. Input Clocks The Si5332 has three input clock nodes, the XA/XB pair, the CLKIN 2/CLKIN 2# pair and the CLKIN 3/CLKIN 3# pair. XA/XB supports a crystal input or an external clock input whereas the CLKIN\_x/CLKIN\_x# pairs support ONLY external clock inputs. The GPI pins can be set to select the active input clock for the PLL (or the user can set the active input via register writes). #### 3.1 Input Clock Terminations Supported input clock sources for the Si5332 are: - 1. External crystal attached to the Si5332 XA/XB inputs (Si5332A/B/C/D only). - 2. Internal crystal (Si5332E/F/G/H only). - 3. External single-ended clock attached to XA (Si5332A/B/C/D only). - 4. Externally supplied clock attached to available CLKIN x/CLKINx# inputs. ## 3.1.1 External Crystal (Si5332A/B/C/D) An external crystal can be connected to a Si5332A/B/C/D device's XA/XB inputs as shown below. See section 3.2 for a list of recommended crystals, or see Table 5.4 in the Si5332 datasheet for crystal specifications when selecting a different crystal. Note the external crystal specifications in Si5332 datasheet Table 5.4 must be met. Figure 3.1. External Crystal Connection ## 3.1.2 Internal Crystal (Si5332E/F/G/H) An internal crystal option is available by selecting the E, F, G, or H variant of the Si5332. The internal crystal is a fixed 50 MHz crystal. No external crystal or other components should be connected to the XA/XB pins and the pins should not have signals routed next to or underneath. For layout purposes, the XA/XB pins should be treated as if the crystal is attached. #### 3.1.3 External Input Clock on XA Input (Si5332A/B/C/D) The XA input can accept an externally supplied, AC coupled clock with maximum voltage swing of 1Vpp. See figure below for connection details. The XB pin must be left open with nothing connected. If using this input clock mode, it is suggested to zero-out the internal crystal loading capacitance (CL) for best operation. Figure 3.2. External Input Clock on XA Input #### 3.1.4 External Input Clock on CLKIN\_x/CLKIN\_x# When supplying clocks into the CLKINx inputs, AC coupling is the preferred method for both differential and single-ended clocks with DC coupling an option in certain configurations. The figures below show how to connect either a differential or single-ended input clock to the Si5332 clock inputs. Figure 3.3. AC-coupled Differential Input Clock (LVDS, LVPECL, HCSL, CML, etc.) For AC-coupled differential input clocks the Vswing of the clock must be limited to the maximum VDD\_Core voltage. VDD\_Core is defined as the following group of VDD supply pins: VDD\_DIG, VDDA, and VDD\_XTAL. (Format Termination: Input clock format termination is dependent on the driver format used and is usually specified by the driving device and/or industry standard clock format specification. The CLKIN inputs of Si5332 are high impedance inputs.) Figure 3.4. AC-coupled Single-ended Input Clock (LVCMOS) For AC-coupled single-ended input clocks the Vswing of the clock must be limited to the maximum VDD\_Core voltage. VDD\_Core is defined as the following group of VDD supply pins: VDD\_DIG, VDDA, and VDD\_XTAL. (Format Termination: Input clock format termination is dependent on the driver format used and is usually specified by the driving device and/or industry standard clock format specification. The CLKIN inputs of Si5332 are high impedance inputs.) Figure 3.5. DC-coupled Differential Input Clock For DC-coupled differential input clocks, refer to Table 3.1 Input Clock Coupling Restrictions on page 7 to determine if DC coupling is supported. (Format Termination: Input clock format termination is dependent on the driver format used and is usually specified by the driving device and/or industry standard clock format specification. The CLKIN inputs of Si5332 are high impedance inputs.) Table 3.1. Si5332 Input Clock Coupling Restrictions (AC or DC) | Format | VDD_Core | | | |--------------------|----------|----------|---------| | | 3.3 V | 2.5 V | 1.8 V | | LVDS 3.3 V/2.5 V | AC or DC | AC only | AC only | | LVDS 1.8 V | AC or DC | AC only | AC only | | LVPECL 3.3 V/2.5 V | AC or DC | AC only | AC only | | HCSL | AC or DC | AC or DC | AC only | | CML | AC only | AC only | AC only | | LVCMOS | AC only | AC only | AC only | ## Note: - 1. For DC-coupled, input clock peak voltage must not exceed VDD\_Core and minimum voltage must not be below GND. - 2. For AC-coupled, peak swing must not exceed VDD\_Core. ## 3.2 Crystal Recommendations The crystals in the table below are recommended for use with Si5332. The crystals listed are 25 and 27 MHz frequencies. However, when choosing any crystal frequency between 16-30 MHz, a crystal with with ESR less than (or equal to) 50 $\Omega$ and CL less than (or equal to) 20 pF can be used with Si5332. When choosing crystals of 31-50 MHz frequencies, C0 should not exceed 2 pF, CL should not exceed 10 pF and the ESR should not exceed 50 $\Omega$ . Table 3.2. Recommended Crystals | Crystal Part Number | Make | Stability | CL | ESR | |------------------------------------|---------|-----------|------|------| | ECS-25-18-30B-AKN | ECS | 30ppm | 18pf | 30 Ω | | ECS-27-18-30B-AKN | | 30ppm | 18pf | 30 Ω | | FOXSDLF/250FR-20 | Fox | 30ppm | 20pf | 30 Ω | | FA-238V-25.000000MHz12.0+15.0-15.0 | Epson | 50ppm | 12pf | 50 Ω | | ABM3B-25.000MHz-18-50-D1U | Abracon | 20ppm | 18pf | 50 Ω | | ABM3B-27.000MHz-18-50-D1U | | 20ppm | 18pf | 50 Ω | | ABM3B-25.000MHz-18-60-D1U | | 30ppm | 18pf | 60 Ω | | ABM3B-27.000MHz-18-60-D1U | | 30ppm | 18pf | 60 Ω | | ABM3B-25.000MHz-12-50-D1U | | 10ppm | 10pf | 50 Ω | | ABM3B-27.000MHz-12-50-D1U | | 10ppm | 10pf | 50 Ω | | AA-25.000MALE-T | TXC | 30ppm | 12pf | 50 Ω | | AA-27.000MAGK-T | | 30ppm | 20pf | 50 Ω | | FQ5032B-25.000 | Fox | 30ppm | 20pf | 50 Ω | | FQ5032B-27.000 | | | | | | NX5032GA-25.000M-STD-CSK-4 | NDK | 30ppm | 8pf | 50 Ω | | NX5032GA-25.000000MHZ-LN-CD-1 | | 30ppm | 8pf | 70 Ω | | NX5032GA-27M-STD-CSK-4 | | 30ppm | 8pf | 50 Ω | | NX5032GA-27.000000MHZ-LN-CD-1 | | 30ppm | 8pf | 70 Ω | | 7A-25.000MAAE | TXC | 30ppm | 12pf | 50 Ω | | 7A-25.000MAAJ | | 30ppm | 18pf | 50 Ω | | 7A-27.000MAAE | | 30ppm | 12pf | 50 Ω | | 7A-27.000MAAJ | | 30ррт | 18pf | 50 Ω | Crystals will resonate at their specified frequency (i.e., be "on-frequency") if the capacitive loading across the crystal's terminals is the same as specified by the crystal loading capacitance (CL) specification. The total loading capacitance presented to the crystal must factor in all capacitance sources such as parasitic "stray" capacitance as well as added loading capacitance. Stray capacitance comes from sources like PCB traces, capacitive coupling to nearby components, as well as any stray capacitance within the oscillator device itself. For "on-frequency" oscillator operation, all capacitance sources must be considered to determine the correct total capacitance presented to the crystal to match it's required CL. The Si5332 contains variable *internal* loading capacitors (CLVAR) to provide any necessary added crystal matching capacitance so external matching capacitors are not needed. The figure below shows the Si5332's internal variable capacitance and the two sources of stray loading capacitance. Figure 3.6. Sources of Crystal Loading Capacitance Using the Si5332's internal variable loading capacitors ( $CL_{VAR}$ ), the crystal's required CL can be matched by adding capacitance to the external stray and internal device capacitance. The total stray capacitance must be less than the required crystal loading capacitance CL. A value for $CL_{VAR}$ must be selected such that: Crystal CL = CL $$_{VAR}$$ + CLS $_{INT}$ + CLS $_{FXT}$ Or rearranged: ## Equation 1. The crystal CL value is specified by the choice of crystal. A list of Si5332 recommended crystals can be found in Table 3.2 on page 8 of this document. For the following example, a Crystal CL value of 10 pf will be used. The internal stray capacitance ( $CLS_{INT}$ ) of the Si5332 is 2.4 pf. External PCB stray capacitance ( $CLS_{EXT}$ ) is usually in the order of 2-3 pf given a reasonably compact layout. The Si5332 EVB external stray capacitance is ~ 2.75 pf. Given these example values, the required $CL_{VAR}$ can be calculated as shown below, using Equation 1. $$CL_{VAR} = 10pF - 2.4pF - 2.75pF = 4.85pF$$ ## Equation 2. Note the internal variable capacitor, $CL_{VAR}$ , consists of two capacitors **in series**: one connected to the XA pin ( $CL_{XA}$ ) and one to the XB pin ( $CL_{XB}$ ) of the Si5332. For capacitors in series, if we keep $CL_{XA}$ = $CL_{XB}$ , we can simply double the value of $CL_{VAR}$ to arrive at the correct $CL_{XA}$ and $CL_{XB}$ value. $$CL_{XA} = CL_{XB} = (2 \times CL_{VAR}) = 2 \times 4.85 pF = 9.7 pF$$ #### Equation 3. Combining Equation 1 and Equation 2 will solve for CL<sub>XA</sub>/CL<sub>XB</sub> in single equation form: CL $$_{XA}$$ = CL $_{XB}$ = 2 × (CrystalCL - CL $_{int}$ - CL $_{ext}$ ) #### Equation 4. Note: Valid range for CL<sub>XA</sub> and CL<sub>XB</sub> in Si5332 is 0 to 38.395 pF $CL_{XA}$ and $CL_{XB}$ may only be a positive value and in the range of 0 to 38.395 pF. Any values less than 0 cannot be implemented and any values greater than 38.395 pF cannot be implemented using internal capacitors alone. (Note that the above range is **NOT** simply the crystal CL spec because both external and internal stray capacitance play a role in determining valid $CL_{XA}/CL_{XB}$ .) Once $CL_{XA}$ and $CL_{XB}$ have been determined using Equation 4, use the following set of formulas to calculate the required register values to implement the desired $CL_{XA}/CL_{XB}$ . If $(CL_{XA/XB} \le 30.555 \text{ pF}, \text{ then})$ : - xosc\_cint\_ena = 0 - xosc\_ctrim\_xin = Round to nearest integer (CL<sub>XA</sub> / 0.485) - xosc ctrim xout = Round to nearest integer (CL<sub>XB</sub> / 0.485) If $(30.555 \text{ pF} < CL_{XA/XB} \le 38.395 \text{ pF}$ , then: - xosc\_cint\_ena = 1 - xosc\_ctrim\_xin = Round to nearest integer ((CL<sub>XA</sub> 7.84) / 0.485) - xosc ctrim xout = Round to nearest integer (CL<sub>XB</sub> 7.84) / 0.485) To summarize, use Equation 4 to calculate $CL_{XA}/CL_{XB}$ , then use the above set of formulas to calculate register values to implement $CL_{XA}/CL_{XB}$ in the Si5332. **Note:** Your unique PCB assembly's stray capacitance value plays a role in determining correct internal capacitor settings and, consequently, the crystal's frequency of oscillation. Small differences in actual board stray capacitance values from the value used in the above calculations will result in the crystal oscillating slightly off-frequency. Significant capacitance differences can result in significant frequency error. ## 4. GPI The General-purpose inputs (GPI pins) are pins whose input functions can be programmed (in NVM) to assume a pre-defined function. The Si5332 provides users the following options for each GPI pin available for programming. A general-purpose input can be programed as one of the following pins: Table 4.1. GPI Programming Guide | Function Name | Description | |-------------------------------------------------|-----------------------------------------------------| | OE_0 | Output enable input for OUT0 | | OE_1 | Output enable input for OUT1 | | OE_2 | Output enable input for OUT2 | | OE_3 | Output enable input for OUT3 | | OE_4 | Output enable input for OUT4 | | OE_5 | Output enable input for OUT5 | | OE_6 | Output enable input for OUT6 | | OE_7 | Output enable input for OUT7 | | OE_8 | Output enable input for OUT8 | | OE_9 | Output enable input for OUT9 | | OE_10 | Output enable input for OUT10 | | OE_11 | Output enable input for OUT11 | | SSE_0 | Spread spectrum control for outputs derived from N0 | | SSE_1 | Spread spectrum control for outputs derived from N1 | | FS_N0 | Frequency select for outputs derived from N0 | | FS_N1 | Frequency select for outputs derived from N1 | | FS_00 | Frequency select for outputs derived from O0 | | FS_01 | Frequency select for outputs derived from O1 | | FS_O2 | Frequency select for outputs derived from O2 | | FS_03 | Frequency select for outputs derived from O3 | | FS_O4 Frequency select for outputs derived from | | | CLKIN_SEL0 | Input clock select (LSB) | | CLKIN_SEL1 | Input clock select (MSB) | | I2C_ADDR | Selection control for i2c address | ClockBuilder Pro will allow a user to select similar functions to choose a single GPIO input. For instance, FS\_x functions will be allowed to share a single GPIO pin but a FS\_x function and OE\_y function will not be allowed to share a single GPIO input. The default I2C address for Si5332 is 6Ah. This I2C address can be customized and the user can select between "two" different I2C addresses using the I2C\_ADDR function. GPI pin functionality is only available when creating customized Si5332 configuration files and part numbers through ClockBuilder Pro. GPI function assignment and definition is not available through I<sup>2</sup>C programming, meaning GPI pin use is not available in base parts. ## 5. Output Clock Terminations The Si5332 output formats are programable and cover all popular output formats. The output drivers can be set by the programming the following bit fields: Table 5.1. Output Format Related Register Fields | outx_mode: - Sets the mode of the driver. | | |----------------------------------------------------------------|--| | outx_cmos_inv: - Sets an inverted copy for CMOS driver format. | | | outx_cmos_slew: - Sets the slew rate of the CMOS driver. | | | outx_cmos_str: - Sets the output impedance of the CMOS driver. | | Table 5.2. OUTx\_Mode vs Output Formats | OUTx_MODE | Driver Mode | | |-----------|------------------------------------|--| | 0 | off | | | 1 | CMOS on positive output only | | | 2 | CMOS on negative output only | | | 3 | dual CMOS outputs | | | 4 | 2.5V/3.3V LVDS | | | 5 | 1.8V LVDS | | | 6 | 2.5V/3.3V LVDS fast | | | 7 | 1.8V LVDS fast | | | 8 | HCSL 50 Ω (external termination) | | | 9 | HCSL 50 Ω (internal termination) | | | 10 | HCSL 42.5 Ω (external termination) | | | 11 | HCSL 42.5 Ω (internal termination) | | | 12 | LVPECL | | | 13 | Reserved | | | 14 | Reserved | | | 15 | Reserved | | The recommended termination for each output format is shown in these figures: Figure 5.1 LVCMOS Termination, Option 1 on page 13 and Figure 5.2 LVCMOS Termination, Option 2 on page 13. ## **5.1 DC-Coupled Output Clock Terminations** Figure 5.1. LVCMOS Termination, Option 1 Figure 5.2. LVCMOS Termination, Option 2 Figure 5.3. LVDS/LVDS Fast Termination, Option 1 Figure 5.4. LVDS/LVDS Fast Termination, Option 2 Figure 5.5. LVPECL Termination, Option 1 Table 5.3. LVPECL Termination, Option 1 | VDD Standard | Resistance | Resistance Value | |--------------|------------|------------------| | 2.5 | R1 | 250 | | | R2 | 62.5 | | 3.3 | R1 | 125 | | | R2 | 84 | Figure 5.6. LVPECL Termination, Option 2 Table 5.4. LVPECL Termination, Option 2 | VDD Standard | Resistance | Resistance Value | |--------------|------------|------------------| | 2.5 | R1 | 50 | | | R2 | 50 | | | R3 | 29.5 | | 3.3 | R1 | 50 | | | R2 | 50 | | | R3 | 54 or 0 | Figure 5.7. HCSL Internal Termination Mode Figure 5.8. HCSL External Termination Mode #### 5.2 AC-Coupled Clock Terminations Figure 5.9. HCSL External Termination Mode Figure 5.10. HCSL Internal Termination Mode Figure 5.11. LVDS Termination The terminations (shown in Figure 5.3 LVDS/LVDS Fast Termination, Option 1 on page 13 through Figure 5.6 LVPECL Termination, Option 2 on page 15) can also be converted by adding DC-blocking capacitances right before the receiver pins. However, the recommendation shown in Figure 5.11 LVDS Termination on page 16 is the simplest way to realize AC-coupling (i.e., the least number of components) and is, hence, the recommended circuit for AC-coupled termination circuits. ## 6. Programming the Volatile Memory The volatile memory can be programmed to set up the various functions necessary to realize a PLL function, a clock output to clock input relationship and can be used to monitor input clock that controls the PLL. The front page block diagram is repeated here to refresh the various limits and possibilities that are necessary for the calculations below Figure 6.1. Top Level Block Diagram #### 6.1 Programming the PLL The PLL programming involves three distinct constraints: - 1. The minimum and the maximum frequencies possible for the PFD (Phase Frequency Detector) at lock. That is set by the reference frequency which is set the input divider P and the active input clock as selected by the IN SEL pins or registers. - 2. The VCO frequency that is set by feedback divider (Mn/Md) and the PFD frequency also has a limited range that is unique to Si5332. - The PLL closed loop transfer function characterized by its loop band width and peaking is set by programming the loop parameters. The table below lists the constraints for the PLL reference frequency and the VCO frequency. The PLL reference frequency (pllRef-freq) and the VCO frequency (vcoFreq) are related by the equation below: $$vcoFreq = pllRefFreq \times \left(\frac{M_n}{M_d}\right)$$ For a given plan, the <code>pllRefFreq</code> can be readily solved as it is derived from the input clock frequency. To get to this optimization, the "active" input to the PLL must be selected from the XA/XB, CLKIN\_1, CLKIN)2, in1p/m input clocks using either the IMUX\_SEL register field or the CLKIN\_SEL pins {if CKIN\_SEL pins are available in the custom part that you choose to reprogram}. <code>PllRefFreq</code> is given by the In-Freq (active clock input frequency) and P as: $$PIIRefFreq = \frac{InFreq}{P}$$ Table 6.1. Constraints for PLL Reference Frequency and VCO Frequency | Field Name | Value | Description | |---------------|-----------|------------------------------------------------------| | pllMinRefFreq | 10 MHz | The minimum reference frequency the PLL can tolerate | | pllMaxRefFreq | 50 MHz | The maximum reference frequency the PLL can tolerate | | vcoCenterFreq | 2.5 GHz | The center frequency of the VCO's tuning range | | vcoMinFreq | 2.375 GHz | The minimum frequency of the VCO's tuning range | | vcoMaxFreq | 2.625 GHz | The maximum frequency of the VCO's tuning range | List all required output frequencies, Fxy, in groups denoted by Gx, where x = 0,1,2,3,4,5 and y = a,b,c. This grouping is done such that frequencies related to each other by rational fractions of integers between 1 and 63 are in that group. For example, 100 MHz/80 MHz = 5/4 is a rational fraction. Each group Gx is associated with a single output voltage supply driver inside Si5332 and is shown in Table 6.2 Output Frequency Variables Grouping and Mapping to Actual Output Pins on page 19. The table also shows the output frequency symbol Fxy mapped to the output name in the Si5332 pin descriptions. The integer O-dividers are denoted by hsdiv. Each Oi divider maps to a hsdivi in the solver where i is an integer between 0 and 4. Similarly, the two Multisynth N-dividers, Nj map to IDj and j = 0 or 1. The constraints for these divider values are listed in Table 6.3 Constraints for hsdiv and id on page 19. Table 6.2. Output Frequency Variables Grouping and Mapping to Actual Output Pins | Si5332<br>12 Output Part Output<br>Pair | Si5332<br>8 Output Part Output<br>Pair | Si5332<br>6 Output Part Output<br>Pair | Output Frequency Vari-<br>able for Solver | The Output Frequency<br>Group | |-----------------------------------------|----------------------------------------|----------------------------------------|-------------------------------------------|-------------------------------| | OUT0 | OUT0 | OUT0 | F <sub>0A</sub> | G <sub>0</sub> | | OUT1 | OUT1 | OUT1 | F <sub>1A</sub> | G <sub>1</sub> | | OUT2 | | | F <sub>1B</sub> | G <sub>1</sub> | | OUT3 | OUT2 | OUT2 | F <sub>2A</sub> | G <sub>2</sub> | | OUT4 | OUT3 | | F <sub>2B</sub> | G <sub>2</sub> | | OUT5 | | | F <sub>2C</sub> | G <sub>2</sub> | | OUT6 | OUT4 | OUT3 | F <sub>3A</sub> | G <sub>3</sub> | | OUT7 | OUT5 | | F <sub>3B</sub> | G <sub>3</sub> | | OUT8 | | | F <sub>3C</sub> | G <sub>3</sub> | | OUT9 | OUT6 | OUT4 | F <sub>4A</sub> | G <sub>4</sub> | | OUT10 | OUT7 | OUT5 | F <sub>5A</sub> | G <sub>5</sub> | | OUT11 | | | F <sub>5B</sub> | G <sub>5</sub> | Table 6.3. Constraints for hadiv and id | Field Name | Value | Description | |-------------|-------|-----------------------------------------------------| | hsdivMinDiv | 8 | The minimum divide value that the HSDIV can support | | hsdivMaxDiv | 255 | The maximum divide value that the HSDIV can support | | idMinDiv | 10 | The minimum divide value that the ID can support | | idMaxDiv | 255 | The maximum divide value that the ID can support | Each output frequency Foutxy is given by: $$Foutxy = \frac{vcoFreq}{\{hsdiv_j \times Rxy\}}$$ or $$Foutxy = \frac{vcoFreq}{\{id_j \times Rxy\}}$$ An hsdiv or id divider is common for output frequencies grouped in a given Gx. Given these constraints, the solver must first choose a *PllRefFreq* that satisfies the constraints in Table 6.4 Loop BW Options on page 20. The search for vcoFreq can be broken down into the following steps. 1. From the output frequency set, form a set of "M" non-equal frequencies. Group the (N-M) equal frequencies into the same "x" in Foutxy grouping. - Now form MC<sub>2</sub> groups of (M-2) output frequencies. Find the LCM of each group and find an integer "I" that can such that: - a. vcoFreq = I\*LCM can meet the constraint for vcoFreq in Table 6.1 Constraints for PLL Reference Frequency and VCO Frequency on page 18. - b. List the "L" groups that provide a legal vcoFreq, i.e. a vcoFreq that satisfies the condition in step a. - c. Choose the vcoFreq that has most number of performance critical clocks that do not need "spread spectrum" clock-ing as part of the "M-2" output clocks Given that vcoFreq, calculate the feedback divider as: $$\frac{M_n}{M_d} = \frac{vcoFreq}{pIIRefFreq}$$ The Mn/Md fraction is represented in register fields IDPA INTG, IDPA RES and IDPA DEN $$IDPA\_INTG = floor\left(\frac{128 \times vcoFreq}{pllRefFreq}\right)$$ $$\frac{IDPA\_RES}{IDPA\_DEN} = \frac{128 \times vcoFreq}{pllRefFreq} - IDPA\_INTG$$ As can be seen from the above equations, the ratio IDPA RES/ IDPA DEN will always be less than 1. Note: All these register fields are 15 bits wide. Therefore, the fraction will need to truncate to up to this precision. This section fully determines the VCO frequency, the P-divider and the feedback divider for this plan given the choice of using O-dividers {HSDIV} for M-2 output clocks and N-dividers {ID} for two output clocks. The next step will be to determine the closed loop response that is required from the PLL. The table below lists the different loop BW settings possible and the register field value that will enable that loop BW setting: Table 6.4. Loop BW Options Loop Bandwidth (kHz) PLL, Ref. Freg. Min (MHz) PLL, Ref. Freg. Max. (MHz) | I EE_IIIODE | Loop Banawiath (Kilz) | T LL: Roll Frog. Will (Will2) | T EE. Roll Frog. Max. (MITZ) | |-------------|--------------------------------|-------------------------------|------------------------------| | 0 | ILLEGAL IF PLL MODE IS ENABLED | | | | 1 | 350 | 10 | 15 | | 2 | 250 | 10 | 15 | | 3 | 175 | 10 | 15 | | 4 | 500 | 15 | 30 | | 5 | 350 | 15 | 30 | | 6 | 250 | 15 | 30 | | 7 | 175 | 15 | 30 | | 8 | 500 | 30 | 50 | | 9 | 350 | 30 | 50 | | 10 | 250 | 30 | 50 | | 11 | 175 | 30 | 50 | This algorithm will result in a final solution for a VCO frequency, vcoFreq, that can then be used to calculate the O-divider, N-divider, and R-divider values needed to derive each output frequency, Foutxy. #### 6.2 Programming the Clock Path Given a valid VCO frequency for the M unique frequencies, segregate the N-M equal frequencies into outputs from each group Gx in Table 6.2 Output Frequency Variables Grouping and Mapping to Actual Output Pins on page 19. When arranging outputs, care must be taken to minimize crosstalk (without violating the contraints imposed from the grouping of output frequencies into the VDDO "banks"). Whenever several high frequencies, fast rise time, large amplitude signals are all close to one another, the laws of physics dictate that there will be some amount of crosstalk. The jitter of the Si5332 is low, and, therefore, crosstalk can become a significant portion of the final measured output jitter. Some of the source of the crosstalk will be the Si5332 and some will be introduced by the PCB. For extra fine tuning and optimization in addition to following the usual PCB layout guidelines, crosstalk can be minimized by modifying the arrangements of different output clocks: - 1. Avoid adjacent frequency values that are close. A 155.52 MHz clock should not be next to a 156.25 MHz clock. If the jitter integration bandwidth goes up to 20 MHz, then keep adjacent frequencies at least 20 MHz apart. - 2. Adjacent frequency values that are integer multiples of one another are okay and these outputs should be grouped accordingly. - 3. Unused outputs can be used to separate clock outputs that might otherwise interfere with one another. If some outputs have tight jitter requirements while others are relatively loose, rearrange the clock outputs so that the critical outputs are the least susceptible to crosstalk. These guidelines typically only need to be followed by those applications that wish to achieve the highest possible levels of jitter performance. Because CMOS outputs have large pk-pk swings and do not present a balanced load to the VDDO supplies, CMOS outputs generate much more crosstalk than differential outputs. For this reason, CMOS outputs should be avoided whenever possible. When CMOS is unavoidable, even greater care must be taken with respect to the above guidelines. An output multiplexer (output mux) or crosspoint mux needs to be programmed such that each group Gx is set to the correct O-divider, N-divider, or input clock (in the case of buffering). Each output, Foutxy, has this common divider or input clock reference that needs to be set. The multipler setting that routes the correct divider/clock source to the correct group is shown in the following table. Table 6.5. Output Mux (Crosspoint Mux) Settings | Register field | Description | |----------------|---------------------------------------------------------| | omuxx_sel0 | Selects output mux clock for output clocks in group Gx: | | | 0 = PLL reference clock before pre-scaler | | | 1 = PLL reference clock after pre-scaler | | | 2 = Clock from input buffer 0 | | | 3 = Clock from input buffer 1 | | omuxx_sel1 | Selects output mux clock for output clocks in group Gx: | | | 0 = HSDIV0 | | | 1 = HSDIV1 | | | 2 = HSDIV2 | | | 3 = HSDIV3 | | | 4 = HSDIV4 | | | 5 = ID0 | | | 6 = ID1 | | | 7 = Clock from omux1_sel0 | The final steps will be to program the <code>hsdiv</code> and <code>id</code> dividers. The equations below show the relationship between <code>hsdiv</code>, <code>id</code> divider values with their associated output frequency. They also show the register fields that need to be programmed to set up the divider values correctly. The register field and the divider value are both denoted by: $$hsdivxa\_div = \frac{vcoFrq}{Foutxa \times Rxa}$$ The id dividers are calculated as below: $$idxa = \frac{vcoFrq}{Foutxa \times Rxa}$$ The ida fraction is represented in register fields IDPA\_INTG, IDPA\_RES and IDPA\_DEN $$IDxA\_INTG = floor\left(\frac{128 \times vcoFreq}{Foutxa \times Rxa}\right)$$ $$\frac{\textit{IDxA\_RES}}{\textit{IDxA\_DEN}} = \frac{128 \times \textit{vcoFreq}}{\textit{Foutxa} \times \textit{Rxa}} - \textit{IDxA\_INTG}$$ ## 6.3 Programming the Output Clock Frequency The Rxy register fields are programmed as shown in the table below. This last step completes the settings of all dividers that will result in the frequency plan. When a valid divider solution space cannot be determined, that frequency plan is not realizable in the Si5332. Table 6.6. Rxy to Register Field Mapping for 12-output Si5332 | Divider Value | Register Field | Description | |---------------|----------------|-----------------------| | R0A | OUT0_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R1A | OUT1_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R1B | OUT2_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R2A | OUT3_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R2B | OUT4_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R2C | OUT5_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R3A | OUT6_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R3B | OUT7_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R3C | OUT8_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R4A | OUT9_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | Divider Value | Register Field | Description | |---------------|----------------|-----------------------| | R5A | OUT10_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | | R5B | OUT11_DIV | Driver divider ratio. | | | | 0 = disabled | | | | 1–63 = divide value | ## 6.4 Programming the Output Clock Format The following tables provide the method to fully define every driver. Table 6.7. Driver Set Up Options | Driver | Register Field | Description | |------------------------|------------------|------------------------------------------------------------------------------------------------| | Driver for output OUTx | OUTx_mode | Software interpreted driver configuration.<br>See Table 6.8 Driver Mode Options on<br>page 25. | | | OUTx _skew | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | | | OUTx _stop_highz | Driver output state when stopped. | | | | 0 = low-z | | | | 1 = high-z | | | OUTx _cmos_inv | Sets the polarity of the two outputs in dual CMOS mode. | | | | 0 = no inversion | | | | 1 = OUTx~ inverted | | | OUTx _cmos_slew | Controls CMOS slew rate from fast to slow. | | | | 00 = fastest | | | | 01 = slow | | | | 10 = slower | | | | 11 = Slowest | | | OUTx _cmos_str | CMOS output impedance control. | | | | 0 = 50 Ω | | | | 1 = 25 Ω | ## Table 6.8. Driver Mode Options | drvxy_MODE | Driver Mode | |------------|------------------------------------| | 0 | off | | 1 | CMOS on positive output only | | 2 | CMOS on negative output only | | 3 | dual CMOS outputs | | 4 | 2.5 V/3.3 V LVDS | | 5 | 1.8 V LVDS | | 6 | 2.5 V/3.3 V LVDS fast | | 7 | 1.8 V LVDS fast | | 8 | HCSL 50 Ω (external termination) | | 9 | HCSL 50 Ω (internal termination) | | 10 | HCSL 42.5 Ω (external termination) | | 11 | HCSL 42.5 Ω (internal termination) | | 12 | LVPECL | | 13 | Reserved | | 14 | Reserved | | 15 | Reserved | ## 6.5 Programming for Frequency Select Operations Every hadiv and id has a Bank A and a Bank B divider. The register field names that begin with hadivxb or idxb denote Bank B dividers. Any FS frequency will be: $$Foutxy_{FS} = \frac{vcoFreq}{idxb}$$ Or $$Foutxy_{FS} = \frac{vcoFreq}{hsdivb}$$ Any output associated with either idxa or hsdivxa can be switched into the above FS frequency. The control that selects the Bank B divider is as shown in table below. Table 6.9. The Control Register Bit to Switch Frequencies | Register Field | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | hsdivx_div_sel | Selects bank A or bank B divider HSDIV0 settings. The HSDIV0 supports dynamic integer divider changes through this divider select control bit. | | | 0 = bank A divider | | | 1 = bank B divider | | idx_cfg_sel | Output interpolative divider 0 configuration bank select. The interpolative divider supports dynamically switching between two complete configurations controlled by this bit. Reconfiguration should be done on the unselected bank. If IDO_CFG=0, running based off bank A, then bank B may be freely reconfigured and once ready all changes will be applied to the ID once IDO_CFG=1 thus changing the ID from bank A to bank B. Spread spectrum enable fields IDOA_SS_ENA and IDOB_SS_ENA are the only exception and may be enabled/disabled while bank is selected. 0 = bank A 1 = bank B | In a factory-programmed part, a pin (the FS pin) can be used for the same purpose as the control registers. Once, a control bit is set, the backup divider values control the output frequency and that is described the equations below: #### **O-Divider** $$hsdivxb\_div = \frac{vcoFreq}{Foutxb \times Rxa}$$ #### **N-Divider** $$idxb = \frac{vcoFreq}{Foutxb \times Rxa}$$ The ida fraction is represented in register fields IDPB INTG, IDPB RES and IDPB DEN $$IDxB\_INTG = floor\left(\frac{128 \times vcoFreq}{Foutxb \times Rxa}\right)$$ $$\frac{\textit{IDxB\_RES}}{\textit{IDxB\_DEN}} = \frac{128 \times \textit{vcoFreq}}{\textit{Foutxb} \times \textit{Rxa}} - \textit{IDxB\_INTG}$$ As can be seen, the backup divider values limit the possible values for the output frequency in this backup mode. Another key feature is that the switch to a FS frequency is "glitchless". Therefore, the recommended method for glitchless frequency updates is to program either divider a or b (when divider b or a is currently driving the output frequency), and then switch this divider. ## 6.6 Programming for Spread Spectrum Spread spectrum clocking (SSC) is available only on the multisynth outputs. Each multisynth can implement spread spectrum in either the main divider or the backup divider (the FS option). Therefore, the user can program a maximum of four different spread spectrum "profiles" from the same part, although only two profile are available on outputs at any given time. The amplitude of the SSC clock frequency (as illustrated in Figure 6.2 Illustration: Center and Down Spread SSC Clocks as Frequency vs Time Plots on page 27) is denoted by ssc%. The variable, Amod, in the equation below is a real number representation of the ssc%, which is a percentage value. The modulation rate (also illustrated in Figure 6.2 Illustration: Center and Down Spread SSC Clocks as Frequency vs Time Plots on page 27) is denoted by Fmod in the equations below. $$A \text{mod} = \left\{ \frac{\frac{\{ssc \% \times 2\}}{100 \text{ for center spread}}}{\frac{ssc \%}{100 \text{ for down spread}}} \right\}$$ $$idxy\_ss\_step\_num = \frac{\left\{\frac{vcoFreq}{idxy}\right\}}{F \mod \times 4}$$ $$idxy\_ss\_step\_res = \frac{\{Amod \times idxy\_den \times idxy \times 128\}}{2 \times idxy\_ss\_step\_num}$$ Figure 6.2. Illustration: Center and Down Spread SSC Clocks as Frequency vs Time Plots The table below shows the register fields (and terms) <code>idxy\_ss\_step\_num</code> and <code>idxy\_ss\_step\_res</code>. <code>idxy\_ss\_step\_num</code> is the number of frequency steps between the mean and the maximum/minimum frequencies in SSC clocking and <code>idxy\_ss\_step\_res</code> is the frequency resolution that is required in each step. The goal is to maximize the number of steps and minimize the resolution. However, the number of steps is set by the modulation rate (typically 30–33 kHz). The step resolution can be minimized by setting the largest value possible for <code>idxy\_den</code>. <code>Idxy\_den</code> is the denominator of the <code>id</code> divider and setting it as close as possible to $2^{15} - 1$ is desired. ## Table 6.10. SCC Register Fields | idxy_ss_ena | Spread spectrum enable. This is the only bank configuration field which may be changed dynamically while the bank is selected as the active bank. Users may freely enable/disable spread spectrum. | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 0 = spread spectrum disabled | | | 1 = spread spectrum enabled | | idxy_ss_mode | Spread spectrum mode. | | | 0 = disabled | | | 1 = center | | | 2 = invalid | | | 3 = Down | | idxy_ss_clk_num | Number of output clocks for each frequency step. | | idxy_ss_step_num | Number of frequency steps in one quarter SSC modulation period, allows for frequency step every output clock. | | idxy_ss_step_intg | Divide ratio spread step size. | | idxy_ss_step_res | Numerator of spread step size error term. | | idxy_ss_step_den | Denominator of spread step size error term. | To enable SSC, <code>idxy\_ss\_ena</code> needs to be set and the right mode selected in <code>idxy\_ss\_mode</code>. The number of output clocks in each frequency step, <code>idxy\_ss\_clk\_num</code>, needs to be set to 1 and <code>idxy\_ss\_step\_den</code> is the same as <code>idxy\_den</code> and <code>idxy\_ss\_step\_intg</code> is always zero. The following flow needs to be followed to program the registers into Si5332: - 1. Write 0x01h to register 0x06h and put the Si5332 into the READY state. - 2. Write all the relevant registers as calculated from the steps above. - 3. Ensure that the valid input clocks are available for the Si5332 to attempt a PLL lock. - 4. Write 0x02h to register 0x06h and put the Si5332 into the ACTIVE state. ## 7. Si5332 Pinout and Package Variant There are six versions of the Si5332 available for customers. The pinout for the external crystal versions are shown in the figures below. The pinout for the integrated crystal version parts are identical for each package except that the crystal input pins in the integrated crystal versions are NC (no connect). These NC pins should be left unconnected and not connected to any external node in the system for these parts. Figure 7.1. 12-Output Si5332 6x6 mm QFN Package Figure 7.2. 8-Output Si5332 6x6 mm QFN Package Figure 7.3. 6-Output Si5332 5x5 mm QFN Package ## 8. Recommended Schematic and Layout Practices The Si5332 schematic and layout design can be referenced from the EVB design for Si5332. For each package, the user's guide (links below) outlines the EVB design and provides links to schematic and layout references for each package type. - UG301: Si5332-12EX-EVB User's Guide - UG300: Si5332-8EX-EVB User's Guide - UG299: Si5332-6EX-EVB User's Guide - UG328: Si5332-6IX-EVB User's Guide - UG329: Si5332-8IX-EVB User's Guide - · UG330: Si5332-12IX-EVB User's Guide At the schematic/placement/layout design time, these are the following guidelines: - 1. Power supply filtering: - a. The Si5332 can tolerate up to 100 mV (+/-50 mV) of noise for each supply node. The application note, AN1107: Si5332 Power Supply Noise Rejection, provides the performance to be expected with such a noise. - i. As can be seen, this noise can be from a switched mode power supply (which causes noise over a wide band of frequencies) or can be noise due to some oscillatory behavior from a LDO regulator. - ii. The only filtering needed on each supply node is a 1 µF and a 0.1 µF placed as close as possible to that node. - iii. The Si5332 EVBs have a much larger capacitance on the regulator end, mainly to compensate for the regulator loop so that there is no oscillatory behavior from the regulators regardless of the voltage supply value set for that regulator. The regulator supply design on the EVB is not required for Si5332 in system designs. ## 2. Crystal placement: a. The crystals should be placed as close as possible to the XA/XB pins. This placement ensures that the crystal oscillator traces do not cause undue delays and hence, cause either an unusually long crystal start up time or get susceptible to crosstalk and thereby increase jitter on the output clocks. ## 9. Register Map All common registers are listed in the table below. The registers that are specific to the 32-QFN part are listed in Table 9.2 Si5332 32 QFN Registers on page 41. The registers that are specific to the 40-QFN part are listed in Table 9.3 Si5332 40QFN Registers on page 46. The registers that are specific to the 48-QFN part are listed in Table 9.4 Si5332 48QFN Registers on page 52. The fields in these tables are the register field name, address, base, bit length, "R/W/RW", description, and device mode. Note that all registers hold values that are "big-endian", i.e., bit 7 is the MSB in an eight-bit field. The definitions for these fields are: - 1. Register Field Name: The name for the register field in this FRM as referenced in the tables below and in other sections in this FRM. - 2. Address: The 8-bit register address to be used in the I<sup>2</sup>C transactions when the register field needs to be addressed. - 3. Base: Every register field address addresses an 8-bit wide location. However, the register field may not occupy that entire location. In those cases, they may also not start at the LSB i.e. bit #0 of that location. Base provides the bit #i from which this register field begins in the addressed location. - 4. Bit Length: Bit length indicates the "number of bits" that the register field occupies in the addressed location - R/W/RW: This field indicates if the register field is Read only (R), Write only (W) or Read/Write (RW). - 6. Description: Description is an explanation on the purpose and programmability offered by the register field. - 7. I: Device mode is the mode of Si5332 in which the register field can be accessed. Si5332 has two modes of function "READY" where the Si5332 is ready for programming in which time there will no outputs from Si5332 and "ACTIVE" where the Si5332 is actively locked to an input and is providing outputs. Some register fields can be pro-gramed in either READY or ACTIVE mode (READY/ACTIVE) whereas others can only be programmed in READY mode (READY). Device mode provides input on which mode applies to a register field a user intends to modify. Table 9.1. Si5332 Register Map | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | VDD_XTAL_OK | 5 | 7 | 1 | R | Flag that VDDI is greater than its minimum level, which is about 1.5 V. | READY/<br>ACTIVE | | VDDO_OK | 5 | 0 | 6 | R | Flags that varios various VDDO supplies are greater than their minimum level, which is about 1.2 V. | | | USYS_CTRL | 6 | 0 | 8 | RW | User system control. Write 0x01h to make the part READY. Write 0x02h to make the part ACTIVE | READY/<br>ACTIVE | | USYS_STAT | 7 | 0 | 8 | R | User system status. This indicates the status of the application, and what state it is in, like READY, ACTIVE, etc. It is read only register for I2C | READY/<br>ACTIVE | | UDRV_OE_ENA | 8 | 0 | 1 | RW | User master output enable. Resets to 1. This bit controls simultaneously the driver start for all drivers. | READY/<br>ACTIVE | | USER_SCRATCH0 | 9 | 0 | 8 | RW | User scratch pad registers, freely R/W any | READY/ | | USER_SCRATCH1 | А | 0 | 8 | RW | time. This is just run time scratch area, not initialized from NVM. The reset value is 0x00 for | ACTIVE | | USER_SCRATCH2 | В | 0 | 8 | RW | all bytes. Can be I2C read and written any time. | | | USER_SCRATCH3 | С | 0 | 8 | RW | | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------------|---------|------|---------------|--------|---------------------------------------------------------------------------------------------------|------------------| | DEVICE_PN_BASE | D | 0 | 8 | R | Device PN | READY/ | | DEVICE_REV | E | 0 | 8 | R | Device revision | ACTIVE | | DEVICE_GRADE | F | 0 | 8 | R | Device grade information | | | FACTORY_OPN_ID0 | 10 | 0 | 4 | R | The Orderable part number identification, OPN ID-0. For example, in Si5332AC93541-GM3, 9 is ID-0. | | | FACTORY_OPN_ID1 | 10 | 4 | 4 | R | The Orderable part number identification, OPN ID-0. For example, in Si5332AC93541-GM3, 9 is ID-0. | | | FACTORY_OPN_ID2 | 11 | 4 | 4 | R | The Orderable part number identification, OPN ID-0. For example, in Si5332AC93541-GM3, 9 is ID-0. | | | FACTORY_OPN_ID3 | 11 | 0 | 4 | R | The Orderable part number identification, OPN ID-0. For example, in Si5332AC93541-GM3, 9 is ID-0. | | | FACTORY_OPN_ID4 | 12 | 0 | 4 | R | The Orderable part number identification, OPN ID-0. For example, in Si5332AC93541-GM3, 9 is ID-0. | | | FACTORY_OPN_RE-<br>VISION | 12 | 4 | 4 | R | The Orderable part number's product revision number. | | | DESIGN_ID0 | 17 | 0 | 8 | R | Design identification set by user in CBPro | | | DESIGN_ID1 | 18 | 0 | 8 | R | project file | | | DESIGN_ID2 | 19 | 0 | 8 | R | | | | I2C_ADDR | 21 | 0 | 7 | R | I <sup>2</sup> C mode device address. Reset value is 110_1010 binary. | | | I2C_SCL_PUP_ENA | 23 | 0 | 1 | RW | Enable 50 kΩ pullup resistor on SCL pad. | READY/<br>ACTIVE | | I2C_SDA_PUP_ENA | 23 | 1 | 1 | RW | Enable 50 kΩ pullup resistor on SDA pad. | READY/<br>ACTIVE | | OMUX0_SEL0 | 25 | 0 | 2 | RW | Selects output mux clock source for output clocks in group G0:OUT0: | READY/<br>ACTIVE | | | | | | | 0 = PLL reference clock before P-divider | | | | | | | | 1 = PLL reference clock after P-divider | | | | | | | | 2 = Clock from input buffer CLKIN_2 | | | | | | | | 3 = Clock from input buffer CLKIN_3 | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|------------------------------------------------------------------------------------------------------------------------|------------------| | OMUX0_SEL1 | 25 | 4 | 3 | RW | Selects output mux clock source for output clocks in group G0:OUT0: | READY/<br>ACTIVE | | | | | | | 0 = HSDIV0 | | | | | | | | 1 = HSDIV1 | | | | | | | | 2 = HSDIV2 | | | | | | | | 3 = HSDIV3 | | | | | | | | 4 = HSDIV4 | | | | | | | | 5 = ID0 | | | | | | | | 6 = ID1 | | | | | | | | 7 = Clock from OMUX0_SEL0 | | | | | | | | Note that the OMUX0_SEL1 value is forced to 7 whenever the PLL is disabled | | | OMUX1_SEL0 | 26 | 0 | 2 | RW | Selects output mux clock source for output clocks in group G1:OUT1 for GM1,GM2. OUT1,OUT2 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = PLL reference clock before prescaler | | | | | | | | 1 = PLL reference clock after prescaler | | | | | | | | 2 = Clock from input buffer CLKIN_2 | | | | | | | | 3 = Clock from input buffer CLKIN_3 | | | OMUX1_SEL1 | 26 | 4 | 3 | RW | Selects output mux clock source for output clocks in group G1:OUT1 for GM1,GM2. OUT1,OUT2 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = HSDIV0 | | | | | | | | 1 = HSDIV1 | | | | | | | | 2 = HSDIV2 | | | | | | | | 3 = HSDIV3 | | | | | | | | 4 = HSDIV4 | | | | | | | | 5 = ID0 | | | | | | | | 6 = ID1 | | | | | | | | 7 = Clock from OMUX0_SEL0 | | | | | | | | Note that the OMUX0_SEL1 value is forced to 7 whenever the PLL is disabled | | | OMUX2_SEL0 | 27 | 0 | 2 | RW | Selects output mux clock source for output clocks in group G2:OUT2 for GM1. OUT2,OUT3 for GM2. OUT3,OUT4,OUT5 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = PLL reference clock before prescaler | | | | | | | | 1 = PLL reference clock after prescaler | | | | | | | | 2 = Clock from input buffer CLKIN_2 | | | | | | | | 3 = Clock from input buffer CLKIN_3 | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------------------------------------|------------------| | OMUX2_SEL1 | 27 | 4 | 3 | RW | | READY/<br>ACTIVE | | OMUX3_SEL0 | 28 | 0 | 2 | RW | Selects output mux clock source for output clocks in group G3:OUT3 for GM1. OUT4,OUT5 for GM2. OUT6, OUT7, OUT8 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = PLL reference clock before prescaler | | | | | | | | 1 = PLL reference clock after prescaler | | | | | | | | 2 = Clock from input buffer CLKIN_2 | | | | | | | | 3 = Clock from input buffer CLKIN_3 | | | OMUX3_SEL1 | 28 | 4 | 3 | RW | Selects output mux clock source for output clocks in group G3:OUT3 for GM1. OUT4,OUT5 for GM2. OUT6,OUT7,OUT8 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = HSDIV0 | | | | | | | | 1 = HSDIV1 | | | | | | | | 2 = HSDIV2 | | | | | | | | 3 = HSDIV3 | | | | | | | | 4 = HSDIV4 | | | | | | | | 5 = ID0 | | | | | | | | 6 = ID1 | | | | | | | | 7 = Clock from OMUX0_SEL0 | | | | | | | | Note that the OMUX0_SEL1 value is forced to 7 whenever the PLL is disabled | | | OMUX4_SEL0 | 29 | 0 | 2 | RW | Selects output mux clock source for output clocks in group G4:OUT4 for GM1. OUT6 for GM2. OUT9 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = PLL reference clock before prescaler | | | | | | | | 1 = PLL reference clock after prescaler | | | | | | | | 2 = Clock from input buffer CLKIN_2 | | | | | | | | 3 = Clock from input buffer CLKIN_3 | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | OMUX4_SEL1 | 29 | 4 | 3 | RW | Selects output mux clock source for output clocks in group G4:OUT4 for GM1. OUT6 for GM2. OUT9 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = HSDIV0 | | | | | | | | 1 = HSDIV1 | | | | | | | | 2 = HSDIV2 | | | | | | | | 3 = HSDIV3 | | | | | | | | 4 = HSDIV4 | | | | | | | | 5 = ID0 | | | | | | | | 6 = ID1 | | | | | | | | 7 = Clock from OMUX0_SEL0 | | | | | | | | Note that the OMUX0_SEL1 value is forced to 7 whenever the PLL is disabled | | | OMUX5_SEL0 | 2A | 0 | 2 | RW | Selects output mux clock source for output clocks in group G5:OUT5 for GM1. OUT7 for GM2. OUT10,OUT11 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = PLL reference clock before prescaler | | | | | | | | 1 = PLL reference clock after prescaler | | | | | | | | 2 = Clock from input buffer CLKIN_2 | | | | | | | | 3 = Clock from input buffer CLKIN_3 | | | OMUX5_SEL1 | 2A | 4 | 3 | RW | Selects output mux clock source for output clocks in group G5:OUT5 for GM1. OUT7 for GM2. OUT10,OUT11 for GM3: | READY/<br>ACTIVE | | | | | | | 0 = HSDIV0 | | | | | | | | 1 = HSDIV1 | | | | | | | | 2 = HSDIV2 | | | | | | | | 3 = HSDIV3 | | | | | | | | 4 = HSDIV4 | | | | | | | | 5 = ID0 | | | | | | | | 6 = ID1 | | | | | | | | 7 = Clock from OMUX0_SEL0 | | | | | | | | Note that the OMUX0_SEL1 value is forced to 7 whenever the PLL is disabled | | | HSDIV0A_DIV | 2В | 0 | 8 | RW | O0 divider value | READY if<br>divider is<br>currently<br>driving the<br>output<br>else<br>READY/<br>ACTIVE | | HSDIV0B_DIV | 2C | 0 | 8 | RW | O0 divider value for bank A | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | HSDIV1A_DIV | 2D | 0 | 8 | RW | O1 divider value for bank A | | | HSDIV1B_DIV | 2E | 0 | 8 | RW | O1 divider value for bank B | | | HSDIV2A_DIV | 2F | 0 | 8 | RW | O2 divider value for bank A | | | HSDIV2B_DIV | 30 | 0 | 8 | RW | O2 divider value for bank B | | | HSDIV3A_DIV | 31 | 0 | 8 | RW | O3 divider value for bank A | | | HSDIV3B_DIV | 32 | 0 | 8 | RW | O3 divider value for bank B | | | HSDIV4A_DIV | 33 | 0 | 8 | RW | O4 divider value for bank A | | | HSDIV4B_DIV | 34 | 0 | 8 | RW | O4 divider value for bank B | | | HSDIV3_DIV_SEL | 35 | 3 | 1 | RW | Selects bank A (0) or bank B (1) O3 divider settings. Same description applies as for HSDIV0_DIV_SEL. | READY/<br>ACTIVE | | ID0_CFG_SEL | 35 | 6 | 1 | RW | N0 configuration bank select. The divider supports dynamically switching between two complete configurations controlled by this bit. Reconfiguration should be done on the unselected bank. If IDO_CFG=0, running based off bank A, then bank B may be freely reconfigured and once ready all changes will be applied to the ID once IDO_CFG=1 thus changing the ID from bank A to bank B. Spread spectrum enable fields IDOA_SS_ENA and IDOB_SS_ENA are the only exception and may be enabled/disabled while bank is selected. 0 = bank A 1 = bank B | READY/<br>ACTIVE | | HSDIV4_DIV_SEL | 35 | 4 | 1 | RW | Selects bank A (0) or bank B (1) O4 divider settings. Same description applies as for HSDIV0_DIV_SEL. | READY/<br>ACTIVE | | ID1_CFG_SEL | 35 | 7 | 1 | RW | N1 configuration bank select. Same description related to ID1 applies as in the ID0_CFG description. 0 = bank A 1 = bank B | READY/<br>ACTIVE | | HSDIV2_DIV_SEL | 35 | 2 | 1 | RW | Selects bank A (0) or bank B (1) O2 divider settings. Same description applies as for HSDIV0_DIV_SEL. | READY/<br>ACTIVE | | HSDIV0_DIV_SEL | 35 | 0 | 1 | RW | Selects bank A or bank B divider O0 settings. O0 supports dynamic integer divider changes through this divider select control bit. 0 = bank A divider 1 = bank B divider | READY/<br>ACTIVE | | HSDIV1_DIV_SEL | 35 | 1 | 1 | RW | Selects bank A (0) or bank B (1) O1 divider settings. Same description applies as for HSDIV0_DIV_SEL. | READY/<br>ACTIVE | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | ID0A_INTG | 36 | 0 | 15 | RW | The terms of an a + b/c desired divider setting must be processsed into ID0A_INTG, ID0A_RES, and ID0A_DEN register terms.intg = floor(((a*c+b)*128/c) - 512). | READY if<br>divider is<br>currently<br>driving the | | ID0A_RES | 38 | 0 | 15 | RW | res = mod(b*128, c) | output<br>else | | ID0A_DEN | 3A | 0 | 15 | RW | den = c | READY/<br>ACTIVE | | ID0A_SS_ENA | 3C | 0 | 1 | RW | Spread spectrum enable. This is the only bank configuration field which may be changed dynamically while the bank is selected as the active bank. Users may freely enable/disable spread spectrum. 0 = spread spectrum disabled 1 = spread spectrum enabled | READY if<br>divider is<br>currently<br>driving the<br>output<br>else<br>READY/<br>ACTIVE | | ID0A_SS_MODE | 3C | 1 | 2 | RW | Spread spectrum mode. 0 = disabled 1 = center 2 = invalid 3 = Down | | | ID0A_SS_STEP_NUM | 3D | 0 | 12 | RW | Number of frequency steps in one quarter SSC modulation period, allows for frequency step every output clock. | | | ID0A_SS_STEP_INTG | 3F | 0 | 12 | RW | Divide ratio spread step size. | 1 | | ID0A_SS_STEP_RES | 40 | 0 | 15 | RW | Numerator of spread step size error term. | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | ID0B_INTG | 42 | 0 | 15 | RW | The terms of an a + b/c desired divider setting must be processed into ID0B_INTG, ID0B_RES, and ID0B_DEN register terms.intg = floor(((a*c+b)*128/c) - 512). | READY if<br>divider is<br>currently<br>driving the | | ID0B_RES | 44 | 0 | 15 | RW | res = mod(b*128, c) | output<br>else | | ID0B_DEN | 46 | 0 | 15 | RW | den = c | READY/<br>ACTIVE | | ID0B_SS_ENA | 48 | 0 | 1 | RW | Spread spectrum enable. This is the only bank configuration field which may be changed dynamically while the bank is selected as the active bank. Users may freely enable/disable spread spectrum. 0 = spread spectrum disabled | AOTIVE | | | | | | | 1 = spread spectrum enabled | | | ID0B_SS_MODE | 48 | 1 | 2 | RW | Spread spectrum mode. 0 = disabled 1 = center 2 = invalid | | | | | | | | 3 = Down | | | ID0B_SS_STEP_NUM | 49 | 0 | 12 | RW | Number of frequency steps in one quarter SSC modulation period, allows for frequency step every output clock. | | | ID0B_SS_STEP_INTG | 4B | 0 | 12 | RW | Divide ratio spread step size. | | | ID0B_SS_STEP_RES | 4C | 0 | 15 | RW | Numerator of spread step size error term. | | | ID1A_INTG | 4E | 0 | 15 | RW | The terms of an a + b/c desired interpolative divider setting must be processed into ID1A_INTG, ID1A_RES, and ID1A_DEN register terms.intg = floor(((a*c+b)*128/c) - 512). | READY if<br>divider is<br>currently<br>driving the | | ID1A_RES | 50 | 0 | 15 | RW | res = mod(b*128, c) | output<br>else | | ID1A_DEN | 52 | 0 | 15 | RW | den = c | READY/<br>ACTIVE | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|---------------------------------------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------| | ID1A_SS_ENA | 54 | 0 | 1 | RW | Spread spectrum enable. This is the only bank configuration field which may be changed dynamically while the bank is selected as the active bank. Users may freely enable/disable spread spectrum. | READY if<br>divider is<br>currently<br>driving the<br>output | | | | | | | 0 = spread spectrum disabled | else<br>READY/ | | | | | | | 1 = spread spectrum enabled | ACTIVE | | ID1A_SS_MODE | 54 | 1 | 2 | RW | Spread spectrum mode. | | | | | | | | 0 = disabled | | | | | | | | 1 = center | | | | | | | | 2 = invalid (up) | | | | | | | | 3 = Down | | | ID1A_SS_STEP_NUM | 55 | 0 | 12 | RW | Number of frequency steps in one quadrate, allows for frequency step every output clock. | | | ID1A_SS_STEP_INTG | 57 | 0 | 12 | RW | Divide ratio spread step size. | | | ID1A_SS_STEP_RES | 58 | 0 | 15 | RW | Numerator of spread step size error term. | | | ID1B_INTG | 5A | 0 | 15 | RW | The terms of an a + b/c desired interpolative divider setting must be processed into ID1A_INTG, ID1A_RES, and ID1A_DEN register terms.intg = floor(((a*c+b)*128/c) - 512). | READY if<br>divider is<br>currently<br>driving the | | ID1B_RES | 5C | 0 | 15 | RW | res = mod(b*128, c) | output<br>else | | ID1B_DEN | 5E | 0 | 15 | RW | den = c | READY/<br>ACTIVE | | ID1B_SS_ENA | 60 | 0 | 1 | RW | Spread spectrum enable. This is the only bank configuration field which may be changed dynamically while the bank is selected as the active bank. Users may freely enable/disable spread spectrum. 0 = spread spectrum disabled | 701112 | | | | | | | 1 = spread spectrum disabled | | | ID1B_SS_MODE | 60 | 1 | 2 | RW | Spread spectrum mode. | | | IDID_33_WODE | 00 | , , , , , , , , , , , , , , , , , , , | | IXVV | 0 = disabled | | | | | | | | 1 = center | | | | | | | | | | | | | | | | 2 = invalid (up)<br>3 = Down | | | IDAD CC CTED NUM | 61 | 0 | 12 | RW | | | | ID1B_SS_STEP_NUM | 01 | 0 | 12 | RVV | Number of frequency steps in one quadrate, allows for frequency step every output clock. | | | ID1B_SS_STEP_INTG | 63 | 0 | 12 | RW | Divide ratio spread step size. | | | ID1B_SS_STEP_RES | 64 | 0 | 15 | RW | Numerator of spread step size error term. | | | IDPA_INTG | 67 | 0 | 15 | RW | The terms of an a + b/c desired divider setting must be processed into IDPA_INTG, ID-PA_RES, and IDPA_DEN register terms.intg = floor(((a*c+b)*128/c) - 512). | READY | | IDPA_RES | 69 | 0 | 15 | RW | res = mod(b*128, c) | READY | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | IDPA_DEN | 6B | 0 | 15 | RW | den = c | READY | | PDIV_DIV | 75 | 0 | 5 | RW | Chooses the PLL prescalar divide ratio. | READY | | USYS_START | B8 | 0 | 8 | RW | User defined application startup behavior. Flags for SW what to do at the startup, for example moving to ACTIVE on its own upon startup or waiting in READY state for a command. Used only upon startup, Initialized from NVM. | READY | | PLL_MODE | BE | 2 | 4 | RW | Sets PLL BW. See Table 6.1 Constraints for PLL Reference Frequency and VCO Frequency on page 18. | READY | | XOSC_CINT_ENA<br>(for -EX parts only) | BF | 7 | 1 | RW | Enabled integrated capacitance on XA and XB. See . | READY | | XOSC_CTRIM_XA<br>(for -EX parts only) | C0 | 0 | 6 | RW | Load capacitance trim on XA. | READY | | XOSC_CTRIM_XB<br>(for -EX parts only) | C1 | 0 | 6 | RW | Load capacitance trim on XB. | READY | Table 9.2. Si5332 32 QFN Registers | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT0_MODE | 7A | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT0_DIV | 7B | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT0_SKEW | 7C | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT0_STOP_HIGHZ | 7D | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT0_CMOS_INV | 7D | 4 | 2 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT0b inverted | | | OUT0_CMOS_SLEW | 7E | 0 | 2 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT0_CMOS_STR | 7E | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT1_MODE | 7F | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT1_DIV | 80 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1–63 = divide value | | | OUT1_SKEW | 81 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT1_STOP_HIGHZ | 82 | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT1_CMOS_INV | 82 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT1b inverted | | | OUT1_CMOS_SLEW | 83 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT1_CMOS_STR | 83 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT2_MODE | 89 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT2_DIV | 8A | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT2_SKEW | 8B | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT2_STOP_HIGHZ | 8C | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | | | | | | | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT2_CMOS_INV | 8C | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT2b inverted | | | OUT2_CMOS_SLEW | 8D | 0 | 2 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT2_CMOS_STR | 8D | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT3_MODE | 98 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT3_DIV | 99 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT3_SKEW | 9A | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT3_STOP_HIGHZ | 9B | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT3_CMOS_INV | 9B | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT3b inverted | | | OUT3_CMOS_SLEW | 9C | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT3_CMOS_STR | 9C | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT4_MODE | A7 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT4_DIV | A8 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT4_SKEW | A9 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT4_STOP_HIGHZ | AA | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT4_CMOS_INV | AA | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT4b inverted | | | OUT4_CMOS_SLEW | AB | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT4_CMOS_STR | AB | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT5_MODE | AC | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT5_DIV | AD | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1–63 = divide value | | | OUT5_SKEW | AE | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT5_STOP_HIGHZ | AF | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT5_CMOS_INV | AF | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT5b inverted | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------|------------------| | OUT5_CMOS_SLEW | В0 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT5_CMOS_STR | В0 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT2_OE | В6 | 3 | 1 | RW | Output enable control for OUT2 | READY/<br>ACTIVE | | OUT3_OE | В6 | 6 | 1 | RW | Output enable control for OUT3 | READY/<br>ACTIVE | | OUT0_OE | В6 | 0 | 1 | RW | Output enable control for OUT0 | READY/<br>ACTIVE | | OUT1_OE | В6 | 1 | 1 | RW | Output enable control for OUT1 | READY/<br>ACTIVE | | OUT5_OE | В7 | 2 | 1 | RW | Output enable control for OUT5 | READY/<br>ACTIVE | | OUT4_OE | В7 | 1 | 1 | RW | Output enable control for OUT4 | READY/<br>ACTIVE | | CLKIN_2_CLK_SEL | 73 | 0 | 2 | RW | 0 = disabled | READY | | | | | | | 1 = differential | | | | | | | | 2 = CMOS DC | | | | | | | | 3 = CMOS AC | | | IMUX_SEL | 24 | 0 | 2 | RW | Selects input mux clock source: | READY | | | | | | | 0 = Disabled | | | | | | | | 1= XOSC | | | | | | | | 2 = CLKIN_2 | | | | | | | | 3 =Disabled | | Table 9.3. Si5332 40QFN Registers | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT0_MODE | 7A | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT0_DIV | 7B | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT0_SKEW | 7C | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT0_STOP_HIGHZ | 7D | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT0_CMOS_INV | 7D | 4 | 2 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT0b inverted | | | OUT0_CMOS_SLEW | 7E | 0 | 2 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT0_CMOS_STR | 7E | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT1_MODE | 7F | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT1_DIV | 80 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT1_SKEW | 81 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT1_STOP_HIGHZ | 82 | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT1_CMOS_INV | 82 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT1b inverted | | | OUT1_CMOS_SLEW | 83 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = Slower | | | | | | | | 11 = slowest | | | OUT1_CMOS_STR | 83 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT2_MODE | 89 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT2_DIV | 8A | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT2_SKEW | 8B | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT2_STOP_HIGHZ | 8C | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT2_CMOS_INV | 8C | 4 | 1 | RW | Sets the polarity of the two outputs. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT2b inverted | | | OUT2_CMOS_SLEW | 8D | 0 | 2 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT2_CMOS_STR | 8D | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT3_MODE | 8E | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT3_DIV | 8F | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT3_SKEW | 90 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT3_STOP_HIGHZ | 91 | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT3_CMOS_INV | 91 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT3b inverted | | | OUT3_CMOS_SLEW | 92 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT3_CMOS_STR | 92 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT4_MODE | 98 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT4_DIV | 99 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT4_SKEW | 9A | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT4_STOP_HIGHZ | 9B | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT4_CMOS_INV | 9B | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT4b inverted | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT4_CMOS_SLEW | 9C | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = Slower | | | | | | | | 11 = slowest | | | OUT4_CMOS_STR | 9C | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT5_MODE | 9D | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT5_DIV | 9E | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT5_SKEW | 9F | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT5_STOP_HIGHZ | A0 | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT5_CMOS_INV | A0 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT5b inverted | | | OUT5_CMOS_SLEW | A1 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT5_CMOS_STR | A1 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT6_MODE | A7 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT6_DIV | A8 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT6_SKEW | A9 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT6_STOP_HIGHZ | AA | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT6_CMOS_INV | AA | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT6b inverted | | | OUT6_CMOS_SLEW | AB | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT6_CMOS_STR | AB | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT7_MODE | AC | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT7_DIV | AD | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT7_SKEW | AE | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT7_STOP_HIGHZ | AF | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT7_CMOS_INV | AF | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT7b inverted | | | OUT7_CMOS_SLEW | В0 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT7_CMOS_STR | В0 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|-------------------------------------------------------------------------------------------------|------------------| | OUT3_OE | В6 | 4 | 1 | RW | Output enable control for OUT3 | READY/<br>ACTIVE | | OUT2_OE | В6 | 3 | 1 | RW | Output enable control for OUT2 | READY/<br>ACTIVE | | OUT5_OE | В6 | 7 | 1 | RW | Output enable control for OUT5 | READY/<br>ACTIVE | | OUT4_OE | В6 | 6 | 1 | RW | Output enable control for OUT4 | READY/<br>ACTIVE | | OUT0_OE | В6 | 0 | 1 | RW | Output enable control for OUT0 | READY/<br>ACTIVE | | OUT1_OE | В6 | 1 | 1 | RW | Output enable control for OUT1 | READY/<br>ACTIVE | | OUT7_OE | B7 | 2 | 1 | RW | Output enable control for OUT7 | READY/<br>ACTIVE | | OUT6_OE | B7 | 1 | 1 | RW | Output enable control for OUT6 | READY/<br>ACTIVE | | CLKIN_2_CLK_SEL | 73 | 0 | 2 | RW | Select the CLKIN_2 input buffer mode. 0 = disabled 1 = differential 2 = CMOS DC 3 = CMOS AC | READY | | CLKIN_3_CLK_SEL | 74 | 0 | 2 | RW | Select the CLKIN_3 input buffer mode. 0 = disabled 1 = differential 2 = CMOS DC 3 = CMOS AC | READY | | IMUX_SEL | 24 | 0 | 2 | RW | Selects input mux clock source: 0 = Disabled 1= XOSC 2 = CLKIN_2 3 = CLKIN_3 | READY | ## Table 9.4. Si5332 48QFN Registers | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT0_MODE | 7A | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT0_DIV | 7B | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT0_SKEW | 7C | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT0_STOP_HIGHZ | 7D | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT0_CMOS_INV | 7D | 4 | 2 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT0b inverted | | | OUT0_CMOS_SLEW | 7E | 0 | 2 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT0_CMOS_STR | 7E | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT1_MODE | 7F | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT1_DIV | 80 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT1_SKEW | 81 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT1_STOP_HIGHZ | 82 | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT1_CMOS_INV | 82 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT1b inverted | | | OUT1_CMOS_SLEW | 83 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT1_CMOS_STR | 83 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT2_MODE | 84 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT2_DIV | 85 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT2_SKEW | 86 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT2_STOP_HIGHZ | 87 | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT2_CMOS_INV | 87 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT2b inverted | | | OUT2_CMOS_SLEW | 88 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT2_CMOS_STR | 88 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT3_MODE | 89 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT3_DIV | 8A | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT3_SKEW | 8B | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT3_STOP_HIGHZ | 8C | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT3_CMOS_INV | 8C | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT3b inverted | | | OUT3_CMOS_SLEW | 8D | 0 | 2 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT3_CMOS_STR | 8D | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT4_MODE | 8E | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT4_DIV | 8F | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT4_SKEW | 90 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT4_STOP_HIGHZ | 91 | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT4_CMOS_INV | 91 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT4b inverted | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT4_CMOS_SLEW | 92 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT4_CMOS_STR | 92 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT5_MODE | 93 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT5_DIV | 94 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT5_SKEW | 95 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT5_STOP_HIGHZ | 96 | 0 | 2 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT5_CMOS_INV | 96 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT5b inverted | | | OUT5_CMOS_SLEW | 97 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT5_CMOS_STR | 97 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT6_MODE | 98 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT6_DIV | 99 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT6_SKEW | 9A | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT6_STOP_HIGHZ | 9B | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT6_CMOS_INV | 9B | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT6b inverted | | | OUT6_CMOS_SLEW | 9C | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT6_CMOS_STR | 9C | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT7_MODE | 9D | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT7_DIV | 9E | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT7_SKEW | 9F | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT7_STOP_HIGHZ | A0 | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT7_CMOS_INV | A0 | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT7b inverted | | | OUT7_CMOS_SLEW | A1 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT7_CMOS_STR | A1 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT8_MODE | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|------|---------------|--------|----------------------------------------------|----------------| | O = disabled 1-63 = divide value 1-63 = divide value 1-63 = divide value 1-63 = divide value 1-63 = divide value | OUT8_MODE | A2 | 0 | 4 | RW | | READY | | 1-63 = divide value | OUT8_DIV | A3 | 0 | 6 | RW | Driver divider ratio. | READY | | OUT8_SKEW | | | | | | 0 = disabled | | | teger. Can add delay of 35 ps/step up to 280 ps. | | | | | | 1-63 = divide value | | | 0 = low-Z 1 = high-Z | OUT8_SKEW | A4 | 0 | 3 | RW | teger. Can add delay of 35 ps/step up to 280 | READY | | 1 = high-Z | OUT8_STOP_HIGHZ | A5 | 0 | 1 | RW | Driver output state when stopped. | READY | | OUT8_CMOS_INV A5 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion READY OUT8_CMOS_SLEW A6 0 1 RW Controls CMOS slew rate from fast to slow. 00 = fastest 01 = slow 10 = slower READY OUT8_CMOS_STR A6 2 2 RW CMOS output impedance control. 0 = 50 Ω 1 = 25 Ω READY OUT9_MODE A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. READY OUT9_DIV A8 0 6 RW Driver divider ratio. 0 = disabled 1-63 = divide value READY OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. READY ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z READY CMOS_ind READY CMOS mode. 0 = no inversion | | | | | | 0 = low-Z | | | CMOS mode. 0 = no inversion 1 = OUT8b inverted | | | | | | 1 = high-Z | | | 1 = OUT8b inverted | OUT8_CMOS_INV | A5 | 4 | 1 | RW | | READY | | OUT8_CMOS_SLEW A6 0 1 RW Controls CMOS slew rate from fast to slow. READY OU = slower 01 = slow 10 = slower 11 = slowest 11 = slowest READY OUT8_CMOS_STR A6 2 2 RW CMOS output impedance control. READY 0 = 50 Ω 1 = 25 Ω READY READY READY OUT9_MODE A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. READY OUT9_DIV A8 0 6 RW Driver divider ratio. READY 0 = disabled 1-63 = divide value READY READY OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. READY OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. READY OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. READY | | | | | | 0 = no inversion | | | 00 = fastest 01 = slow 10 = slower 11 = slowest OUT8_CMOS_STR A6 2 2 RW CMOS output impedance control. 0 = 50 Ω 1 = 25 Ω OUT9_MODE A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. OUT9_DIV A8 0 6 RW Driver divider ratio. 0 = disabled 1-63 = divide value OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | | | | | | 1 = OUT8b inverted | | | 01 = slow 10 = slower 11 = slowest CMOS_STR A6 2 2 RW CMOS output impedance control. READY 0 = 50 Ω 1 = 25 Ω READY OUT9_MODE A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. READY OUT9_DIV A8 0 6 RW Driver divider ratio. READY 0 = disabled 1-63 = divide value READY READY OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. READY O = low-Z 1 = high-Z 1 READY Sets the polarity of the two outputs in dual CMOS mode. READY | OUT8_CMOS_SLEW | A6 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | 10 = slower 11 = slowest | | | | | | 00 = fastest | | | OUT8_CMOS_STR A6 2 2 RW CMOS output impedance control. 0 = 50 Ω 1 = 25 Ω OUT9_MODE A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. OUT9_DIV A8 0 6 RW Driver divider ratio. 0 = disabled 1-63 = divide value OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | | | | | | 01 = slow | | | OUT8_CMOS_STR A6 2 2 RW CMOS output impedance control. READY OUT9_MODE A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. READY OUT9_DIV A8 0 6 RW Driver divider ratio. READY 0 = disabled 1-63 = divide value READY OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. READY OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. READY OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. READY OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. READY | | | | | | 10 = slower | | | $0 = 50 \ \Omega$ $1 = 25 \ \Omega$ OUT9_MODE $A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24.$ $OUT9_DIV A8 0 6 RW Driver divider ratio.$ $0 = disabled$ $1-63 = divide value$ $OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps.$ $OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped.$ $0 = low-Z$ $1 = high-Z$ $OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion$ | | | | | | 11 = slowest | | | OUT9_MODE A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. OUT9_DIV A8 0 6 RW Driver divider ratio. 0 = disabled 1-63 = divide value OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | OUT8_CMOS_STR | A6 | 2 | 2 | RW | CMOS output impedance control. | READY | | OUT9_MODE A7 0 4 RW Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. OUT9_DIV A8 0 6 RW Driver divider ratio. 0 = disabled 1-63 = divide value OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | | | | | | 0 = 50 Ω | | | Table 6.7 Driver Set Up Options on page 24. OUT9_DIV A8 0 6 RW Driver divider ratio. 0 = disabled 1-63 = divide value OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | | | | | | 1 = 25 Ω | | | OUT9_SKEW A9 O 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA O 1 RW Driver output state when stopped. O= low-Z 1 = high-Z OUT9_CMOS_INV AA 4 AA AA AA O BREADY READY O= low-Z 1 = high-Z OUT9_CMOS_INV O= no inversion READY | OUT9_MODE | A7 | 0 | 4 | RW | | READY | | OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | OUT9_DIV | A8 | 0 | 6 | RW | Driver divider ratio. | READY | | OUT9_SKEW A9 0 3 RW Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | | | | | | 0 = disabled | | | teger. Can add delay of 35 ps/step up to 280 ps. OUT9_STOP_HIGHZ AA 0 1 RW Driver output state when stopped. 0 = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | | | | | | 1-63 = divide value | | | O = low-Z 1 = high-Z OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. O = low-Z 1 = nigh-Z OUT9_CMOS_INV OF the two outputs in dual CMOS mode. O = no inversion | OUT9_SKEW | A9 | 0 | 3 | RW | teger. Can add delay of 35 ps/step up to 280 | READY | | OUT9_CMOS_INV AA 4 1 = high-Z RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | OUT9_STOP_HIGHZ | AA | 0 | 1 | RW | Driver output state when stopped. | READY | | OUT9_CMOS_INV AA 4 1 RW Sets the polarity of the two outputs in dual CMOS mode. 0 = no inversion | | | | | | 0 = low-Z | | | CMOS mode. 0 = no inversion | | | | | | 1 = high-Z | | | | OUT9_CMOS_INV | AA | 4 | 1 | RW | | READY | | 1 = OUT9b inverted | | | | | | 0 = no inversion | | | | | | | | | 1 = OUT9b inverted | | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|--------------------------------------------------------------------------------------------|----------------| | OUT9_CMOS_SLEW | AB | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. 00 = fastest | READY | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT9_CMOS_STR | AB | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT10_MODE | AC | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT10_DIV | AD | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT10_SKEW | AE | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | OUT10_STOP_HIGHZ | AF | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT10_CMOS_INV | AF | 4 | 1 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT10b inverted | | | OUT10_CMOS_SLEW | В0 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT10_CMOS_STR | В0 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT11_MODE | B1 | 0 | 4 | RW | Software interpreted driver configuration. See Table 6.7 Driver Set Up Options on page 24. | READY | | OUT11_DIV | B2 | 0 | 6 | RW | Driver divider ratio. | READY | | | | | | | 0 = disabled | | | | | | | | 1-63 = divide value | | | OUT11_SKEW | В3 | 0 | 3 | RW | Skew control. Programmed as an unsigned integer. Can add delay of 35 ps/step up to 280 ps. | READY | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|---------------------------------------------------------|------------------| | OUT11_STOP_HIGHZ | B4 | 0 | 1 | RW | Driver output state when stopped. | READY | | | | | | | 0 = low-Z | | | | | | | | 1 = high-Z | | | OUT11_CMOS_INV | B4 | 4 | 2 | RW | Sets the polarity of the two outputs in dual CMOS mode. | READY | | | | | | | 0 = no inversion | | | | | | | | 1 = OUT11b inverted | | | OUT11_DIFF_INV | B4 | 6 | 1 | RW | Enalbles the start_stop up resistor on the clk_m pad. | READY | | OUT11_CMOS_SLEW | B5 | 0 | 1 | RW | Controls CMOS slew rate from fast to slow. | READY | | | | | | | 00 = fastest | | | | | | | | 01 = slow | | | | | | | | 10 = slower | | | | | | | | 11 = slowest | | | OUT11_CMOS_STR | B5 | 2 | 1 | RW | CMOS output impedance control. | READY | | | | | | | 0 = 50 Ω | | | | | | | | 1 = 25 Ω | | | OUT5_OE | В6 | 5 | 1 | RW | Output enable control for OUT5 | READY/<br>ACTIVE | | OUT4_OE | В6 | 4 | 1 | RW | Output enable control for OUT4 | READY/<br>ACTIVE | | OUT3_OE | В6 | 3 | 1 | RW | Output enable control for OUT3 | READY/<br>ACTIVE | | OUT7_OE | В6 | 7 | 1 | RW | Output enable control for OUT7 | READY/<br>ACTIVE | | OUT6_OE | В6 | 6 | 1 | RW | Output enable control for OUT6 | READY/<br>ACTIVE | | OUT0_OE | В6 | 0 | 1 | RW | Output enable control for OUT0 | READY/<br>ACTIVE | | OUT2_OE | В6 | 2 | 1 | RW | Output enable control for OUT2 | READY/<br>ACTIVE | | OUT1_OE | В6 | 1 | 1 | RW | Output enable control for OUT1 | READY/<br>ACTIVE | | OUT10_OE | В7 | 2 | 1 | RW | Output enable control for OUT10 | READY/<br>ACTIVE | | OUT9_OE | В7 | 1 | 1 | RW | Output enable control for OUT9 | READY/<br>ACTIVE | | OUT8_OE | В7 | 0 | 1 | RW | Output enable control for OUT8 | READY/<br>ACTIVE | | OUT11_OE | В7 | 3 | 1 | RW | Output enable control for OUT11 | READY/<br>ACTIVE | | Register Field Name | Address | Base | Bit<br>Length | R/W/RW | Description | Device<br>Mode | |---------------------|---------|------|---------------|--------|---------------------------------------|----------------| | CLKIN_2_CLK_SEL | 73 | 0 | 2 | RW | Select the CLKIN_2 input buffer mode. | READY | | | | | | | 0 = disabled | | | | | | | | 1 = differential | | | | | | | | 2 = CMOS DC | | | | | | | | 3 = CMOS AC | | | CLKIN_3_CLK_SEL | 74 | 0 | 2 | RW | Select the CLKIN_3 input buffer mode. | READY | | | | | | | 0 = disabled | | | | | | | | 1 = differential | | | | | | | | 2 = CMOS DC | | | | | | | | 3 = CMOS AC | | | IMUX_SEL | 24 | 0 | 2 | RW | Selects input mux clock source: | READY | | | | | | | 0 = Disabled | | | | | | | | 1= XOSC | | | | | | | | 2 = CLKIN_2 | | | | | | | | 3 =CLKIN_3 | | www.silabs.com/quality ## Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. ## **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, Z-Wave, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA