# 40MHz, 32-Channel Serial to Parallel Converter with Push-Pull Outputs

### Features

- HVCMOS<sup>®</sup> technology
- ▶ 5.0V logic and 12V supply rail
- Output voltage up to +200V
- Low power level shifting
- Source/sink current minimum 50mA
- 40MHz equivalent data rate
- Latched data outputs
- Forward and reverse shifting options (DIR pin)
- Chip select
- Polarity function

### **General Description**

The HV7620 is a low-voltage serial to high-voltage parallel converter with push-pull outputs. This device has been designed for use as a driver for color AC plasma displays.

The device has 4 parallel 8-bit shift registers permitting data rates four times the speed of one. The data is clocked in simultaneously on all four data inputs with a single clock. Data is shifted in on a low to high transition of the clock. The latches and control logic perform the output enable function.

The DIR pin causes clockwise (CW) shifting of the data when connected to VDD1, and counterclockwise (CCW) shifting when connected to LVGND. Operation of the shift register is not affected by the  $\overline{LE}$  (latch enable) input. Transfer of data from the shift registers to the latches occurs when the  $\overline{LE}$  input is high. Data is stored in the latches when  $\overline{LE}$  is low. The current source on the logic inputs provides active pull up when the input pins are open.



## Functional Block Diagram

## **Ordering Information / Availability**

| Part Number | Package Option         | Packing |
|-------------|------------------------|---------|
| HV7620PG-G  | 64-Lead PQFP (3-sided) | 66/tray |
|             |                        |         |

-G denotes a lead (Pb)-free / RoHS compliant package



## **Absolute Maximum Ratings**

| Parameter                                       | Value                            |
|-------------------------------------------------|----------------------------------|
| Supply voltage, V <sub>DD1</sub>                | -0.5V to +14V                    |
| Supply voltage, V <sub>DD2</sub>                | -0.5V to +14V                    |
| Supply voltage, V <sub>PP</sub>                 | -0.5V to +225V                   |
| Logic input levels                              | -2.0V to V <sub>DD1</sub> + 2.0V |
| Continuous total power dissipation <sup>1</sup> | 1200mW                           |
| Operating temperature range                     | -40°C to +85°C                   |
| Storage temperature range                       | -65°C to +150°C                  |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

### Notes:

1. For operation above 25°C ambient derate linearly to maximum operating temperature at 20mW/°C.

# **Pin Configuration**



### **Product Marking**



64-Lead PQFP (3-sided)

## **Typical Thermal Resistance**

| Package      | θ <sub>ja</sub> |
|--------------|-----------------|
| 64-Lead PQFP | 41°C/W          |

# **Recommended Operating Conditions**

| Sym                   | Parameter                                    | Min                       | Max                    | Units            |      |
|-----------------------|----------------------------------------------|---------------------------|------------------------|------------------|------|
| V <sub>DD1</sub>      | Logic supply voltage                         |                           | 4.5                    | $V_{_{DD2}}$     | V    |
| V <sub>DD2</sub>      | 12V supply voltage                           |                           | 10.8                   | 13.2             | V    |
| V <sub>PP</sub>       | High voltage supply voltage                  |                           | 50                     | 200              | V    |
| V <sub>IH</sub>       | High-level input voltage                     |                           | V <sub>DD1</sub> -0.5V | V <sub>DD1</sub> | V    |
| V <sub>IL</sub>       | Low-level input voltage                      |                           | 0                      | 0.5              | V    |
| £                     | Clock fraguency                              | V <sub>DD1</sub> = 5.0V   | -                      | 10               | MHz  |
| f <sub>ськ</sub>      | Clock frequency                              | V <sub>DD1</sub> = 12V    | -                      | 5                | MHz  |
| T <sub>A</sub>        | Operating temperature range                  |                           | -40                    | +85              | °C   |
| I <sub>od</sub>       | Allowable pulsed current through ou          | utput diodes <sup>1</sup> | -                      | 500              | mA   |
| I <sub>GND(VPP)</sub> | Allowable pulsed V <sub>PP</sub> or HVGND cu | rrent <sup>1</sup>        | -                      | 16               | A    |
| V <sub>PP(SLEW)</sub> | Slew rate of V <sub>PP</sub>                 |                           | -                      | 340              | V/µs |

Notes:

1. The current pulse width = 500ns, duty cycle = 5%.

**DC Electrical Characteristics** (Over operating supply voltages and temperature, unless otherwise noted,  $V_{DD1} = 5.0V$ ,  $V_{DD2} = 12V$ ,  $V_{PP} = 200V$  and  $T_j = 25^{\circ}C$ )

| Sym               | Parameter                                 |                   | Min                | Max | Units                        | Conditions                           |
|-------------------|-------------------------------------------|-------------------|--------------------|-----|------------------------------|--------------------------------------|
| I <sub>DD1</sub>  | V <sub>DD1</sub> supply current           |                   | -                  | 5.0 | mA                           | f <sub>clk</sub> = 10MHz             |
| I <sub>DD2</sub>  | V <sub>DD2</sub> supply current           |                   | -                  | 20  | mA                           | $V_{DD2}$ = 13.2V, $f_{CLK}$ = 10MHz |
| I <sub>PP</sub>   | High voltage supply current               |                   | -                  | 2.0 | mA                           | All outputs high or low              |
| I <sub>DD1Q</sub> | Quiescent $V_{DD1}$ supply current        |                   | -                  | 100 | μA                           | All input = V <sub>DD1</sub>         |
| I <sub>DD2Q</sub> | Quiescent V <sub>DD2</sub> supply current | -                 | 100                | μA  | All input = V <sub>DD1</sub> |                                      |
|                   | High lovel output                         | HV <sub>OUT</sub> | 185                | -   | V                            | I <sub>o</sub> = -50mA               |
| V <sub>OH</sub>   | High-level output                         | Data OUT          | V <sub>DD</sub> -1 | -   |                              | Ι <sub>o</sub> =-100μΑ               |
|                   |                                           | HV <sub>OUT</sub> | -                  | 20  | V                            | I <sub>o</sub> = +50mA               |
| V <sub>ol</sub>   | Low-level output                          | Data OUT          | -                  | 1.0 |                              | Ι <sub>o</sub> = +100μΑ              |
| I <sub>IH</sub>   | High-level logic input current            | -                 | 1.0                | μA  | $V_{IN} = V_{DD1}$           |                                      |
| I <sub>IL</sub>   | Low-level logic input current             |                   | -                  | -10 | μA                           | V <sub>IN</sub> = 0V                 |
| V <sub>GG</sub>   | HVGND to LVGND voltage diffe              | rence             | -1.0               | 1.0 | V                            |                                      |

### **AC Electrical Characteristics**

(Logic signal inputs and data inputs have  $t_r$ ,  $t_f \le 5ns$ .  $V_{DD1} = 5.0V$  or 12V,  $V_{DD2} = 12V$ ,  $V_{PP} = 200V$  and  $T_j = 25^{\circ}C$ )

| Sym                                 | Parameter                                             |                         | Min   | Max | Units | Conditions                          |
|-------------------------------------|-------------------------------------------------------|-------------------------|-------|-----|-------|-------------------------------------|
| £                                   | Cleak fraguenau                                       | V <sub>DD1</sub> = 5.0V | -     | 10  |       | Der register C - 15pF               |
| f <sub>ськ</sub>                    | Clock frequency                                       | V <sub>DD1</sub> = 12V  | -     | 5.0 | MHz   | Per register, C <sub>L</sub> = 15pF |
| t <sub>wL</sub> , t <sub>wH</sub>   | Clock width high or low                               |                         | 40    | -   | ns    |                                     |
| t <sub>su</sub>                     | Data set-up time before clock ri                      | ses                     | 20    | -   | ns    |                                     |
| t <sub>H</sub>                      | Data hold time after clock rises                      |                         | 20    | -   | ns    |                                     |
| t <sub>on</sub> , t <sub>off</sub>  | Time from latch enable to HV <sub>out</sub>           | T                       | -     | 275 | ns    | C <sub>L</sub> = 15pF               |
| t <sub>wLE</sub>                    | LE pulse width                                        |                         | 25    | -   | ns    |                                     |
| t <sub>DLE</sub>                    | Delay time clock to $\overline{LE}$ low to hi         | gh                      | 50    | -   | ns    |                                     |
| t <sub>sLE</sub>                    | LE set-up time before clock rise                      | es                      | 20    | -   | ns    |                                     |
| t <sub>DLF,</sub> t <sub>DLN</sub>  | $\overline{\rm BL}$ or CS low to high to HV_{\rm OUT} |                         | -     | 250 | ns    |                                     |
| t <sub>COF</sub> , t <sub>CON</sub> | Clock to HV <sub>out</sub>                            |                         | -     | 275 | ns    |                                     |
|                                     | Delay time clock to data low                          | V <sub>DD1</sub> = 5.0V | -     | 250 |       | 0 - 15-5                            |
| LDLH                                | to high                                               | V <sub>DD1</sub> = 12V  | -     | 100 | ns    | C <sub>L</sub> = 15pF               |
| +                                   | Delay time clock to data high                         | V <sub>DD1</sub> = 5.0V | - 250 |     | -     |                                     |
| t <sub>DHL</sub>                    | to low                                                | V <sub>DD1</sub> = 12V  | -     | 100 | ns    | C <sub>L</sub> = 15pF               |

## Input and Output Equivalent Circuits



### **Switching Waveforms**



### **Function Table**

|                                    |                   | Inputs            |                   |                   |     |    |     |     |     |     |     |    |     |                                                                        | HV <sub>out</sub>                                                  |                                                           |                                                                |  |
|------------------------------------|-------------------|-------------------|-------------------|-------------------|-----|----|-----|-----|-----|-----|-----|----|-----|------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------|--|
| Function                           | D <sub>IN</sub> A | D <sub>iN</sub> B | D <sub>iN</sub> C | D <sub>iN</sub> D | CLK | LE | DIR | BLA | BLB | BLC | BLD | cs | POL | А                                                                      | В                                                                  | С                                                         | D                                                              |  |
| All O/P High                       | X                 | Х                 | Х                 | Х                 | Х   | Х  | x   | X   | х   | х   | Х   | L  | L   | н                                                                      | н                                                                  | н                                                         | н                                                              |  |
| All O/P Low                        | х                 | Х                 | Х                 | Х                 | Х   | Х  | х   | Х   | Х   | Х   | Х   | L  | н   | L                                                                      | L                                                                  | L                                                         | L                                                              |  |
| "A" <sup>7</sup><br>Outputs<br>Low | x                 | x                 | х                 | х                 | х   | х  | x   | L   | x   | x   | x   | х  | н   | L                                                                      | *                                                                  | *                                                         | *                                                              |  |
| Normal<br>Polarity                 | x                 | х                 | х                 | х                 | х   | х  | x   | н   | н   | н   | н   | н  | н   |                                                                        | No Inversion                                                       |                                                           |                                                                |  |
| Outputs<br>Inverted                | x                 | х                 | х                 | х                 | х   | х  | x   | н   | н   | н   | н   | н  | L   |                                                                        | Inve                                                               | rsion                                                     |                                                                |  |
| Transparent<br>Mode                | н                 | L                 | L                 | L                 | 1   | н  | x   | н   | н   | н   | н   | н  | н   | н                                                                      | L                                                                  | L                                                         | L                                                              |  |
| Data Stored                        | x                 | Х                 | Х                 | Х                 | Х   | L  | х   | н   | н   | н   | Н   | Н  | н   |                                                                        | Store                                                              | d data                                                    |                                                                |  |
| Shift CW <sup>4</sup>              | x                 | x                 | x                 | x                 | Î   | Н  | Н   | н   | Н   | Н   | Н   | Н  | x   | $ \begin{array}{c} A_{_{N}} \\ \rightarrow \\ A_{_{N+1}} \end{array} $ | $\begin{array}{c} B_{N}\\ \rightarrow\\ B_{N^{+1}}\end{array}$     | $egin{array}{c} C_N \  ightarrow C_{N+1} \end{array}$     | $\begin{array}{c} D_{N}\\ \rightarrow\\ D_{N^{+1}}\end{array}$ |  |
| Shift CCW <sup>®</sup>             | x                 | x                 | x                 | x                 | Î   | Н  | L   | н   | Н   | Н   | Н   | Н  | x   | $\begin{array}{c} A_{N} \\ \rightarrow \\ A_{N\text{-1}} \end{array}$  | $\begin{array}{c} B_{N}\\ \rightarrow\\ B_{N\text{-}1}\end{array}$ | $egin{array}{c} C_{N} \  ightarrow \ C_{N-1} \end{array}$ | $egin{array}{c} D_N \  ightarrow \ D_{N-1} \end{array}$        |  |

### Notes:

 $H = High \ level, \ L = Low \ level, \ X = Irrelevant, \ \uparrow = Low \ to \ high \ transition.$ 

\* = Dependent on previous stage's state before the last  $CLK \uparrow$  for last  $\overline{LE}$  high.

 $t = \overline{BLB}$ ,  $\overline{BLC}$  and  $\overline{BLD}$  will have similar effect on their respective output.

### Power-up sequence:

- GND (HV, LV) 1.
- 2.
- 3.
- 4.
- $V_{DD1}$   $V_{DD2}$   $V_{PP}$ Logic Input Signals 5.

To power down reverse the sequence above.

### **Pin Function**

| Pin # | Function             |
|-------|----------------------|-------|----------------------|-------|----------------------|-------|----------------------|
| 1     | HVGND                | 17    | ΗV <sub>ουτ</sub> Β5 | 33    | CS                   | 49    | HV <sub>out</sub> B4 |
| 2     | VPP                  | 18    | HV <sub>out</sub> A5 | 34    | D <sub>out</sub> B   | 50    | HV <sub>out</sub> A4 |
| 3     | HV <sub>out</sub> D8 | 19    | VPP                  | 35    | D <sub>IN</sub> B    | 51    | HV <sub>out</sub> D3 |
| 4     | HV <sub>out</sub> C8 | 20    | HVGND                | 36    | D <sub>IN</sub> A    | 52    | HV <sub>out</sub> C3 |
| 5     | HV <sub>out</sub> B8 | 21    | HVGND                | 37    | D <sub>out</sub> A   | 53    | HV <sub>out</sub> B3 |
| 6     | HV <sub>out</sub> A8 | 22    | VDD2                 | 38    | CLK                  | 54    | HV <sub>out</sub> A3 |
| 7     | HV <sub>out</sub> D7 | 23    | BLC                  | 39    | BLA                  | 55    | HV <sub>out</sub> D2 |
| 8     | HV <sub>out</sub> C7 | 24    | BLD                  | 40    | BLB                  | 56    | HV <sub>out</sub> C2 |
| 9     | HV <sub>out</sub> B7 | 25    | LE                   | 41    | VDD1                 | 57    | HV <sub>out</sub> B2 |
| 10    | HV <sub>out</sub> A7 | 26    | D <sub>OUT</sub> D   | 42    | LVGND                | 58    | HV <sub>out</sub> A2 |
| 11    | HV <sub>out</sub> D6 | 27    | D <sub>IN</sub> D    | 43    | N/C                  | 59    | HV <sub>out</sub> D1 |
| 12    | HV <sub>out</sub> C6 | 28    | D <sub>IN</sub> C    | 44    | HVGND                | 60    | HV <sub>out</sub> C1 |
| 13    | HV <sub>out</sub> B6 | 29    | D <sub>OUT</sub> C   | 45    | HVGND                | 61    | HV <sub>out</sub> B1 |
| 14    | HV <sub>out</sub> A6 | 30    | POL                  | 46    | VPP                  | 62    | HV <sub>out</sub> A1 |
| 15    | HV <sub>out</sub> D5 | 31    | LVGND                | 47    | HV <sub>out</sub> D4 | 63    | VPP                  |
| 16    | HV <sub>out</sub> C5 | 32    | DIR                  | 48    | HV <sub>out</sub> C4 | 64    | HVGND                |

# 64-Lead PQFP (3-Sided) Package Outline (PG)

20.00x14.00mm body, 3.40mm height (max), 0.80mm pitch, 3.90mm footprint



### Note:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

2. The leads on this side are trimmed.

| Sym    | bol | Α    | A1   | A2   | b    | D     | D1    | E     | E1    | е           | L    | L1   | L2          | L3          | θ           | θ1               |   |
|--------|-----|------|------|------|------|-------|-------|-------|-------|-------------|------|------|-------------|-------------|-------------|------------------|---|
| Dimen- | MIN | 2.80 | 0.25 | 2.55 | 0.30 | 22.25 | 19.80 | 17.65 | 13.80 |             | 0.73 |      |             |             | <b>0</b> 0  | <b>5</b> °       |   |
| sion   | NOM | -    | -    | 2.80 | -    | 22.50 | 20.00 | 17.90 | 14.00 | 0.80<br>BSC | 0.88 | 0.88 | 1.95<br>REF | 0.25<br>BSC | 0.55<br>REF | 3.5 <sup>0</sup> | - |
| (mm)   | MAX | 3.40 | 0.50 | 3.05 | 0.45 | 22.75 | 20.20 | 18.15 | 14.20 | 200         | 1.03 |      | 200         |             | <b>7</b> °  | 16 <sup>0</sup>  |   |

Drawings not to scale.

Supertex Doc. #: DSPD-64PQFPPG, Version A080812.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>http://www.supertex.com/packaging.html</u>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.