# 150 V, 100 mA Very High Voltage Linear Regulator The NCP781 is a very high–voltage tolerant linear regulator that offers the benefits of thermally enhanced DFN6 3.3 x 3.3 package and is able to withstand continuous DC or transient input voltages up to 150 V. The device is stable with small 0.1 $\mu F$ Ceramic Output Capacitors which allows smaller PCB design at space constraining applications. The devices features enable pin compatible with standard CMOS logic. #### **Features** • Wide Input Voltage Range: 6 V to 150 V • Output Voltage Versions: Fixed: 3.3 V, 5 V, 15 V Adjustable: from 1.23 V up to 15 V • ±2.5% Accuracy at Room Temperature • Very Low Quiescent Current of Typ. 25 μA • Standby Current: 1 μA • Stable with a 0.1 µF Ceramic Output Capacitor • Very High PSRR: 83/56 dB@1/100 kHz • Thermal Shutdown and Current Limit Protection • Available in Thermally Enhanced DFN6 3.3 x 3.3, 0.65P Package • Ideal for Harsh Environments • These are Pb-free Devices # **Typical Applications** • Telecom, Industrial • Bias Power Supplies, Led Lighting Figure 1. Typical Applications # ON Semiconductor® www.onsemi.com DFN6 S SUFFIX CASE 506DF #### **MARKING DIAGRAM** 781N = Specific Device Code A = Assembly Location Y = Year WW = Work Week = Pb-Free Package (Note: Microdot may be in either location) ## **PIN CONNECTION** ## **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet. Figure 2. Simplified Block Diagram for Adjustable Version Figure 3. Simplified Block Diagram for Fixed Version **Table 1. PIN FUNCTION DESCRIPTION** | Pin No.<br>DFN6 3.3 x 3.3 | Pin Name | Description | |---------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------| | 1 | IN | Positive Power Supply Input | | 2 | EN | Chip Enable pin (Active "H") | | 3 | NC | Not Connected | | 4 | GND | Power Supply Ground | | 5 | OUT | Regulated Output Voltage | | 6 | ADJ/SEN | Output Voltage Adjust Input (Adjustable Version), Sense pin for output voltage sensing, connect to pin 5 (Fixed Voltage Versions) | | EP | EP | EP should be connected to GND potential | ## **ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------|---------------------|-----------------------|------| | Input Voltage Range (Note 1) | V <sub>IN</sub> | 150 | V | | Output Voltage Range (Note 2) | V <sub>OUT</sub> | –0.3 to 20 V | V | | Enable Input Range | V <sub>EN</sub> | -0.3 to (Vin + 0.3) V | V | | Adjustable Input Range | $V_{ADJ}$ | –0.3 to 5 V | V | | Output Short Circuit Duration | t <sub>sc</sub> | unlimited | S | | Maximum Junction Temperature | T <sub>J(max)</sub> | 150 | °C | | Storage Temperature Range | TSTG | -55 to 150 | °C | | ESD Capability, Human Body Model (Notes 3, 4) | ESDHBM | 2 | kV | | ESD Charged Device Model ESD (Notes 3, 4) | ESDCDM | 750 | V | | Moisture Sensitivity Level | MSL | 1 | _ | | Lead Temperature Soldering<br>Reflow (SMD Styles Only), Pb–Free Versions (Note 5) | T <sub>SLD</sub> | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Refer to ELECTRICAL CHARACTERISTIC and APPLICATION INFORMATION for Safe operating Area - 2. The device has limited reverse bias protection. Reverse bias protection feature valid only if (V<sub>OUT</sub> V<sub>IN</sub>) < 7 V. - 3. This device series incorporates ESD protection and is tested by the following methods: - ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114) - ESD Charged–Device Model ESD Capability per JEDEC JSD22–C101E Latchup Current Maximum Rating: ≤150 mA per JEDEC standard: JESD78 - 4. Except IN and EN pins. - 5. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D # **Table 2. THERMAL CHARACTERISTICS** | Rating | | Value | Unit | |---------------------------------------------------------------------------------------------------|-----------------|-------|------| | Thermal Characteristics, DFN6, 3.3 x 3.3 mm (Note 6) Thermal Resistance, Junction–to–Air (Note 7) | $R_{\theta JA}$ | 125 | °C/W | <sup>6.</sup> Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters. 7. Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. Table 3. ELECTRICAL CHARACTERISTICS – Adjustable $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $V_{IN}$ = Voutnom + 10 V, $C_{IN}$ = $C_{OUT}$ = 1 μF, unless otherwise noted. Typical values are at $T_{A}$ = +25°C. (Notes 8, 9) | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|----------------------|--------------------------|-------------------| | INPUT REGULATOR | | | | | | | | Operating Input Voltage | | $V_{IN}$ | 6 | | 150 | V | | OUTPUT REGULATOR | | | | | | | | Reference Voltage Accuracy | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}, \text{ I}_{\text{OUT}} = 50 \mu\text{A}$ 6 V $\le \text{V}_{\text{IN}} \le 150 \text{ V}$ | | -3% | 1.23 V | +3% | % | | Reference Voltage Accuracy | $T_J = 25^{\circ}C$ , $I_{OUT} = 50 \mu A$<br>6 V $\leq V_{IN} \leq 150 V$ | | -2.5% | 1.23 V | +2.5% | % | | Line Regulation | $15 \text{ V} \le \text{V}_{\text{IN}} \le 150 \text{ V}$<br>$\text{I}_{\text{OUT}} = 50 \mu\text{A}$ | Reg <sub>line</sub> | | 0.25 | 0.5 | %Vout | | Load Regulation | | Reg <sub>load</sub> | | 0.4 | 0.8 | %Vout | | Dropout Voltage (Note 10)<br>3.3 V<br>5.0 V<br>12.0 V<br>15.0 V | $V_{DO} = V_{IN} - (V_{OUT} - (3\%Voutnom))$ $I_{OUT} = 100 \text{ mA}$ | V <sub>DO</sub> | -<br>-<br>-<br>- | 4<br>4<br>4.4<br>4.7 | 6.5<br>7.0<br>7.5<br>9.5 | V | | DISABLE, QUIESCENT AND GROUND CU | JRRENTS | | | | | | | Disable Current | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 150 V | I <sub>DIS</sub> | - | 1 | 10 | μΑ | | Quiescent Current | I <sub>OUT</sub> = 0 mA | IQ | - | 25 | 55 | μΑ | | Ground Current | I <sub>OUT</sub> = 100 mA | $I_{GND}$ | - | 250 | 400 | μΑ | | Enable Pin Current | 1.5 V < V <sub>EN</sub> < 150 V | I <sub>EN</sub> | | 500 | | nA | | ADJ Pin Current | 6 V < V <sub>IN</sub> < 150 V, ADJ = V <sub>OUT</sub> | I <sub>ADJ</sub> | | 5 | | nA | | CURRENT LIMIT PROTECTION | | | | • | • | • | | Current Limit (Note 11) | V <sub>OUT</sub> = V <sub>OUTNOM</sub> - (10% V <sub>OUTNOM</sub> ) | I <sub>LIM</sub> | 110 | | | mA | | Short Circuit Current Limit | V <sub>OUT</sub> = 0 V, Vin = 25 V | I <sub>SC</sub> | | 220 | | mA | | ENABLE THRESHOLDS | | | | • | • | | | Enable Input Threshold Voltage<br>Voltage Increasing, Logic High<br>Voltage Decreasing, Logic Low | High<br>Low | V <sub>TH(EN)</sub> | 1.5<br>- | _<br>_ | _<br>0.4 | V | | PSRR AND NOISE | | | | • | • | • | | Power Supply Ripple Rejection (Note 12) | $V_{IN}$ = 25 V + 200 mV <sub>pp</sub> modulation<br>$V_{OUT}$ = 1.23 V, Cout = 1.0 $\mu$ F<br>$I_{OUT}$ = 10 mA<br>f = 1 kHz<br>f = 10 kHz<br>f = 100 kHz | PSRR | -<br>-<br>- | 83<br>75<br>56 | -<br>-<br>- | dB | | Output Noise Voltage (Note 12) | V <sub>out</sub> = 1.23 V, V <sub>in</sub> = 150 V<br>I <sub>OUT</sub> = 1 mA, Cout = 1.0 μF<br>f = 100 Hz to 100 kHz | V <sub>NOISE</sub> | | 130 | _ | μV <sub>rms</sub> | | THERMAL SHUTDOWN | | <del>-</del> | | | | | | Thermal Shutdown Temperature (Note 12) | | T <sub>SD</sub> | - | 160 | _ | °C | | Thermal Shutdown Hysteresis (Note 12) | | T <sub>SH</sub> | _ | 15 | _ | °C | <sup>8.</sup> Performance guaranteed over the indicated operating temperature range by design and characterization production tested at Tj = Ta = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. <sup>9.</sup> $I_{\rm OUT}$ > 50 $\mu{\rm A}$ at V $_{\rm IN}$ > 50 V 10. Not characterized at V $_{\rm OUTNOM}$ < 3.3 V. 11. Respect to SOA <sup>12.</sup> Guaranteed by design and characterization $\textbf{Table 4. ELECTRICAL CHARACTERISTICS - 3.3 V} - 40^{\circ}C \leq T_{J} \leq 125^{\circ}C; \ V_{OUT} = 3.3 \ V \ typical, \ V_{IN} = 13.3 \ V, \ C_{IN} = C_{OUT} = 1 \ \mu F, \ unless otherwise noted. \ Typical values are at $T_{A} = +25^{\circ}C$. (Notes 13, 14)$ | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|----------|----------|-------------------| | INPUT REGULATOR | • | | | | | | | Operating Input Voltage | | $V_{IN}$ | 6 | | 150 | V | | OUTPUT REGULATOR | • | | | | | | | Output Voltage Accuracy | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$<br>$(\text{V}_{\text{OUTNOM}} + 10 \text{ V}) \le \text{V}_{\text{IN}} \le 150 \text{ V}$ | | -3% | 3.3 | +3% | V | | Output Voltage Accuracy | $T_J = 25^{\circ}C$ , $I_{OUT} = 50 \mu A$<br>$(V_{OUTNOM} + 10 V) \le V_{IN} \le 150 V$ | | -2.5% | 3.3 | +2.5% | V | | Line Regulation | $\begin{array}{l} 15~V \leq V_{IN} \leq 150~V \\ I_{OUT} = 50~\mu A \end{array}$ | Reg <sub>line</sub> | | 8.3 | 16.5 | mV | | Load Regulation (Note 16) | V <sub>IN</sub> = 13.3 V | Reg <sub>load</sub> | | 13.2 | 26.5 | mV | | Dropout Voltage (Note 15) | I <sub>OUT</sub> = 100 mA | $V_{DO}$ | | 4.0 | 6.5 | V | | DISABLE, QUIESCENT AND GROUND CU | JRRENTS | | | | | | | Disable Current | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 150 V | I <sub>DIS</sub> | _ | 1 | 10 | μΑ | | Quiescent Current | I <sub>OUT</sub> = 0 mA | $I_{Q}$ | _ | 27 | 57 | μΑ | | Ground Current | I <sub>OUT</sub> = 100 mA | I <sub>GND</sub> | _ | 250 | 400 | μΑ | | Enable pin current | 1.5 V < V <sub>EN</sub> < 150 V | I <sub>EN</sub> | | 500 | | nA | | CURRENT LIMIT PROTECTION | | | | | | | | Current Limit (Note 16) | $V_{OUT} = V_{OUTNOM} - (10\% V_{OUTNOM})$ | I <sub>LIM</sub> | 110 | | | mA | | Short Circuit Current Limit | V <sub>OUT</sub> = 0 V, Vin = 25 V | I <sub>SC</sub> | | 220 | | mA | | ENABLE THRESHOLDS | | | | | | | | Enable Input Threshold Voltage<br>Voltage Increasing, Logic High<br>Voltage Decreasing, Logic Low | High<br>Low | V <sub>TH(EN)</sub> | 1.5<br>– | _<br>_ | _<br>0.4 | V | | PSRR AND NOISE | • | | | | | | | Power Supply Ripple Rejection (Note 17) | $V_{IN}$ = 25 V + 200 mV <sub>pp</sub> modulation<br>$V_{OUT}$ = 3.3 V, $C_{OUT}$ = 1.0 $\mu$ F<br>$I_{OUT}$ = 10 mA<br>f = 1 kHz<br>f = 10 kHz | PSRR | _<br>_<br>_ | 75<br>62 | _<br>_ | dB | | | f = 100 kHz | | _ | 48 | _ | | | Output Noise Voltage (Note 17) | $V_{out} = 3.3 \text{ V}, V_{in} = 150 \text{ V}$<br>$I_{OUT} = 1 \text{ mA}, C_{OUT} = 1.0 \mu\text{F}$<br>f = 100 Hz to 100 kHz | V <sub>NOISE</sub> | - | 260 | _ | μV <sub>rms</sub> | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Temperature (Note 17) | | $T_{SD}$ | - | 160 | - | °C | | Thermal Shutdown Hysteresis (Note 17) | | T <sub>SH</sub> | _ | 15 | - | °C | <sup>13.</sup> Performance guaranteed over the indicated operating temperature range by design and characterization production tested at Tj = Ta = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. <sup>14.</sup> $I_{OUT}$ > 50 µA at $V_{IN}$ > 50 V 15. Characterized when $V_{OUT}$ falls 99 mV below the regulated voltage and only for devices with $V_{OUTNOM}$ = 3.3 V 16. Respect to SOA <sup>17.</sup> Guaranteed by design and characterization **Table 5. ELECTRICAL CHARACTERISTICS – 5.0 V** $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $V_{OUT} = 5.0$ V typical, $V_{IN} = 15$ V, $C_{IN} = C_{OUT} = 1$ $\mu$ F, unless otherwise noted. Typical values are at $T_{A} = +25^{\circ}C$ . (Notes 18, 19) | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|----------------|-------------|-------------------| | INPUT REGULATOR | | | | | | | | Operating Input Voltage | | $V_{IN}$ | 6 | | 150 | V | | OUTPUT REGULATOR | | | | | | | | Output Voltage Accuracy | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$<br>$(\text{V}_{\text{OUTNOM}} + 10 \text{ V}) \le \text{V}_{\text{IN}} \le 150 \text{ V}$ | | -3% | 5.0 | +3% | V | | Output Voltage Accuracy | $T_J = 25^{\circ}C$ , $I_{OUT} = 50 \mu A$<br>$(V_{OUTNOM} + 10 V) \le V_{IN} \le 150 V$ | | -2.5% | 5.0 | +2.5% | V | | Line Regulation | $15 \text{ V} \le \text{V}_{\text{IN}} \le 150 \text{ V}$ $\text{I}_{\text{OUT}} = 50 \mu\text{A}$ | Reg <sub>line</sub> | | 12.5 | 25 | mV | | Load Regulation (Note 21) | V <sub>IN</sub> = 15 V, 50 μA ≤ I <sub>OUT</sub> ≤ 100 mA | Reg <sub>load</sub> | | 20 | 40 | mV | | Dropout Voltage (Note 20) | | $V_{DO}$ | | 4 | 7.0 | V | | DISABLE, QUIESCENT AND GROUND CU | JRRENTS | | | | | | | Disable Current | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 150 V | I <sub>DIS</sub> | - | 1 | 10 | μΑ | | Quiescent Current | I <sub>OUT</sub> = 0 mA | ΙQ | _ | 27 | 57 | μΑ | | Ground Current | I <sub>OUT</sub> = 100 mA | $I_{GND}$ | - | 250 | 400 | μΑ | | Enable pin current | 1.5 V < V <sub>EN</sub> < 150 V | I <sub>EN</sub> | | 500 | | nA | | CURRENT LIMIT PROTECTION | | | | | • | | | Current Limit (Note 21) | $V_{OUT} = V_{OUTNOM} - (10\% V_{OUTNOM})$ | $I_{LIM}$ | 110 | | | mA | | Short Circuit Current Limit | V <sub>OUT</sub> = 0 V, Vin = 25 V | I <sub>SC</sub> | | 220 | | mA | | ENABLE THRESHOLDS | | | | | • | | | Enable Input Threshold Voltage<br>Voltage Increasing, Logic High<br>Voltage Decreasing, Logic Low | High<br>Low | V <sub>TH(EN)</sub> | 1.5<br>- | -<br>- | _<br>0.4 | V | | PSRR AND NOISE | | | | | | | | Power Supply Ripple Rejection (Note 22) | $V_{IN}$ = 25 V + 200 mV <sub>pp</sub> modulation<br>$V_{OUT}$ = 5.0 V, $C_{OUT}$ = 1.0 $\mu$ F<br>$I_{OUT}$ = 10 mA<br>f = 1 kHz<br>f = 10 kHz<br>f = 100 kHz | PSRR | | 65<br>56<br>45 | -<br>-<br>- | dB | | Output Noise Voltage (Note 22) | $V_{out} = 5.0 \text{ V}, V_{in} = 150 \text{ V}$<br>$I_{OUT} = 1 \text{ mA}, C_{OUT} = 1.0 \mu\text{F}$<br>f = 100 Hz to 100 kHz | V <sub>NOISE</sub> | _ | 300 | - | μV <sub>rms</sub> | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Temperature (Note 22) | | $T_{SD}$ | - | 160 | _ | °C | | Thermal Shutdown Hysteresis (Note 22) | | T <sub>SH</sub> | _ | 15 | _ | °C | <sup>18.</sup> Performance guaranteed over the indicated operating temperature range by design and characterization production tested at Tj = Ta = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. <sup>19.</sup> $I_{OUT}$ > 50 µA at $V_{IN}$ > 50 V 20. Characterized when $V_{OUT}$ falls 150 mV below the regulated voltage and only for devices with $V_{OUTNOM}$ = 5.0 V 21. Respect to SOA <sup>22.</sup> Guaranteed by design and characterization $\textbf{Table 6. ELECTRICAL CHARACTERISTICS - 15 V}_{-40^{\circ}C} \leq T_{J} \leq 125^{\circ}C; \ V_{OUT} = 15.0 \ V \ typical, \ V_{IN} = 25 \ V, \ C_{IN} = C_{OUT} = 1 \ \mu F, \ unless otherwise noted. Typical values are at $T_{A} = +25^{\circ}C$. (Notes 23, 24)$ | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|----------|----------|---------------| | INPUT REGULATOR | | | | | | | | Operating Input Voltage | | $V_{IN}$ | 6 | | 150 | V | | OUTPUT REGULATOR | | | | | | | | Output Voltage Accuracy | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$<br>$(\text{V}_{\text{OUTNOM}} + 10 \text{ V}) \le \text{V}_{\text{IN}} \le 150 \text{ V}$ | | -3% | 15.0 | +3% | V | | Output Voltage Accuracy | $T_J = 25^{\circ}C$ , $I_{OUT} = 50 \mu A$<br>$(V_{OUTNOM} + 10 V) \le V_{IN} \le 150 V$ | | -2.5% | 15.0 | +2.5% | V | | Line Regulation | $25 \text{ V} \le \text{V}_{\text{IN}} \le 150 \text{ V}$ $\text{I}_{\text{OUT}} = 50 \mu\text{A}$ | Reg <sub>line</sub> | | 37.5 | 75 | mV | | Load Regulation (Note 26) | $V_{IN} = 25 \text{ V}, 50 \mu\text{A} \le I_{OUT} \le 100 \text{ mA}$ | Reg <sub>load</sub> | | 60 | 120 | mV | | Dropout Voltage (Note 25) | | $V_{DO}$ | | 4.7 | 9.5 | V | | DISABLE, QUIESCENT AND GROUND CU | JRRENTS | | | | | | | Disable Current | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 150 V | I <sub>DIS</sub> | _ | 1 | 10 | μΑ | | Quiescent Current | I <sub>OUT</sub> = 0 mA | ΙQ | _ | 27 | 57 | μΑ | | Ground Current | I <sub>OUT</sub> = 100 mA | $I_{GND}$ | _ | 250 | 400 | μΑ | | Enable pin current | 1.5 V < V <sub>EN</sub> < 150 V | I <sub>EN</sub> | | 500 | | nA | | CURRENT LIMIT PROTECTION | | | | | | • | | Current Limit (Note 26) | $V_{OUT} = V_{OUTNOM} - (3\% V_{OUTNOM})$ | I <sub>LIM</sub> | 110 | | | mA | | Short Circuit Current Limit | V <sub>OUT</sub> = 0 V, Vin = 25 V | I <sub>SC</sub> | | 220 | | mA | | ENABLE THRESHOLDS | | | | | | • | | Enable Input Threshold Voltage<br>Voltage Increasing, Logic High<br>Voltage Decreasing, Logic Low | High<br>Low | V <sub>TH(EN)</sub> | 1.5<br>– | _<br>_ | _<br>0.4 | V | | PSRR AND NOISE | | | | | | • | | Power Supply Ripple Rejection (Note 27) | $V_{IN}$ = 25 V + 200 mV <sub>pp</sub> modulation<br>$V_{OUT}$ = 15 V, $C_{OUT}$ = 1.0 $\mu$ F<br>$I_{OUT}$ = 10 mA<br>f = 1 kHz | PSRR | _ | 53 | _ | dB | | | f = 10 kHz<br>f = 100 kHz | | - | 50<br>43 | - | | | Output Noise Voltage (Note 27) | $V_{out} = 15 \text{ V}, V_{in} = 150 \text{ V}$<br>$I_{OUT} = 1 \text{ mA}, C_{OUT} = 1.0 \mu\text{F}$<br>f = 100 Hz to 100 kHz | V <sub>NOISE</sub> | - | 530 | _ | $\mu V_{rms}$ | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Temperature (Note 27) | | $T_{SD}$ | - | 160 | _ | °C | | Thermal Shutdown Hysteresis (Note 27) | | T <sub>SH</sub> | _ | 15 | - | °C | <sup>23.</sup> Performance guaranteed over the indicated operating temperature range by design and characterization production tested at Tj = Ta = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. <sup>24.</sup> $I_{OUT}$ > 50 µA at V<sub>IN</sub> > 50 V 25. Characterized when V<sub>OUT</sub> falls 450 mV below the regulated voltage and only for devices with V<sub>OUTNOM</sub> = 15.0 V 26. Respect to SOA <sup>27.</sup> Guaranteed by design and characterization # **TYPICAL CHARACTERISTICS** Figure 4. Output Voltage vs. Input Voltage at NCP781BMNADJTAG Figure 5. Output Voltage vs. Input Voltage at NCP781BMN033TAG Figure 6. Output Voltage vs. Input Voltage at NCP781BMN050TAG Figure 7. Output Voltage vs. Input Voltage at NCP781BMN150TAG Figure 8. Dropout Voltage vs. Output Current at NCP781BMN033TAG Figure 9. Dropout Voltage vs. Output Current at NCP781BMN050TAG DROPOUT VOLTAGE (V) # TYPICAL CHARACTERISTICS Figure 10. Dropout Voltage vs. Output Current at NCP781BMN150TAG Figure 11. Quiescent Current vs. Input Voltage at NCP781BMNADJTAG Figure 12. Quiescent Current vs. Input Voltage at NCP781BMN033TAG Figure 13. Quiescent Current vs. Input Voltage at NCP781BMN050TAG Figure 14. Quiescent Current vs. Input Voltage at NCP781BMN150TAG Figure 15. Output Voltage Noise Spectral Density at NCP781BMN033TAG ## **TYPICAL CHARACTERISTICS** Figure 16. Output Voltage Noise Spectral Density at NCP781BMN050TAG Figure 18. Output Voltage Noise Spectral Density at NCP781BMNADJTAG Figure 20. PSRR vs. Frequency at NCP781BMN050TAG Figure 17. Output Voltage Noise Spectral Density at NCP781BMN150TAG Figure 19. PSRR vs. Frequency at NCP781BMN033TAG Figure 21. PSRR vs. Frequency at NCP781BMN150TAG # **TYPICAL CHARACTERISTICS** Figure 22. PSRR vs. Frequency at NCP781BMNADJTAG #### APPLICATIONS INFORMATION The NCP781 is very high input voltage regulator with internal thermal shutdown and internal current limit. Typical application circuits are shown in Figure 23. Figure 23. Typical Application Circuits # Input Decoupling (Cin) A ceramic or tantalum $0.1~\mu F$ capacitor is recommended and should be connected close to the NCP781 package. Higher capacitance and lower ESR will improve the overall line and load transient response. ## Output Decoupling (Cout) The NCP781 is a stable component and does not require a minimum Equivalent Series Resistance (ESR) for the output capacitor. The minimum output decoupling value is 0.1 $\mu$ F and can be augmented to fulfill stringent load transient requirements. The regulator works with ceramic chip capacitors as well as tantalum devices up to 10 $\mu$ F. The larger values improve noise rejection, load regulation and transient response. # **Enable Operation** The enable pin will turn the regulator on or off. The threshold limits are covered in the electrical characteristics table in this data sheet. The turn–on/turn–off transient voltage being supplied to the enable pin should exceed a slew rate of 150 mV/ $\mu$ s to ensure correct operation. If the enable function is not to be used then the pin should be connected directly to V<sub>in</sub>. ## **Output Voltage Adjust** The output voltage can be adjusted from 1.23 V to 15 V using resistors between the output and the ADJ input. The output voltage and resistors are chosen using Equation 1 and Equation 2. $$V_{OUT} = 1.23 \times \left(1 + \frac{R_1}{R_2}\right) + \left(I_{ADJ} \times R_1\right)$$ (eq. 1) $$R_2 \cong R_1 \times \frac{1}{\frac{V_{OUT}}{1.25} - 1}$$ (eq. 2) Input bias current $I_{ADJ}$ is typically less than 5 nA. Choose R1 arbitrarily to minimize errors due to the bias current and to minimize noise contribution to the output voltage. Use Equation 2 to find the required value for R2. This device does not require a minimal load. #### **Thermal Considerations** As power in the NCP781 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCP781 has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCP781 can handle is given by: $$P_{D(MAX)} = \frac{\left[T_{J(MAX)} - T_{A}\right]}{R_{AJ\Delta}}$$ (eq. 3) The power dissipated by the NCP781 can be calculated from the following equations: $$\mathrm{P_{D}} \approx \mathrm{V_{in}} \times \left(\mathrm{I_{GND}} \ @ \ \mathrm{I_{OUT}}\right) + \mathrm{I_{OUT}} \times \left(\mathrm{V_{IN}} - \mathrm{V_{OUT}}\right) \text{(eq. 4)}$$ O $$V_{IN(MAX)} \approx \frac{P_{D(MAX)} + (V_{OUT} \times I_{OUT})}{I_{OUT} + I_{GND}}$$ (eq. 5) #### Hints $V_{in}$ and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCP781, and make traces as short as possible. # **ORDERING INFORMATION** | Part No. | Output Voltage (V) | Marking | Package | Shipping <sup>†</sup> | |-----------------|--------------------|--------------|-----------|---------------------------------------------| | NCP781BMNADJTAG | Adj | 781N<br>BADJ | | | | NCP781BMN033TAG | 3.3 | 781N<br>B033 | DFN6 | 3000 / Tape & Reel<br>(Contact sales office | | NCP781BMN050TAG | 5 | 781N<br>B050 | (Pb-Free) | for availability) | | NCP781BMN150TAG | 15 | 781N<br>B150 | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnif ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative