# 13-bit 1 : 2 SSTL\_2 registered buffer for DDRRev. 02 — 19 July 2005Production

**Product data sheet** 

#### **General description** 1.

The SSTVF16859 is a 13-bit to 26-bit SSTL\_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V for PC1600-PC2700 applications or between 2.5 V and 2.7 V for PC3200 applications. All inputs are compatible with the JEDEC standard for SSTL\_2 with  $V_{ref}$  normally at  $0.5 \times V_{DD}$ , except the LVCMOS reset (RESET) input. All outputs are SSTL\_2, Class II compatible, which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.

The SSTVF16859 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM and SDRAM II Memory Modules. Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz.

The device data inputs consist of different receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.

The clock input is fully differential (CK and  $\overline{CK}$ ) to be compatible with DRAM devices that are installed on the DIMM. Data are registered at the crossing of CK going HIGH, and  $\overline{CK}$ going LOW. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device has an asynchronous input pin (RESET), which when held to the LOW state, resets all registers and all outputs to the LOW state.

The device supports low-power standby operation. When **RESET** is LOW, the differential input receivers are disabled, and un-driven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is LOW, all registers are reset, and all outputs are forced LOW. The LVCMOS RESET input must always be held at a valid logic HIGH or LOW level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the LOW state during power-up.

In the DDR DIMM application, RESET is specified to be completely asynchronous with respect to CK and  $\overline{CK}$ . Therefore, no timing relationship can be guaranteed between the two. When entering RESET, the register will be cleared and the outputs will be driven LOW. As long as the data inputs are LOW, and the clock is stable during the time from the LOW-to-HIGH transition of RESET until the input receivers are fully enabled, the outputs will remain LOW.

# PHILIPS

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### 2. Features

- Stub-series terminated logic for 2.5 V V<sub>DD</sub> (SSTL\_2)
- Designed for PC1600-PC2700 (at 2.5 V) and PC3200 (at 2.6 V) applications
- Pin and function compatible with JEDEC standard SSTV16859
- Supports SSTL\_2 signal inputs as per JESD 8-9
- Flow-through architecture optimizes printed-circuit board layout
- ESD classification testing is done to JEDEC Standard JESD22. Protection exceeds 2000 V to HBM per method A114.
- Latch-up testing is done to JEDEC Standard JESD78, which exceeds 100 mA
- Supports efficient low power standby operation
- Full DDR solution when used with PCKVF857
- Available in TSSOP64, LFBGA96 and HVQFN56 packages

### 3. Quick reference data

#### Table 1:Quick reference data

#### $GND = 0 V; T_{amb} = 25 \circ C; t_r = t_f \le 2.5 \text{ ns}$

| Symbol                             | Parameter                         | Conditions                                         | Min          | Тур | Max | Unit |
|------------------------------------|-----------------------------------|----------------------------------------------------|--------------|-----|-----|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay,<br>CK/CK to Qn | C <sub>L</sub> = 30 pF;<br>V <sub>DD</sub> = 2.5 V | -            | 1.7 | -   | ns   |
| C <sub>i</sub>                     | input capacitance                 | $V_{DD} = 2.5 V$                                   | <u>[1]</u> _ | 2.8 | -   | pF   |

[1]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu$ W).

 $\mathsf{P}_{\mathsf{D}} = \mathsf{C}_{\mathsf{P}\mathsf{D}} \times \mathsf{V}_{\mathsf{D}\mathsf{D}}^2 \times \mathsf{f}_{\mathsf{i}} + \Sigma \; (\mathsf{C}_{\mathsf{L}} \times \mathsf{V}_{\mathsf{D}\mathsf{D}}^2 \times \mathsf{f}_{\mathsf{o}}) \; \mathsf{where:}$ 

 $f_i$  = input frequency in MHz;

 $C_L$  = output load capacitance in pF;

- $f_o = output frequency in MHz;$
- $V_{DD}$  = supply voltage in V;

 $\Sigma (C_L \times V_{DD}^2 \times f_o)$  = sum of the outputs.

### 4. Ordering information

#### Table 2: Ordering information

 $T_{amb} = 0 \circ C$  to  $+70 \circ C$ 

| Type number   | Package | ckage                                                                                                          |          |  |  |  |  |  |
|---------------|---------|----------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|               | Name    | Description                                                                                                    | Version  |  |  |  |  |  |
| SSTVF16859BS  | HVQFN56 | plastic thermal enhanced very thin quad flat package; no leads; 56 terminals; body $8 \times 8 \times 0.85$ mm | SOT684-1 |  |  |  |  |  |
| SSTVF16859DGG | TSSOP64 | plastic thin shrink small outline package; 64 leads;<br>body width 6.1 mm                                      | SOT646-1 |  |  |  |  |  |
| SSTVF16859EC  | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body $13.5 \times 5.5 \times 1.05$ mm        | SOT536-1 |  |  |  |  |  |

#### **Philips Semiconductors**

# **SSTVF16859**

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### 5. Functional diagram



### 6. Pinning information



#### 6.1 Pinning

### **Philips Semiconductors**

13-bit 1 : 2 SSTL\_2 registered buffer for DDR



# Philips Semiconductors

13-bit 1 : 2 SSTL\_2 registered buffer for DDR



#### Fig 4. Pin configuration for LFBGA96

|   | 1    | 2    | 3                | 4                | 5    | 6     |
|---|------|------|------------------|------------------|------|-------|
| А | n.c. | n.c. | n.c.             | n.c.             | n.c. | n.c.  |
| В | Q12A | Q13A | GND              | GND              | n.c. | n.c.  |
| С | Q10A | Q11A | GND              | GND              | n.c. | n.c.  |
| D | Q8A  | Q9A  | V <sub>DDQ</sub> | V <sub>DDQ</sub> | D13  | D12   |
| Е | Q6A  | Q7A  | V <sub>DDQ</sub> | V <sub>DDQ</sub> | D11  | D10   |
| F | Q4A  | Q5A  | V <sub>DDQ</sub> | V <sub>DDQ</sub> | D9   | D8    |
| G | Q2A  | Q3A  | GND              | GND              | D7   | RESET |
| н | Q1A  | Q13B | GND              | GND              | n.c. | CK    |
| J | Q12B | Q11B | GND              | VREF             | n.c. | СК    |
| к | Q10B | Q9B  | V <sub>DDQ</sub> | V <sub>DDQ</sub> | n.c. | n.c.  |
| L | Q8B  | Q7B  | V <sub>DDQ</sub> | V <sub>DDQ</sub> | D5   | D6    |
| М | Q6B  | Q5B  | V <sub>DDQ</sub> | V <sub>DDQ</sub> | D3   | D4    |
| Ν | Q4B  | Q3B  | GND              | GND              | D1   | D2    |
| Ρ | Q2B  | Q1B  | GND              | GND              | n.c. | n.c.  |
| R | n.c. | n.c. | n.c.             | n.c.             | n.c. | n.c.  |
| т | n.c. | n.c. | n.c.             | n.c.             | n.c. | n.c.  |

All  $V_{DD}$  and  $V_{DDQ}$  are tied internally.

#### Fig 5. Ball mapping for LFBGA96

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

## 6.2 Pin description

| Symbol           | Pin                                      |                                  |                                                             | Description           |
|------------------|------------------------------------------|----------------------------------|-------------------------------------------------------------|-----------------------|
|                  | TSSOP64                                  | HVQFN56                          | LFBGA96                                                     | _                     |
| Q1A              | 16                                       | 7                                | H1                                                          | data output           |
| Q2A              | 14                                       | 6                                | G1                                                          | _                     |
| Q3A              | 13                                       | 5                                | G2                                                          | _                     |
| Q4A              | 12                                       | 4                                | F1                                                          |                       |
| Q5A              | 11                                       | 3                                | F2                                                          |                       |
| Q6A              | 10                                       | 2                                | E1                                                          |                       |
| Q7A              | 9                                        | 1                                | E2                                                          |                       |
| Q8A              | 8                                        | 56                               | D1                                                          |                       |
| Q9A              | 5                                        | 54                               | D2                                                          |                       |
| Q10A             | 4                                        | 53                               | C1                                                          | -                     |
| Q11A             | 3                                        | 52                               | C2                                                          |                       |
| Q12A             | 2                                        | 51                               | B1                                                          |                       |
| Q13A             | 1                                        | 50                               | B2                                                          |                       |
| Q1B              | 32                                       | 22                               | P2                                                          | data output           |
| Q2B              | 31                                       | 21                               | P1                                                          |                       |
| Q3B              | 30                                       | 20                               | N2                                                          |                       |
| Q4B              | 29                                       | 19                               | N1                                                          |                       |
| Q5B              | 28                                       | 18                               | M2                                                          |                       |
| Q6B              | 25                                       | 16                               | M1                                                          |                       |
| Q7B              | 24                                       | 15                               | L2                                                          |                       |
| Q8B              | 23                                       | 14                               | L1                                                          |                       |
| Q9B              | 22                                       | 13                               | K2                                                          |                       |
| Q10B             | 21                                       | 12                               | K1                                                          |                       |
| Q11B             | 20                                       | 11                               | J2                                                          | _                     |
| Q12B             | 19                                       | 10                               | J1                                                          | _                     |
| Q13B             | 17                                       | 8                                | H2                                                          |                       |
| V <sub>DD</sub>  | 37, 46, 60                               | 26, 33, 45                       | -                                                           | power supply voltage  |
| V <sub>DDQ</sub> | 6, 18, 27, 33, 38,<br>47, 59, 64         | 9, 17, 23, 27, 34,<br>44, 49, 55 | D3, D4, E3, E4,<br>F3, F4, K3, K4,<br>L3, L4, M3, M4,       | output supply voltage |
| GND              | 7, 15, 26, 34, 39,<br>43, 50, 54, 58, 63 | 37, 48                           | B3, B4, C3, C4,<br>G3, G4, H3, H4,<br>J3, N3, N4, P3,<br>P4 | ground                |

### **Philips Semiconductors**

# **SSTVF16859**

#### 13-bit 1 : 2 SSTL\_2 registered buffer for DDR

| Symbol | Pin     |         |                                                                                                                                  | Description                                                                                          |  |  |  |  |
|--------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|--|
|        | TSSOP64 | HVQFN56 | LFBGA96                                                                                                                          |                                                                                                      |  |  |  |  |
| D1     | 35      | 24      | N5                                                                                                                               | Data input. Clocked in on the crossing of the rising                                                 |  |  |  |  |
| D2     | 36      | 25      | N6                                                                                                                               | edge of CK and the falling edge of $\overline{CK}$ .                                                 |  |  |  |  |
| D3     | 40      | 28      | M5                                                                                                                               |                                                                                                      |  |  |  |  |
| D4     | 41      | 29      | M6                                                                                                                               |                                                                                                      |  |  |  |  |
| D5     | 42      | 30      | L5                                                                                                                               |                                                                                                      |  |  |  |  |
| D6     | 44      | 31      | L6                                                                                                                               |                                                                                                      |  |  |  |  |
| D7     | 52      | 39      | G5                                                                                                                               |                                                                                                      |  |  |  |  |
| D8     | 53      | 40      | F6                                                                                                                               |                                                                                                      |  |  |  |  |
| D9     | 55      | 41      | F5                                                                                                                               |                                                                                                      |  |  |  |  |
| D10    | 56      | 42      | E6                                                                                                                               |                                                                                                      |  |  |  |  |
| D11    | 57      | 43      | E5                                                                                                                               |                                                                                                      |  |  |  |  |
| D12    | 61      | 46      | D6                                                                                                                               |                                                                                                      |  |  |  |  |
| D13    | 62      | 47      | D5                                                                                                                               |                                                                                                      |  |  |  |  |
| VREF   | 45      | 32      | J4                                                                                                                               | input reference voltage                                                                              |  |  |  |  |
| СК     | 48      | 35      | J6                                                                                                                               | positive master clock input                                                                          |  |  |  |  |
| CK     | 49      | 36      | H6                                                                                                                               | negative master clock input                                                                          |  |  |  |  |
| RESET  | 51      | 38      | G6                                                                                                                               | Asynchronous reset input. Resets registers and disables data and clock differential input receivers. |  |  |  |  |
| n.c.   | -       | -       | A1, A2, A3, A4,<br>A5, A6, B5, B6,<br>C5, C6, H5, J5,<br>K5, K6, P5, P6,<br>R1, R2, R3, R4,<br>R5, R6, T1, T2,<br>T3, T4, T5, T6 | not connected                                                                                        |  |  |  |  |

### 7. Functional description

Refer to Figure 1 "Logic diagram of SSTVF16859".

#### 7.1 Function table

#### Table 4: Function selection (each flip-flop)

*H* = HIGH voltage level; *L* = LOW voltage level;  $\downarrow$  = HIGH-to-LOW transition;  $\uparrow$  = LOW-to-HIGH transition; *X* = Don't care

| Inputs |               |               |               |                    |  |  |
|--------|---------------|---------------|---------------|--------------------|--|--|
| RESET  | СК            | СК            | Dn            | Qn                 |  |  |
| Н      | $\uparrow$    | $\downarrow$  | L             | L                  |  |  |
| Н      | Ŷ             | $\downarrow$  | Н             | Н                  |  |  |
| Н      | L or H        | L or H        | Х             | Q <sub>0</sub> [1] |  |  |
| L      | X or floating | X or floating | X or floating | L                  |  |  |

[1]  $Q_0$  is the previous state of output Qn.

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### 8. Limiting values

#### Table 5: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                                                 | Conditions                               | Min            | Max                                  | Unit |
|------------------|-----------------------------------------------------------|------------------------------------------|----------------|--------------------------------------|------|
| V <sub>DD</sub>  | supply voltage                                            |                                          | -0.5           | +3.6                                 | V    |
| VI               | input voltage                                             |                                          | -0.5 [1]       | V <sub>DD</sub> + 0.5 <sup>[2]</sup> | V    |
| Vo               | output voltage                                            |                                          | -0.5 [1]       | V <sub>DD</sub> + 0.5 <sup>[2]</sup> | V    |
| I <sub>IK</sub>  | input clamp current                                       | $V_{I} < 0 V \text{ or } V_{I} > V_{DD}$ | -              | ±50                                  | mA   |
| I <sub>OK</sub>  | output clamp current                                      | $V_{O}$ < 0 V or $V_{O}$ > $V_{DD}$      | -              | ±50                                  | mA   |
| lo               | continuous output current                                 | $V_{O} = 0 V \text{ to } V_{DD}$         | -              | ±50                                  | mA   |
| I <sub>CCC</sub> | continuous current through each<br>V <sub>DD</sub> or GND |                                          | -              | ±100                                 | mA   |
| T <sub>stg</sub> | storage temperature                                       |                                          | <u>[3]</u> –65 | +150                                 | °C   |

[1] The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

[2] This value is limited to 3.6 V maximum.

[3] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures that are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

## 9. Recommended operating conditions

#### Table 6: Recommended operating conditions [1]

|                                     | Reconnicia de operating cona               |                       |                          |                  |                          |      |
|-------------------------------------|--------------------------------------------|-----------------------|--------------------------|------------------|--------------------------|------|
| Symbol                              | Parameter                                  | Conditions            | Min                      | Тур              | Max                      | Unit |
| V <sub>DD</sub>                     | supply voltage                             |                       | V <sub>DD</sub>          | -                | 2.7                      | V    |
| V <sub>ref</sub>                    | reference voltage ( $V_{ref} = V_{DD}/2$ ) | PC1600-PC2700         | 1.15                     | 1.25             | 1.35                     | V    |
|                                     |                                            | PC3200                | 1.25                     | 1.3              | 1.35                     | V    |
| V <sub>TT</sub>                     | termination voltage                        |                       | $V_{ref} - 0.040$        | V <sub>ref</sub> | V <sub>ref</sub> + 0.040 | V    |
| VI                                  | input voltage                              |                       | 0                        | -                | V <sub>DD</sub>          | V    |
| V <sub>IH(AC)</sub>                 | AC HIGH-level input voltage                | data inputs           | V <sub>ref</sub> + 0.310 | -                | -                        | V    |
| V <sub>IL(AC)</sub>                 | AC LOW-level input voltage                 | data inputs           | -                        | -                | $V_{ref} - 0.310$        | V    |
| V <sub>IH(DC)</sub>                 | DC HIGH-level input voltage                | data inputs           | V <sub>ref</sub> + 0.150 | -                | -                        | V    |
| V <sub>IL(DC)</sub>                 | DC LOW-level input voltage                 | data inputs           | -                        | -                | $V_{ref} - 0.150$        | V    |
| V <sub>IH</sub>                     | HIGH-level input voltage                   | RESET                 | 1.7                      | -                | V <sub>DD</sub>          | V    |
| V <sub>IL</sub>                     | LOW-level input voltage                    |                       | 0                        | -                | 0.7                      | V    |
| V <sub>ICR</sub>                    | common-mode input voltage range            | CK, $\overline{CK}$   | 0.97                     | -                | 1.53                     | V    |
| V <sub>ID</sub>                     | differential input voltage                 | CK, CK                | 360                      | -                | -                        | mV   |
| I <sub>OH</sub>                     | HIGH-level output current                  |                       | -                        | -                | –16                      | mA   |
| l <sub>OL</sub>                     | LOW-level output current                   |                       | -                        | -                | 16                       | mA   |
| T <sub>amb</sub>                    | ambient temperature                        | operating in free air | 0                        | -                | +70                      | °C   |
| I <sub>OL</sub><br>T <sub>amb</sub> | LOW-level output current                   | operating in free air |                          |                  | -                        |      |

[1] The RESET input of the device must be held at V<sub>DD</sub> or GND to ensure proper device operation. The differential inputs must not be floating, unless RESET is LOW.

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### **10. Static characteristics**

#### Table 7: Static characteristics (PC1600-PC2700)

 $T_{amb} = 0 \circ C$  to +70  $\circ C$ ; over recommended operating conditions; voltages are referenced to GND (ground = 0 V); unless otherwise specified.

| Symbol           | Parameter                                                    | Conditions                                                                                                                                                                                                                                                                                                                       | Min          | Тур | Max  | Unit |
|------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|------|------|
| V <sub>IK</sub>  | input clamping voltage                                       | I <sub>I</sub> = -18 mA; V <sub>DD</sub> = 2.3 V                                                                                                                                                                                                                                                                                 | -            | -   | -1.2 | V    |
| V <sub>ОН</sub>  | HIGH-level output voltage                                    | $I_{OH}$ = –100 $\mu A;$ $V_{DD}$ = 2.3 V to 2.7 V                                                                                                                                                                                                                                                                               | $V_{DD}-0.2$ | -   | -    | V    |
|                  |                                                              | $I_{OH} = -16 \text{ mA}; V_{DD} = 2.3 \text{ V}$                                                                                                                                                                                                                                                                                | 1.95         | -   | -    | V    |
| V <sub>OL</sub>  | LOW-level output voltage                                     | $I_{OL}$ = 100 $\mu\text{A};V_{DD}$ = 2.3 V to 2.7 V                                                                                                                                                                                                                                                                             | -            | -   | 0.2  | V    |
|                  |                                                              | $I_{OL}$ = 16 mA; $V_{DD}$ = 2.3 V                                                                                                                                                                                                                                                                                               | -            | -   | 0.35 | V    |
| I                | input current (all inputs)                                   | $V_{I} = V_{DD}$ or GND; $V_{DD} = 2.7 V$                                                                                                                                                                                                                                                                                        | -            | -   | ±5   | μA   |
| I <sub>DD</sub>  | supply current                                               | $I_{O} = 0 \text{ mA}; V_{DD} = 2.7 \text{ V}$                                                                                                                                                                                                                                                                                   |              |     |      |      |
|                  |                                                              | static standby; $\overline{\text{RESET}} = \text{GND}$                                                                                                                                                                                                                                                                           | -            | -   | 0.01 | mA   |
|                  |                                                              | static operating; $\overline{\text{RESET}} = V_{DD}$ ;<br>V <sub>I</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub>                                                                                                                                                                                                            | -            | -   | 45   | mA   |
| I <sub>DDD</sub> | dynamic operating current per MHz, clock only                | $\label{eq:loss} \begin{array}{l} I_O = 0 \text{ mA; } V_{DD} = 2.7 \text{ V; } \overline{\text{RESET}} = V_{DD}; \\ V_I = V_{IH(AC)} \text{ or } V_{IL(AC)}; \text{ CK and } \overline{\text{CK}} \\ \text{switching 50 \% duty cycle} \end{array}$                                                                             | -            | 15  | -    | μA   |
|                  | dynamic operating current<br>per MHz, per each data<br>input | $\begin{split} I_{O} &= 0 \text{ mA; } V_{DD} = 2.7 \text{ V; } \overline{\text{RESET}} = V_{DD}; \\ V_{I} &= V_{IH(AC)} \text{ or } V_{IL(AC)}; \text{ CK and } \overline{\text{CK}} \\ \text{switching 50 \% duty cycle; one data} \\ \text{input switching at half clock frequency,} \\ 50 \% \text{ duty cycle} \end{split}$ | -            | 9   | -    | μA   |
| Ci               | input capacitance                                            | data inputs; V <sub>I</sub> = V <sub>ref</sub> $\pm$ 310 mV; V <sub>DD</sub> = 2.5 V                                                                                                                                                                                                                                             | 2.5          | 2.8 | 3.5  | pF   |
|                  |                                                              | CK and $\overline{CK}$ ; V <sub>ICR</sub> = 1.25 V;<br>V <sub>I(p-p)</sub> = 360 mV; V <sub>DD</sub> = 2.5 V                                                                                                                                                                                                                     | 2.5          | 3.2 | 3.5  | pF   |
|                  |                                                              | $\overline{\text{RESET}}$ ; V <sub>I</sub> = V <sub>DD</sub> or GND; V <sub>DD</sub> = 2.5 V                                                                                                                                                                                                                                     | -            | 2.4 | 3.5  | pF   |

#### 13-bit 1 : 2 SSTL\_2 registered buffer for DDR

#### Table 8: Static characteristics (PC3200)

At recommended operating conditions;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ; voltages are referenced to GND (ground = 0 V); unless otherwise specified.

| Symbol           | Parameter                                                    | Conditions                                                                                                                                                                                                                                                                                                                       | Min          | Тур | Max  | Unit |
|------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|------|------|
| V <sub>IK</sub>  | input clamping voltage                                       | I <sub>I</sub> = –18 mA; V <sub>DD</sub> = 2.5 V                                                                                                                                                                                                                                                                                 | -            | -   | -1.2 | V    |
| V <sub>OH</sub>  | HIGH-level output voltage                                    | $I_{OH}$ = –100 $\mu\text{A};$ $V_{DD}$ = 2.5 V to 2.7 V                                                                                                                                                                                                                                                                         | $V_{DD}-0.2$ | -   | -    | V    |
|                  |                                                              | $I_{OH} = -16 \text{ mA}; V_{DD} = 2.5 \text{ V}$                                                                                                                                                                                                                                                                                | 1.95         | -   | -    | V    |
| V <sub>OL</sub>  | LOW-level output voltage                                     | $I_{OL}$ = 100 $\mu\text{A};V_{DD}$ = 2.5 V to 2.7 V                                                                                                                                                                                                                                                                             | -            | -   | 0.2  | V    |
|                  |                                                              | $I_{OL}$ = 16 mA; $V_{DD}$ = 2.5 V                                                                                                                                                                                                                                                                                               | -            | -   | 0.35 | V    |
| l <sub>l</sub>   | input current (all inputs)                                   | $V_I = V_{DD}$ or GND; $V_{DD} = 2.7 \text{ V}$                                                                                                                                                                                                                                                                                  | -            | -   | ±5   | μA   |
| I <sub>DD</sub>  | supply current                                               | $I_{O} = 0 \text{ mA}; V_{DD} = 2.7 \text{ V}$                                                                                                                                                                                                                                                                                   |              |     |      |      |
|                  |                                                              | static standby; $\overline{\text{RESET}} = \text{GND}$                                                                                                                                                                                                                                                                           | -            | -   | 0.01 | mA   |
|                  |                                                              | static operating; $\overline{RESET} = V_{DD}$ ;<br>V <sub>I</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub>                                                                                                                                                                                                                   | -            | -   | 45   | mA   |
| I <sub>DDD</sub> | dynamic operating current per MHz, clock only                | $\begin{split} I_{O} &= 0 \text{ mA; } V_{DD} = 2.7 \text{ V; } \overline{\text{RESET}} = V_{DD}; \\ V_{I} &= V_{IH(AC)} \text{ or } V_{IL(AC)}; \text{ CK and } \overline{\text{CK}} \\ \text{switching 50 \% duty cycle} \end{split}$                                                                                          | -            | 15  | -    | μΑ   |
|                  | dynamic operating current<br>per MHz, per each data<br>input | $\begin{split} I_{O} &= 0 \text{ mA; } V_{DD} = 2.7 \text{ V; } \overline{\text{RESET}} = V_{DD}; \\ V_{I} &= V_{IH(AC)} \text{ or } V_{IL(AC)}; \text{ CK and } \overline{\text{CK}} \\ \text{switching 50 \% duty cycle; one data} \\ \text{input switching at half clock frequency,} \\ 50 \% \text{ duty cycle} \end{split}$ | -            | 9   | -    | μΑ   |
| C <sub>i</sub>   | input capacitance,<br>data inputs                            | $V_{I}$ = $V_{ref}$ $\pm$ 310 mV; $V_{DD}$ = 2.6 V                                                                                                                                                                                                                                                                               | 2.5          | 2.8 | 3.5  | pF   |
|                  | input capacitance,<br>CK and CK                              | $V_{ICR} = 1.25 \text{ V}; V_{I(p-p)} = 360 \text{ mV};$<br>$V_{DD} = 2.6 \text{ V}$                                                                                                                                                                                                                                             | 2.5          | 3.2 | 3.5  | pF   |
|                  | input capacitance,                                           | $V_I = V_{DD}$ or GND; $V_{DD} = 2.6 V$                                                                                                                                                                                                                                                                                          | -            | 2.4 | 3.5  | pF   |

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### **11. Dynamic characteristics**

#### Table 9: Timing requirements (PC1600-PC2700)

At recommended operating conditions;  $V_{DD} = 2.5 \text{ V} \pm 0.2 \text{ V}$ ;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ; unless otherwise specified. See Figure 11.

| Symbol             | Parameter                           | Conditions                                            |                | Min  | Тур | Мах | Unit |
|--------------------|-------------------------------------|-------------------------------------------------------|----------------|------|-----|-----|------|
| f <sub>clock</sub> | clock frequency                     |                                                       |                | -    | -   | 200 | MHz  |
| t <sub>W</sub>     | pulse duration, CK, CK, HIGH or LOW |                                                       |                | 2.5  | -   | -   | ns   |
| t <sub>ACT</sub>   | differential inputs active time     |                                                       | [1][2]         | -    | -   | 22  | ns   |
| t <sub>INACT</sub> | differential inputs inactive time   |                                                       | <u>[1] [3]</u> | -    | -   | 22  | ns   |
| t <sub>su</sub>    | setup time, fast slew rate          | data before CK $\uparrow$ , $\overline{CK}\downarrow$ | [4] [6]        | 0.65 | -   | -   | ns   |
|                    | setup time, slow slew rate          | data before CK $\uparrow$ , $\overline{CK}\downarrow$ | [5] [6]        | 0.75 | -   | -   | ns   |
| t <sub>h</sub>     | hold time, fast slew rate           | data after CK $\uparrow$ , $\overline{CK}\downarrow$  | [4] [6]        | 0.75 | -   | -   | ns   |
|                    | hold time, slow slew rate           | data after CK $\uparrow$ , $\overline{CK}\downarrow$  | <u>[5] [6]</u> | 0.9  | -   | -   | ns   |

[1] This parameter is not necessarily production tested.

[2] Data inputs must be below a minimum time to  $t_{ACT(max)}$ , after RESET is taken HIGH.

[3] Data and clock inputs must be held at valid levels (not floating) a minimum time of t<sub>INACT(max)</sub>, after RESET is taken LOW.

[4] For data signal input slew rate  $\geq$  1 V/ns.

[5] For data signal input slew rate  $\ge 0.5$  V/ns and < 1 V/ns.

[6] CK,  $\overline{CK}$  signals input slew rates are  $\ge 1$  V/ns.

#### Table 10: Timing requirements (PC3200)

At recommended operating conditions;  $V_{DD} = 2.6 V \pm 0.1 V$ ;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ; unless otherwise specified. See Figure 11.

| Symbol             | Parameter                                         | Conditions                                            | Mi                  | n Typ | Max | Unit |
|--------------------|---------------------------------------------------|-------------------------------------------------------|---------------------|-------|-----|------|
| f <sub>clock</sub> | clock frequency                                   |                                                       | -                   | -     | 210 | MHz  |
| t <sub>W</sub>     | pulse duration, CK, $\overline{CK}$ , HIGH or LOW |                                                       | 2.5                 | -     | -   | ns   |
| t <sub>ACT</sub>   | differential inputs active time                   |                                                       | [1] [2] _           | -     | 22  | ns   |
| t <sub>INACT</sub> | differential inputs inactive time                 |                                                       | <u>[1] [3]</u> _    | -     | 22  | ns   |
| t <sub>su</sub>    | setup time, fast slew rate                        | data before CK $\uparrow$ , $\overline{CK}\downarrow$ | <u>[4] [6]</u> 0.6  | 5 -   | -   | ns   |
|                    | setup time, slow slew rate                        | data before CK $\uparrow$ , $\overline{CK}\downarrow$ | <u>[5] [6]</u> 0.7  | 5 -   | -   | ns   |
| t <sub>h</sub>     | hold time, fast slew rate                         | data after CK $\uparrow$ , $\overline{CK}\downarrow$  | <u>[4][6]</u> 0.6   | 5 -   | -   | ns   |
|                    | hold time, slow slew rate                         | data after CK $\uparrow$ , $\overline{CK}\downarrow$  | [ <u>5]</u> [6] 0.8 | -     | -   | ns   |

[1] This parameter is not necessarily production tested.

[2] Data inputs must be below a minimum time to  $t_{ACT(max)}$ , after  $\overline{RESET}$  is taken HIGH.

[3] Data and clock inputs must be held at valid levels (not floating) a minimum time of t<sub>INACT(max)</sub>, after RESET is taken LOW.

[4] For data signal input slew rate  $\geq$  1 V/ns.

[5] For data signal input slew rate  $\ge 0.5$  V/ns and < 1 V/ns.

[6] CK,  $\overline{CK}$  signals input slew rates are  $\ge 1$  V/ns.

#### 13-bit 1 : 2 SSTL\_2 registered buffer for DDR

#### Table 11: Switching characteristics (PC1600-PC2700)

At recommended operating conditions;  $V_{DD} = 2.5 V \pm 0.2 V$ ;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ; Class I;  $V_{ref} = V_{TT} = V_{DD} \times 0.5$  and  $C_L = 10 \text{ pF}$ ; unless otherwise specified. See Figure 11.

| Symbol             | Parameter                                 | Conditions        | Min | Тур | Max | Unit |
|--------------------|-------------------------------------------|-------------------|-----|-----|-----|------|
| f <sub>MAX</sub>   | maximum input clock frequency             |                   | 200 | -   | -   | MHz  |
| t <sub>PD</sub>    | propagation delay                         | from CK, CK to Qn | 1.1 | -   | 2.5 | ns   |
| t <sub>PDMSS</sub> | propagation delay, simultaneous switching | from CK, CK to Qn | -   | -   | 2.9 | ns   |
| t <sub>PHL</sub>   | HIGH-to-LOW transition time               | from RESET to Qn  | 1.1 | -   | 5   | ns   |

#### Table 12: Switching characteristics (PC3200)

At recommended operating conditions;  $V_{DD} = 2.6 V \pm 0.1 V$ ;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ; Class I;  $V_{ref} = V_{TT} = V_{DD} \times 0.5$  and  $C_L = 10 pF$ ; unless otherwise specified. See Figure 11.

| Symbol             | Parameter                                 | Conditions        | Min | Тур | Max  | Unit |
|--------------------|-------------------------------------------|-------------------|-----|-----|------|------|
| f <sub>MAX</sub>   | maximum input clock frequency             |                   | 210 | -   | -    | MHz  |
| t <sub>PD</sub>    | propagation delay                         | from CK, CK to Qn | 1.1 | -   | 2.2  | ns   |
| t <sub>PDMSS</sub> | propagation delay, simultaneous switching | from CK, CK to Qn | -   | -   | 2.48 | ns   |
| t <sub>PHL</sub>   | HIGH-to-LOW transition time               | from RESET to Qn  | 1.1 | -   | 5    | ns   |

#### 11.1 AC waveforms

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>o</sub> = 50  $\Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %; unless otherwise specified.

The outputs are measured one at a time with one transition per measurement.



#### 13-bit 1 : 2 SSTL\_2 registered buffer for DDR





#### Fig 9. Propagation delay times (reset to output)



13-bit 1 : 2 SSTL\_2 registered buffer for DDR

# **12. Test information**



### **Philips Semiconductors**

# **SSTVF16859**

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### 13. Package outline



#### Fig 12. Package outline SOT646-1 (TSSOP64)

13-bit 1 : 2 SSTL\_2 registered buffer for DDR



LFBGA96: plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 x 5.5 x 1.05 mm SOT536-1

#### Fig 13. Package outline SOT536-1 (LFBGA96)

SOT684-1

13-bit 1 : 2 SSTL\_2 registered buffer for DDR



#### HVQFN56: plastic thermal enhanced very thin quad flat package; no leads; 56 terminals; body 8 x 8 x 0.85 mm

9397 750 15157 **Product data sheet** 

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### 14. Soldering

#### 14.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 14.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON..T and SSOP..T packages
  - for packages with a thickness  $\geq$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

#### 14.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;

9397 750 15157

#### 13-bit 1 : 2 SSTL\_2 registered buffer for DDR

 smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 14.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270  $^{\circ}$ C and 320  $^{\circ}$ C.

#### 14.5 Package related soldering information

| Table 13: | Suitability of surface mount IC packages for wave and reflow soldering methods | 5 |
|-----------|--------------------------------------------------------------------------------|---|
|-----------|--------------------------------------------------------------------------------|---|

| Package [1]                                                                                | Soldering method        |                       |  |
|--------------------------------------------------------------------------------------------|-------------------------|-----------------------|--|
|                                                                                            | Wave                    | Reflow <sup>[2]</sup> |  |
| BGA, HTSSONT 🕄, LBGA, LFBGA, SQFP,<br>SSOPT 🕄, TFBGA, VFBGA, XSON                          | not suitable            | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP,<br>HSQFP, HSSON, HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS | not suitable [4]        | suitable              |  |
| PLCC <sup>[5]</sup> , SO, SOJ                                                              | suitable                | suitable              |  |
| LQFP, QFP, TQFP                                                                            | not recommended [5] [6] | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                                    | not recommended [7]     | suitable              |  |
| CWQCCNL <sup>[8]</sup> , PMFP <sup>[9]</sup> , WQCCNL <sup>[8]</sup>                       | not suitable            | not suitable          |  |

 For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.

- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.

#### 13-bit 1 : 2 SSTL\_2 registered buffer for DDR

- [4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [5] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [7] Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- [8] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- [9] Hot bar soldering or manual soldering is suitable for PMFP packages.

### **15. Abbreviations**

| Table 14: | Abbreviations                |
|-----------|------------------------------|
| Acronym   | Description                  |
| DDR       | Double Data Rate             |
| DIMM      | Dual In-line Memory Module   |
| ESD       | Electro Static Discharge     |
| HBM       | Human Body Model             |
| PRR       | Pulse Rate Repetition        |
| SSTL      | Stub Series Terminated Logic |

### 13-bit 1 : 2 SSTL\_2 registered buffer for DDR

# 16. Revision history

| Document ID    | Release date                                                                                                                                                                          | Data sheet status                                               | Change notice        | Doc. number                         | Supersedes               |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------|-------------------------------------|--------------------------|--|
| SSTVF16859_2   | 20050719                                                                                                                                                                              | Product data sheet                                              | -                    | 9397 750 15157                      | SSTVF16859_1             |  |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new presentation and<br/>information standard of Philips Semiconductors.</li> </ul>                     |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>Table 1 "C</li> </ul>                                                                                                                                                        | uick reference data":                                           |                      |                                     |                          |  |
|                | – param<br>CK/CK                                                                                                                                                                      | eter for t <sub>PHL</sub> /t <sub>PLH</sub> changed<br>( to Qn' | from 'propagation d  | elay; CLK to Qn' to                 | propagation delay;       |  |
|                | – Condit                                                                                                                                                                              | ion column for input capao                                      | citance changed fror | m 'V <sub>CC</sub> = 2.5 V' to 'V   | ′ <sub>DD</sub> = 2.5 V' |  |
|                | Section 6                                                                                                                                                                             | "Pinning information":                                          |                      |                                     |                          |  |
|                | <ul> <li>Figure 3 "Pin configuration for TSSOP64": pins 6, 18, 27, 33, 38 47, 59 and 64 changed from<br/>'V<sub>DD</sub>' to 'V<sub>DDQ</sub>'</li> </ul>                             |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>pin description tables consolidated with columns for package-type</li> </ul>                                                                                                 |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>Symbol 'V<sub>REF</sub>' changed to 'VREF' for pin name, and to 'V<sub>ref</sub>' for reference voltage</li> </ul>                                                           |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>Figure 2 "Pin configuration for HVQFN56" on page 3:</li> </ul>                                                                                                               |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>terminals 26, 33, 45 symbols changed from 'V<sub>DDI</sub>' to 'V<sub>DD</sub>'</li> </ul>                                                                                   |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>terminal 56 symbol changed from 'Q8B' to 'Q8A'</li> </ul>                                                                                                                    |                                                                 |                      |                                     |                          |  |
|                | • <u>Table 4 "Function selection (each flip-flop)" on page 7</u> : moved definitions above table; added <u>Table</u> note 1.                                                          |                                                                 |                      |                                     |                          |  |
|                | Table 5 "Limiting values" on page 8:                                                                                                                                                  |                                                                 |                      |                                     |                          |  |
|                | - deleted (old) Table note 1; this information is now placed in Section 18 "Definitions" on page 22.                                                                                  |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>Added symbol 'I<sub>CCC</sub>' to parameter 'continuous current through each V<sub>DD</sub> or GND'</li> </ul>                                                               |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>Section 9 "Recommended operating conditions" on page 8: under Min and Max columns, values previously expressed with unit 'mV' re-written as equivalent 'V' value.</li> </ul> |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>Table 7 "Static characteristics (PC1600-PC2700)" on page 9:</li> </ul>                                                                                                       |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>I<sub>DD(max)</sub> for 'static operating' condition changed from '25 mA' to '45 mA'</li> </ul>                                                                              |                                                                 |                      |                                     |                          |  |
|                | – $I_{DDD(typ)}$ for 'clock only' changed from '20 $\mu$ A' to '15 $\mu$ A'                                                                                                           |                                                                 |                      |                                     |                          |  |
|                | <ul> <li>parameter for I<sub>DDD</sub> modified: added 'per MHz' to parameter, changed Unit to 'µA'</li> </ul>                                                                        |                                                                 |                      |                                     |                          |  |
|                |                                                                                                                                                                                       | tatic characteristics (PC32<br>eter, changed Unit to 'µA'       | 200)" on page 10: pa | rameter for I <sub>DDD</sub> mo     | dified: added 'per MHz   |  |
|                | <ul> <li>Added <u>Se</u></li> </ul>                                                                                                                                                   | ction 14 "Soldering", Sect                                      | ion 15 "Abbreviation | <u>s"</u> , and <u>Section 20 '</u> | Trademarks".             |  |
| SSTVF16859_1   | 20040712                                                                                                                                                                              | Product data sheet                                              | _                    | 9397 750 13077                      | _                        |  |

#### 13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### 17. Data sheet status

| Level | Data sheet status [1] | Product status [2] [3] | Definition                                                                                                                                                                                                                                                                                           |
|-------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data        | Development            | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                          |
| II    | Preliminary data      | Qualification          | This data sheet contains data from the preliminary specification. Supplementary data will be published<br>at a later date. Philips Semiconductors reserves the right to change the specification without notice, in<br>order to improve the design and supply the best possible product.             |
| III   | Product data          | Production             | This data sheet contains data from the product specification. Philips Semiconductors reserves the<br>right to make changes at any time in order to improve the design, manufacturing and supply. Relevant<br>changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## **18. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### **19. Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors

### **21. Contact information**

customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### 20. Trademarks

**Notice** — All referenced brands, product names, service names and trademarks are the property of their respective owners.

For additional information, please visit: http://www.semiconductors.philips.com For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com

### **Philips Semiconductors**

# **SSTVF16859**

13-bit 1 : 2 SSTL\_2 registered buffer for DDR

### 22. Contents

| 1    | General description 1                    |
|------|------------------------------------------|
| 2    | Features 2                               |
| 3    | Quick reference data 2                   |
| 4    | Ordering information 2                   |
| 5    | Functional diagram 3                     |
| 6    | Pinning information 3                    |
| 6.1  | Pinning                                  |
| 6.2  | Pin description 6                        |
| 7    | Functional description 7                 |
| 7.1  | Function table 7                         |
| 8    | Limiting values                          |
| 9    | Recommended operating conditions 8       |
| 10   | Static characteristics 9                 |
| 11   | Dynamic characteristics 11               |
| 11.1 | AC waveforms                             |
| 12   | Test information 14                      |
| 13   | Package outline 15                       |
| 14   | Soldering 18                             |
| 14.1 | Introduction to soldering surface mount  |
|      | packages 18                              |
| 14.2 | Reflow soldering 18                      |
| 14.3 | Wave soldering 18                        |
| 14.4 | Manual soldering 19                      |
| 14.5 | Package related soldering information 19 |
| 15   | Abbreviations 20                         |
| 16   | Revision history 21                      |
| 17   | Data sheet status 22                     |
| 18   | Definitions 22                           |
| 19   | Disclaimers 22                           |
| 20   | Trademarks 22                            |
| 21   | Contact information 22                   |
|      |                                          |

#### © Koninklijke Philips Electronics N.V. 2005

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 19 July 2005 Document number: 9397 750 15157

