

Ultra High-Speed Mixed Signal ASICs

Offices: 310-530-9400 / Fax: 310-530-9402 www.adsantec.com

# ASNT8131-PQC 32*GHz* High-Sensitivity Divider by 2 and by 4

- Wide frequency range from DC to 32*GHz*
- Divided-by-2 and divided-by-4 outputs
- 50% duty cycle of the divided clock signals
- Fully differential CML input interface
- Fully differential CML output interfaces
- Single +3.3V or -3.3V power supply
- Industrial temperature range
- Power consumption of 317mW at full operational speed
- Standard MLF/QFN 24-pin package







#### DESCRIPTION



Fig. 1. Functional Block Diagram

ASNT8131-PQC is a high-speed, low-power divider by-2 and by-4 with increased sensitivity. The part shown in *Fig. 1* accepts a CML input clock signal (cp/cn) with the speed from DC to maximum operational frequency and provides clean 50% duty cycle output signals with divided-by-2 (c2p/c2n) and divided-by-4 (c4p/c4n) frequency. The part's I/Os support the CML logic interface with on chip 50*Ohm* termination to vcc and may be used differentially, AC/DC coupled, single-ended, or in any combination (see also **POWER SUPPLY CONFIGURATION**).

# POWER SUPPLY CONFIGURATION

The part can operate with either negative supply (vcc = 0.0V =ground and vee = -3.3V), or positive supply (vcc = +3.3V and vee = 0.0V = ground). In case of the positive supply, all I/Os need AC termination when connected to any devices with 50Ohm termination to ground. Different PCB layouts will be needed for each different power supply combination.

#### All the characteristics detailed below assume vcc = 0.0V and vee = -3.3V.

### **ABSOLUTE MAXIMUM RATINGS**

Caution: Exceeding the absolute maximum ratings shown in *Table 1* may cause damage to this product and/or lead to reduced reliability. Functional performance is specified over the recommended operating conditions for power supply and temperature only. AC and DC device characteristics at or beyond the absolute maximum ratings are not assumed or implied. All min and max voltage limits are referenced to ground (assumed vcc).

| Parameter                   | Min | Max  | Units |
|-----------------------------|-----|------|-------|
| Supply Voltage (vee)        |     | -3.6 | V     |
| Power Consumption           |     | 0.35 | W     |
| RF Input Voltage Swing (SE) |     | 1.0  | V     |
| Case Temperature            |     | +90  | °C    |
| Storage Temperature         | -40 | +100 | °C    |
| Operational Humidity        | 10  | 98   | %     |
| Storage Humidity            | 10  | 98   | %     |

| Table  | 1. | Absolute   | Maximum               | Ratings  |
|--------|----|------------|-----------------------|----------|
| 1 0000 | •• | 1105011110 | 1,100,000,000,000,000 | 10000085 |



# **TERMINAL FUNCTIONS**

| TE                              | TERMINAL                                        |        | DESCRIPTION                                                    |                                           |  |
|---------------------------------|-------------------------------------------------|--------|----------------------------------------------------------------|-------------------------------------------|--|
| Name                            | No.                                             | Туре   |                                                                |                                           |  |
|                                 | High-Speed I/Os                                 |        |                                                                |                                           |  |
| ср                              | 22                                              | CML    | Differential clock input with internal SE 500hm termination to |                                           |  |
| cn                              | 20                                              | input  | VCC.                                                           |                                           |  |
| c2p                             | 4                                               | CML    | Differential divided clock outputs. Require external SE 500hm  |                                           |  |
| c2n                             | 2                                               | output | termination to VCC.                                            |                                           |  |
| c4p                             | 10                                              |        |                                                                |                                           |  |
| c4n                             | 8                                               |        |                                                                |                                           |  |
| Supply and Termination Voltages |                                                 |        |                                                                |                                           |  |
| Name                            | Description                                     |        | escription                                                     | Pin Number                                |  |
| vcc                             | Positive power supply. $(+3.3V \text{ or } 0V)$ |        | supply. (+3.3 <i>V</i> or 0 <i>V</i> )                         | 1, 3, 5, 7, 9, 11, 13, 15, 17, 19, 21, 23 |  |
| vee                             | Negative power supply. $(0V \text{ or } -3.3V)$ |        | supply. (0V or -3.3V)                                          | V) 6, 12, 14, 16, 18, 24                  |  |

### **ELECTRICAL CHARACTERISTICS**

| PARAMETER                               | MIN                    | TYP     | MAX  | UNIT | COMMENTS                   |
|-----------------------------------------|------------------------|---------|------|------|----------------------------|
| General Parameters                      |                        |         |      |      |                            |
| vee                                     | -3.1                   | -3.3    | -3.5 | V    | $\pm 6\%$                  |
| VCC                                     |                        | 0.0     |      | V    | External ground            |
| Ivee                                    |                        | 95      |      | mА   |                            |
| Power consumption                       |                        | 317     |      | mW   |                            |
| Junction temperature                    | -25                    | 50      | 125  | °C   |                            |
|                                         | HS Input Clock (cp/cn) |         |      |      |                            |
| Frequency                               | 0                      |         | 32   | GHz  |                            |
| Swing                                   | 40                     |         | 800  | mV   | Differential or SE, p-p    |
| CM Voltage Level                        | vcc-0.8                | vcc-0.2 | VCC  | mV   | Must match for both inputs |
| Output Divided Clock (c2p/c2n, c4p/c4n) |                        |         |      |      |                            |
| Frequency f/2                           | 0                      |         | 16   | GHz  | For <b>c2</b> out signal   |
| Frequency f/4                           | 0                      |         | 8    | GHz  | For <b>c4</b> out signal   |
| Diff. Swing                             | 570                    | 600     | 630  | mV   | Peak-to-peak               |
| CM Level                                | vcc-(Diff. swing)/4    |         | V    |      |                            |
| Duty cycle                              | 45                     | 50      | 55   | %    |                            |
| Additive Jitter                         |                        | TBD     |      | ps   | Peak-to-peak               |



### **PACKAGE INFORMATION**

The chip die is housed in a standard 24-pin QFN package shown in Fig. 2. It is recommended that the center heat slug located on the back side of the package is soldered to ground to help dissipate heat generated by the chip during operation.

The part's identification label is ASNT8131-PQC. The first 8 characters of the name before the dash identify the bare die including general circuit family, fabrication technology, specific circuit type, and part version while the 3 characters after the dash represent the package's manufacturer, type, and pin out count.

This device complies with the Restriction of Hazardous Substances (RoHS) per 2011/65/EU for all ten substances.



Fig. 2. QFN 24-Pin Package Drawing (All Dimensions in mm)



# **REVISION HISTORY**

| Revision | Date    | Changes                                     |  |  |
|----------|---------|---------------------------------------------|--|--|
| 1.2.2    | 02-2020 | Updated Package Information                 |  |  |
| 1.1.2    | 07-2019 | Updated Letterhead                          |  |  |
| 1.1.1    | 01-2013 | Correction: output Diff Swing instead of SE |  |  |
|          |         | Format correction                           |  |  |
| 1.0.1    | 01-2013 | First release                               |  |  |