## Peak power high-voltage converter - VIPer Plus ### Datasheet - production data Figure 1. Typical application ### **Features** - 800 V avalanche-rugged power MOSFET allowing achieving ultra wide-range input V<sub>ac</sub> - Embedded HV startup and sense FET - PWM current-mode controller - OCP with selectable threshold (I<sub>Dlim</sub>) and 2<sup>nd</sup> OCP with higher value (I<sub>DMAX</sub>) to protect the IC from transformer saturation or short-circuit of the secondary diode - 30 mW no-load consumption at 230 V<sub>ac</sub> - Two operating frequencies: - 60 kHz (L type) or 115 kHz (H type) - Jittered frequency reduces the EMI - Extra power timer (EPT) blanks the overload current for few seconds - Output overvoltage protection with tight tolerance and digital noise filter - Soft-start reduces the stress during startup and increases IC lifetime - Automatic restart after a fault condition Thermal shutdown increases system reliability and IC lifetime ## **Applications** - Auxiliary power supply for consumer and home equipment - Power supply for energy meters and data concentrators - · AC-DC adapters ## Description The device is a high-voltage converter that smartly integrates an 800 V rugged power MOSFET with PWM current-mode control. This IC is capable of meeting more stringent energysaving standards as it has very low consumption and operates in burst mode under light load. The device features an adjustable extra power timer (EPT) that enables the IC to sustain overload conditions for a few seconds. The integrated HV startup, sense FET and oscillator with jitter allow the advantage of using minimal components in the application. The device features high-level protections like dual-level OCP, output overvoltage, short-circuit, and thermal shutdown with hysteresis. After the removal of a fault condition, the IC is automatically restarted. Table 1. Device summary | Order codes | Package | Packaging | |------------------------------|--------------|---------------| | VIPER28LN /<br>VIPER28HN | DIP-7 | Tube | | VIPER28HD /<br>VIPER28LD | SO16 narrow | Tube | | VIPER28HDTR /<br>VIPER28LDTR | OO TO HAITOW | Tape and reel | Contents VIPER28 # **Contents** | 1 | Bloc | k diagram 5 | |---|-------|-------------------------------------------------------------------| | 2 | Туріс | cal power | | 3 | Pin s | ettings6 | | 4 | Elect | rical ratings | | | 4.1 | Electrical characteristics | | 5 | Туріс | cal electrical characteristics11 | | 6 | Туріс | cal circuit | | 7 | Oper | ation | | | 7.1 | Power section and gate driver 14 | | | 7.2 | High-voltage startup generator | | | 7.3 | Power-up and soft startup14 | | | 7.4 | Power-down | | | 7.5 | Auto-restart | | | 7.6 | Oscillator 18 | | | 7.7 | Current mode conversion with adjustable current limit setpoint 18 | | | 7.8 | Overvoltage protection (OVP) | | | 7.9 | About CONT pin | | | 7.10 | Feedback and overload protection (OLP) | | | 7.11 | Burst-mode operation at no load or very light load | | | 7.12 | Extra power timer (EPT) | | | 7.13 | 2nd level overcurrent protection and hiccup mode | | 8 | Pack | age mechanical data | | | 8.1 | DIP-7 package information | | | 8.2 | SO16 Narrow package information | | 9 | Revis | sion history | | | | | VIPER28 List of tables # List of tables | Table 1. | Device summary | 1 | |-----------|-----------------------------|------| | Table 2. | Typical power | 5 | | Table 3. | Pin description | 6 | | Table 4. | Absolute maximum ratings | 7 | | Table 5. | Thermal ratings | 7 | | Table 6. | Avalanche ratings | 7 | | Table 7. | Power section | | | Table 8. | Supply section | | | Table 9. | Controller section | 9 | | Table 10. | CONT pin configurations | . 20 | | Table 11. | DIP-7 mechanical data | . 27 | | Table 12. | SO16 Narrow mechanical data | . 29 | | Table 13 | Document revision history | 30 | List of figures VIPER28 # **List of figures** | Figure 1. | Typical application | 1 | |------------|----------------------------------------------------------|----| | Figure 2. | Block diagram | 5 | | Figure 3. | Connection diagram (top view) | 6 | | Figure 4. | Minimum turn-on time test circuit | 10 | | Figure 5. | OVP threshold test circuit | 10 | | Figure 6. | I <sub>Dlim</sub> vs. T <sub>J</sub> | 11 | | Figure 7. | F <sub>OSC</sub> vs. T <sub>J</sub> | 11 | | Figure 8. | V <sub>DRAIN START</sub> vs. T <sub>J</sub> | 11 | | Figure 9. | I <sub>DD0</sub> vs. T <sub>J</sub> | 11 | | Figure 10. | I <sub>DD1</sub> vs. T <sub>J</sub> | 11 | | Figure 11. | Main FET R <sub>DSON</sub> vs. T <sub>J</sub> | 11 | | Figure 12. | Main FET V <sub>BVDSS</sub> vs. T <sub>J</sub> | 12 | | Figure 13. | I <sub>Dlim</sub> vs. R <sub>LIM</sub> | 12 | | Figure 14. | Thermal shutdown | 12 | | Figure 15. | Basic flyback application | 13 | | Figure 16. | Full-featured flyback application | 13 | | Figure 17. | IDD current during startup and burst mode | 15 | | Figure 18. | Timing diagram: normal power-up and power-down sequences | 16 | | Figure 19. | Soft-start: timing diagram | 16 | | Figure 20. | Timing diagram: behavior after short-circuit | 17 | | Figure 21. | OVP timing diagram | 19 | | Figure 22. | CONT pin configuration | 20 | | Figure 23. | FB pin configuration (option 1) | 22 | | Figure 24. | FB pin configuration (option 2) | 22 | | Figure 25. | Burst mode timing diagram, light load | 23 | | Figure 26. | EPT timing diagram | 24 | | Figure 27. | DIP-7 package outline | 26 | | Figure 28 | SO16 parrow package outline | 28 | VIPER28 Block diagram # 1 Block diagram VDD DRAIN DRAI Figure 2. Block diagram # 2 Typical power Table 2. Typical power | Nominal power | 230 V <sub>AC</sub> | | 85-265 V <sub>AC</sub> | | | |-----------------|----------------------------|----------------------------|----------------------------|----------------------------|--| | Nominal power | Adapter <sup>(1)</sup> | Open frame <sup>(2)</sup> | Adapter <sup>(1)</sup> | Open frame <sup>(2)</sup> | | | VIPER28xD/xN | 13 W | 16 W | 10 W | 12 W | | | VII LINZOND/AIN | 22 W (peak) <sup>(3)</sup> | 26 W (peak) <sup>(3)</sup> | 17 W (peak) <sup>(3)</sup> | 20 W (peak) <sup>(3)</sup> | | - 1. Typical continuous power in non-ventilated enclosed adapter measured at 50 °C ambient. - 2. Maximum practical continuous power in an open frame design at 50 °C ambient, with adequate heat sinking. - 3. Maximum practical peak power at 50 $^{\circ}$ C ambient, with adequate heat sinking for 2 sec (max). Pin settings VIPER28 # 3 Pin settings Figure 3. Connection diagram (top view) Note: The copper area for heat dissipation has to be designed under the DRAIN pins. Table 3. Pin description | SO16N | Name | Function | |-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | GND | This pin represents the device ground and the source of the power section. | | 3 | N.C. | Not connected. | | 4 | N.A. | Not available for user. This pin is mechanically connected to the controller die pad of the frame. In order to improve the noise immunity, is highly recommended connect it to GND (pin 1-2). | | 5 | VDD | Supply voltage of the control section. This pin also provides the charging current of the external capacitor during startup. | | 6 | CONT | Control pin. The following functions can be selected: 1. current limit setpoint adjustment. The default value (set internally) of the cycle-by-cycle current limit can be reduced by connecting an external resistor to ground. 2. output voltage monitoring. A voltage exceeding the V <sub>OVP</sub> threshold (see Table 9: Controller section on page 9) shuts the IC down, reducing device consumption. This function is strobed and digitally filtered for high noise immunity. | | 7 | FB | Control input for duty cycle control. The internal current generator provides bias current for loop regulation. A voltage below the threshold $V_{FBbm}$ activates burst-mode operation. A level close to the threshold $V_{FBlin}$ means that we are approaching the cycle-by-cycle overcurrent setpoint. | | 8 | EPT | This pin allows the connection of an external capacitor for extra power management. If the function is not used, the pin has to be connected to GND. | | 912 | N.C. | Not connected. | | 1316 | DRAIN | High-voltage drain pin. The built-in high-voltage switched startup bias current is drawn from this pin too. These pins are connected to the metal frame to facilitate heat dissipation. | VIPER28 Electrical ratings # 4 Electrical ratings Table 4. Absolute maximum ratings | 0 | D | V | Value | | | | |----------------------|----------------------------------------------------------|------|--------------|------|--|--| | Symbol | Parameter | Min | Max | Unit | | | | V <sub>DRAIN</sub> | Drain-to-source (ground) voltage | | 800 | V | | | | I <sub>DRAIN</sub> | Pulse drain current (limited by T <sub>J</sub> = 150 °C) | | 3 | Α | | | | V <sub>CONT</sub> | Control input pin voltage | -0.3 | 6 | V | | | | V <sub>FB</sub> | Feedback voltage | -0.3 | 5.5 | V | | | | V <sub>EPT</sub> | EPT input pin voltage | -0.3 | 5 | V | | | | V <sub>DD</sub> | Supply voltage (I <sub>DD</sub> = 25 mA) | -0.3 | Self limited | V | | | | I <sub>DD</sub> | Input current | | 25 | mA | | | | В | Power dissipation at T <sub>A</sub> < 40 °C (DIP-7) | | 1 | ١٨/ | | | | Ртот | Power dissipation at T <sub>A</sub> < 60 °C (SO16N) | | 1.5 | W | | | | TJ | Operating junction temperature range | -40 | 150 | °C | | | | T <sub>STG</sub> | Storage temperature | -55 | 150 | °C | | | | HBM <sub>(ESD)</sub> | HBM <sub>(ESD)</sub> Human body model | | 2 | kV | | | | ESD <sub>(CDM)</sub> | Charge device mode | | 1.5 | ΚV | | | Table 5. Thermal ratings | Symbol | | Max | | | |-------------------|-----------------------------------------------------------------------------|-----|------|------| | | Parameter | | DIP7 | Unit | | R <sub>thJP</sub> | Thermal resistance junction pin (dissipated power = 1 W) | 35 | 35 | °C/W | | R <sub>thJA</sub> | Thermal resistance junction ambient (dissipated power = 1 W) | 105 | 110 | °C/W | | R <sub>thJA</sub> | Thermal resistance junction ambient <sup>(1)</sup> (dissipated power = 1 W) | 80 | 90 | °C/W | <sup>1.</sup> When mounted on a standard single side FR4 board with 100 $\text{mm}^2$ (0.155 sq inch) of Cu (35 $\mu \text{m}$ thick) Table 6. Avalanche ratings | Symbol | Parameter | Test condition | Value | Unit | |-----------------|----------------------------------------------|--------------------------------------------------------------------------|-------|------| | I <sub>AS</sub> | Avalanche current | Repetitive or non repetitive (pulse width limited by T <sub>Jmax</sub> ) | 1 | Α | | E <sub>AS</sub> | Single pulse avalanche energy <sup>(1)</sup> | $I_D = I_{AS}$ , $V_{DS}$ =100 V<br>starting $T_J = 25^{\circ}C$ | 3 | mJ | <sup>1.</sup> This parameter is derived from characterization data. Electrical ratings VIPER28 ## 4.1 Electrical characteristics $T_J$ = -25 to 125 °C, $V_{DD}$ = 14 V; unless otherwise specified (adjust $V_{DD}$ above $V_{DDon}$ startup threshold before setting to 14 V). Table 7. Power section | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>BVDSS</sub> | Breakdown voltage | $I_{DRAIN} = 1 \text{ mA}, V_{FB} = GND, T_J = 25 \text{ °C}$ | 800 | | | V | | I <sub>OFF</sub> | OFF-state drain current | $V_{DRAIN} = max rating, V_{FB} = GND, T_J = 25^{\circ}C$ | | | 60 | μΑ | | В | Drain-source on-state | $I_{DRAIN} = 0.4 \text{ A}, V_{FB} = 3 \text{ V}, V_{EPT} = GND, T_{J} = 25 \text{ °C}$ | | | 7 | Ω | | R <sub>DS(on)</sub> | resistance | $I_{DRAIN} = 0.4 \text{ A}, V_{FB} = 3 \text{ V}, V_{EPT} = \text{GND}, T_{J} = 125 ^{\circ}\text{C}$ | | | 14 | Ω | | C <sub>OSS</sub> | Effective (energy related) output capacitance | $V_{DRAIN} = 0$ to 640 V, $T_{J} = 25^{\circ}C$ | | 40 | | pF | Table 8. Supply section | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|------|------|------| | Voltage | | | | | | | | V <sub>DRAIN_START</sub> | Drain-source start voltage | | 60 | 80 | 100 | V | | I <sub>DDch1</sub> | Startup charging current | $V_{DRAIN}$ = 120 V, $V_{EPT}$ = GND,<br>$V_{FB}$ = GND, $V_{DD}$ = 4 V | -2 | -3 | -4 | mA | | I <sub>DDch2</sub> | Restart charging current (after fault) | $V_{DRAIN}$ = 120 V, $V_{EPT}$ = GND,<br>$V_{FB}$ = GND, $V_{DD}$ = 5 V | -0.4 | -0.6 | -0.8 | mA | | V <sub>DD</sub> | Operating voltage range | After turn-on | 8.5 | | 23.5 | V | | V <sub>DDclamp</sub> | V <sub>DD</sub> clamp voltage | I <sub>DD</sub> = 20 mA | 23.5 | | | V | | $V_{DDon}$ | V <sub>DD</sub> startup threshold | V <sub>DRAIN</sub> = 120 V, V <sub>EPT</sub> = GND, | 13 | 14 | 15 | V | | $V_{DDoff}$ | V <sub>DD</sub> undervoltage shutdown threshold | V <sub>FB</sub> = GND | 7.5 | 8 | 8.5 | V | | V <sub>DD(RESTART)</sub> | V <sub>DD</sub> restart voltage threshold | $V_{DRAIN}$ = 120 V, $V_{EPT}$ = GND, $V_{FB}$ = GND | 4 | 4.5 | 5 | V | | Current | | | | | | | | I <sub>DD0</sub> | Operating supply current, not switching | $V_{FB} = GND, F_{OSC} = 0 \text{ kHz}$<br>$V_{EPT} = GND, V_{DD} = 10 \text{ V}$ | | | 0.9 | mA | | ı | Operating supply current, | V <sub>DRAIN</sub> = 120 V, F <sub>OSC</sub> = 60 kHz | | | 2.5 | mA | | I <sub>DD1</sub> | switching | V <sub>DRAIN</sub> = 120 V,F <sub>OSC</sub> = 115 kHz | | | 3.5 | mA | | I <sub>DD_FAULT</sub> | Operating supply current, with protection tripping | V <sub>DD</sub> = 10 V | | | 400 | uA | | I <sub>DD_OFF</sub> | Operating supply current with V <sub>DD</sub> < V <sub>DD_OFF</sub> | V <sub>DD</sub> = 7 V | | | 270 | uA | VIPER28 Electrical ratings **Table 9. Controller section** | | Table 9. | Controller section | | 1 | 1 | 1 | |----------------------|--------------------------------------|-------------------------------------------------------------------------------|------|------|------|------| | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | Feed-back pi | n | | | | | | | V <sub>FBolp</sub> | Overload shutdown threshold | | 4.5 | 4.8 | 5.2 | V | | $V_{FBlin}$ | Overload detection threshold | | 3.2 | 3.5 | 3.7 | V | | $V_{FBbm}$ | Burst mode threshold | Voltage falling | 0.54 | 0.6 | 0.66 | V | | V <sub>FBbmhys</sub> | Burst mode hysteresis | Voltage rising | | 100 | | mV | | I <sub>FB1</sub> | Feedback sourced current | V <sub>FB</sub> = 0.3 V | -150 | -200 | -280 | uA | | I <sub>FB2</sub> | Feedback current-OLP delay | $V_{\text{FBlin}} < V_{\text{FB}} < V_{\text{FBolp}}$ | | -3 | | uA | | R <sub>FB(DYN)</sub> | Dynamic resistance | V <sub>FB</sub> < 3.3 V | 14 | | 20 | kΩ | | H <sub>FB</sub> | $\Delta V_{FB}$ / $\Delta I_{D}$ | (1)<br>T <sub>J</sub> = 25 °C | 2 | | 6 | V/A | | CONT pin | | | • | | | | | V <sub>CONT_I</sub> | Low-level clamp voltage | I <sub>CONT</sub> = -100 μA | 0.4 | 0.5 | 0.6 | V | | V <sub>CONT_h</sub> | High-level clamp voltage | I <sub>CONT</sub> = 1 mA | 5 | 5.5 | 6 | V | | Current limita | ation | | | l | | | | I <sub>Dlim</sub> | Max drain current limitation | $V_{FB} = 4 \text{ V}, I_{CONT} = -10 \mu\text{A}$<br>$T_{J} = 25 \text{ °C}$ | 0.75 | 0.80 | 0.85 | А | | t <sub>SS</sub> | Soft-start time | | 7.6 | 8.5 | 9.4 | ms | | T <sub>ON_MIN</sub> | Minimum turn-on time | | 220 | 370 | 480 | ns | | td | Propagation delay | | | 100 | | ns | | t <sub>LEB</sub> | Leading edge blanking | (1) | | 300 | | ns | | I <sub>D_BM</sub> | Peak drain current during burst mode | V <sub>FB</sub> = 0.6 V | | 160 | | mA | | Oscillator sec | ction | | • | | | | | _ | | VIPER28L | 54 | 60 | 66 | kHz | | Fosc | V <sub>FB</sub> = 1 V | VIPER28H | 103 | 115 | 127 | kHz | | | M I I C I d | VIPER28L | | ±4 | | kHz | | FD | Modulation depth | VIPER28H | | ±8 | | kHz | | FM | Modulation frequency | | 200 | 250 | 300 | Hz | | D <sub>MAX</sub> | Maximum duty cycle | | 70 | | 80 | % | | Overcurrent | protection (2 <sup>nd</sup> OCP) | | • | • | • | - | | I <sub>DMAX</sub> | Second overcurrent threshold | (1) | | 1.2 | | А | | Overvoltage | protection | 1 | ı | ı | 1 | 1 | | V <sub>OVP</sub> | Overvoltage protection threshold | | 2.7 | 3 | 3.3 | V | | <b></b> | | 1 | | 1 | 1 | | Electrical ratings VIPER28 | Table 9. | Controller | section | (continued) | |-----------|------------|----------|---------------| | I abic J. | | 30011011 | (COIILIIIGCA) | | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |---------------------------|---------------------------------------|----------------------------|-----|--------------------------|-----|------| | t <sub>STROBE</sub> | Overvoltage protection strobe time | | | 2.2 | | μs | | Extra power m | Extra power management | | | | | | | I <sub>DLIM_EPT</sub> | Drain current limit with EPT function | (1) | | 85%<br>I <sub>Dlim</sub> | | Α | | V <sub>EPT(STOP)</sub> | EPT shutdown threshold | | 3.6 | 4 | 4.4 | V | | V <sub>EPT(RESTART)</sub> | EPT restart threshold | I <sub>CONT</sub> < -10 μA | 0.4 | 0.6 | 0.8 | V | | I <sub>EPT</sub> | Sink/source current | | 4 | 5 | 6 | μΑ | | Thermal shutdown | | | | | | | | T <sub>SD</sub> | Thermal shutdown temperature | (1) | 150 | 160 | | °C | | T <sub>HYST</sub> | Thermal shutdown hysteresis | (1) | | 30 | | °C | <sup>1.</sup> Specification guaranteed by characterization. Figure 4. Minimum turn-on time test circuit Figure 5. OVP threshold test circuit Note: Adjust $V_{DD}$ above $V_{DDon}$ startup threshold before setting to 14 V. 577 # 5 Typical electrical characteristics Figure 14. Thermal shutdown VIPER28 **Typical circuit** ### **Typical circuit** 6 Figure 15. Basic flyback application DC output voltage R<sub>AUX</sub> R3 PWM Controller $abla D_{AUX}$ VDD VIPer28 ∏<sub>R1</sub> R2 AM13891V1 Operation VIPER28 ## 7 Operation The device is a high-performance low-voltage PWM controller chip with an 800 V, avalanche rugged power section. The controller includes the oscillator with jitter, startup circuit with soft-start, PWM logic, current limiting circuit with adjustable setpoint, second overcurrent circuit, burst mode management, Extra Power Timer circuit, UVLO circuit, auto-restart circuit and thermal protection circuit. The current limit setpoint is set by the CONT pin. Burst mode operation guarantees high performance in standby mode and contributes to meeting energy-saving standards. All the fault protections are built in auto-restart mode with very low repetition rate to prevent the IC from overheating. ### 7.1 Power section and gate driver The power section is implemented with an avalanche-rugged N-channel MOSFET, which guarantees safe operation within the specified energy rating as well as high dv/dt capability. The power section has a $B_{VDSS}$ of 800 V min. and a maximum $R_{DS(on)}$ of 7 $\Omega$ at 25 °C. The integrated SenseFET structure allows a virtually loss-less current sensing. The gate driver is designed to supply a controlled gate current during both turn-on and turn-off in order to minimize common-mode EMI. Under UVLO conditions an internal pull-down circuit holds the gate low in order to ensure that the power section cannot be turned on accidentally. ## 7.2 High-voltage startup generator The HV current generator is supplied through the DRAIN pin and it is enabled only if the input bulk capacitor voltage is higher than the $V_{DRAIN\_START}$ threshold, 80 V DC typically. When the HV current generator is ON, the $I_{DDch1}$ current (3 mA typical value) is delivered to the capacitor on the $V_{DD}$ pin. During auto-restart mode after a fault event, the current is reduced to $I_{DDch2}$ (0.6 mA, typ) in order to have a slow duty cycle during the restart phase. ## 7.3 Power-up and soft startup When the input voltage rises to the device start threshold, $V_{DRAIN\_START}$ , the VDD voltage begins to grow due to the $I_{DDch1}$ current (see *Table 8: Supply section*) coming from the internal high-voltage startup circuit. If the VDD voltage reaches the $V_{DDon}$ threshold, the power MOSFET starts switching and the HV current generator is turned OFF. The IC is powered by the energy stored in the capacitor on the VDD pin, $C_{VDD}$ , until the self-supply circuit (typically an auxiliary winding of the transformer and a steering diode) develops a voltage high enough to sustain the operation. The $C_{VDD}$ capacitor must be correctly sized to avoid fast discharge and keep the required voltage higher than the $V_{DDoff}$ threshold. In fact, an insufficient capacitance value could terminate the switching operation before the controller receives any energy from the auxiliary winding. **477** 14/31 DocID15028 Rev 6 VIPER28 Operation The following formula can be used for the $C_{VDD}$ capacitor calculation: ### **Equation 1** $$C_{VDD} = \frac{I_{DDch1} \times t_{SSaux}}{V_{DDon} - V_{DDoff}}$$ The parameter t<sub>SSaux</sub> is the time needed for the steady state of the auxiliary voltage. This time represents an estimate of the user's application according to the output stage configurations (transformer, output capacitances, etc.). During the converter startup time, the drain current limitation is progressively increased to the maximum value. In this way the stress on the secondary diode is considerably reduced. It also helps to prevent transformer saturation. The soft-start time lasts 8.5 ms and the feature is implemented for every attempt of the startup converter or after a fault. Operation VIPER28 VDRAIN\_START VDDOM VD Figure 18. Timing diagram: normal power-up and power-down sequences VIPER28 Operation ### 7.4 Power-down At converter power-down, the system loses its ability to regulate as soon as the decreasing input voltage is low enough for the peak current limitation to be reached. The VDD voltage drops and when it falls below the V<sub>DDoff</sub> threshold (see *Table 8: Supply section*) the power MOSFET is switched OFF, the energy transfers to the IC is interrupted and, consequently, the VDD voltage decreases (*Table 19: Soft-start: timing diagram*), the startup sequence is inhibited and the power-down is completed. This feature is useful as it prevents the converter from attempting a restart and ensures monotonic output voltage decay during system power-down. ### 7.5 Auto-restart Every time a protection is tripped, the IC is automatically restarted after a duration that depends on the discharge and recharge of the $C_{VDD}$ capacitor. As shown in *Figure 20*, after a fault the IC is stopped and, consequently, the $V_{DD}$ voltage decreases because of the IC's consumption. As soon as the $V_{DD}$ voltage falls below the threshold $V_{DD(RESTART)}$ and if the DC input voltage is higher than $V_{DRAIN\_START}$ threshold, the internal HV current source is turned ON and it starts to charge the $C_{VDD}$ capacitor with the current $I_{DDch2}$ (0.6 mA, typ). As soon as the $V_{DD}$ voltage reaches the threshold $V_{DD(ON)}$ , the IC restarts. Figure 20. Timing diagram: behavior after short-circuit Operation VIPER28 ### 7.6 Oscillator The switching frequency is internally fixed to 60 kHz or 115 kHz. In both cases the switching frequency is modulated by approximately ±4 kHz (60 kHz version) or ±8 kHz (115 kHz version) at 250 Hz (typical) rate, so that the resulting spread-spectrum action distributes the energy of each harmonic of the switching frequency over a number of side-band harmonics having the same energy on the whole, but smaller amplitudes. # 7.7 Current mode conversion with adjustable current limit setpoint The device is a current mode converter. The drain current is sensed and converted to voltage that is applied to the non-inverting pin of the PWM comparator. This voltage is compared with the one on the feedback pin through a voltage divider on a cycle-by-cycle basis. The device has a default current limit value, $I_{Dlim}$ , that can be adjusted according to the electrical specification, by the $R_{LIM}$ resistor connected to the CONT pin. The CONT pin has a minimum current sunk needed to activate the $I_{Dlim}$ adjustment. Without $R_{LIM}$ or with high $R_{LIM}$ (i.e. 100 k $\Omega$ ) the current limit is set to the default value (see $I_{Dlim}$ , *Table 9: Controller section*). ## 7.8 Overvoltage protection (OVP) The device has integrated logic for the monitoring of the output voltage using as an input signal the voltage $V_{CONT}$ during the OFF time of the power MOSFET. This is the time when the voltage from the auxiliary winding tracks the output voltage, through the turn ratio. The CONT pin has to be connected to the auxiliary winding through the diode $D_{OVP}$ and the resistors $R_{OVP}$ and $R_{LIM}$ as shown in *Figure 22: CONT pin configuration*. When, during the OFF time, the voltage $V_{CONT}$ exceeds four consecutive times the reference voltage $V_{OVP}$ (see *Table 9: Controller section*), the overvoltage protection will stop the power MOSFET and the converter enters auto-restart mode. In order to bypass the noise immediately after the turn-off of the power MOSFET, the voltage $V_{CONT}$ is sampled inside a short window after the time $T_{STROBE}$ , see *Table 9: Controller section* and the *Figure 21: OVP timing diagram*. The sampled signal, if higher than $V_{OVP}$ , triggers the internal OVP digital signal and increments the internal counter. The same counter is reset every time the signal OVP is not triggered in one oscillator cycle. Referring to *Figure 22: CONT pin configuration*, the resistor divider ratio k<sub>OVP</sub> will be given by: ### **Equation 2** $$k_{OVP} = \frac{V_{OVP}}{\frac{N_{AUX}}{N_{SEC}} \cdot (V_{OUTOVP} + V_{DSEC}) - V_{DAUX}}$$ 18/31 DocID15028 Rev 6 VIPER28 Operation ### **Equation 3** $$k_{OVP} = \frac{R_{LIM}}{R_{LIM} + R_{OVP}}$$ ### Where: - V<sub>OVP</sub> is the OVP threshold (see *Table 9: Controller section*) - $V_{\mbox{\scriptsize OUT\ OVP}}$ is the converter output voltage value to activate the OVP set by the designer - N<sub>AUX</sub> is the number of the auxiliary winding turns - N<sub>SEC</sub> is the number of the secondary winding turns - V<sub>DSEC</sub> is the secondary diode forward voltage - V<sub>DAUX</sub> is the auxiliary diode forward voltage - $R_{\mbox{\scriptsize OVP}}$ together with $R_{\mbox{\scriptsize LIM}}$ constitute the output voltage divider Then, fixing $R_{LIM}$ according to the desired $I_{Dlim}$ , the $R_{OVP}$ can be calculated by: ### **Equation 4** $$R_{OVP} = R_{LIM} \times \frac{1 - k_{OVP}}{k_{OVP}}$$ The resistor values will be such that the current sourced and sunk by the CONT pin are within the rated capability of the internal clamp. Figure 21. OVP timing diagram Operation VIPER28 ## 7.9 About CONT pin Referring to Figure 22, the CONT pin is used to configure the: - reduction of the OCP setpoint (I<sub>Dlim</sub>) - 2. output overvoltage protection (OVP) *Table 10* lists the external components needed to activate one or more of the CONT pin functions. Figure 22. CONT pin configuration Table 10. CONT pin configurations | Function / component | R <sub>LIM</sub> | R <sub>OVP</sub> | D <sub>AUX</sub> | |----------------------------------------------------|------------------|------------------|------------------| | I <sub>Dlim</sub> reduction | See Figure 13 | No | No | | OVP | ≥ <i>80 k</i> Ω | See Equation 4 | Yes | | I <sub>Dlim</sub> reduction and OVP <sup>(1)</sup> | See Figure 13 | See Equation 4 | Yes | <sup>1.</sup> Select R<sub>LIM</sub> then R<sub>OVP</sub>. ## 7.10 Feedback and overload protection (OLP) The device is a current-mode converter. The feedback pin controls PWM operation as well as burst mode and activates the overload protection. *Figure 23: FB pin configuration (option 1)* and *Figure 24: FB pin configuration (option 2)* show the internal current-mode structure. With the feedback pin voltage between V<sub>FBbm</sub> and V<sub>FBlin</sub>, (see *Table 9: Controller section*) the drain current is sensed and converted to voltage that is applied to the non-inverting pin of the PWM comparator. This voltage is compared to the voltage on the feedback pin through a voltage divider on a cycle-by-cycle basis. When these two voltages are equal, the PWM logic orders the switch-off of the power MOSFET. The drain current is always limited to the value of I<sub>Dlim</sub>. 57 VIPER28 Operation When the feedback pin voltage reaches the threshold $V_{FBlin}$ , an internal current generator starts to charge the feedback capacitor ( $C_{FB}$ ) and when the feedback voltage reaches the $V_{FBolp}$ threshold, the converter is turned off and the automatic restart is activated. During startup, when the output voltage is still low, if the feedback network is not properly dimensioned, the feedback voltage could rise up to the overload threshold ( $V_{FBolp}$ ) generating the switching off of the IC itself. Taking into account that the feedback network also fixes the loop stability, two options can be considered for this network. The time from the overload detection ( $V_{FB} = V_{FBlin}$ ) to the device shutdown ( $V_{FB} = V_{FBolp}$ ) must be set by $C_{FB}$ (or $C_{FB1}$ ) using the formula: ### **Equation 5** $$T_{OLP-delay} = C_{FB} \times \frac{V_{FBolp} - V_{FBlin}}{I_{FB2}}$$ In the option 1 shown in *Figure 23: FB pin configuration (option 1)*, the capacitor $C_{FB}$ has a dual function: guaranteeing the loop compensation and fixing the overload delay time as calculated in *Equation 5*. Owing to the above considerations, the OLP delay time must be long enough to bypass the initial output voltage transient and check the overload condition only when the output voltage is in steady state. The output transient time depends on the value of the output capacitor and on the load. When the value of the $C_{FB}$ capacitor calculated for the loop stability is too low and cannot ensure enough OLP delay, an alternative compensation network can be used and it is shown in *Figure 24: FB pin configuration (option 2)*. Using this alternative compensation network, two poles ( $f_{PFB}$ , $f_{PFB1}$ ) and one zero ( $f_{ZFB}$ ) are introduced by the capacitors $C_{FB}$ and $C_{FB1}$ and the resistor $R_{FB1}$ . The capacitor $C_{FB}$ introduces a pole ( $f_{PFB}$ ) at higher frequency than $f_{ZB}$ and $f_{PFB1}$ . This pole is usually used to compensate the high-frequency zero due to the ESR (equivalent series resistor) of the output capacitance of the flyback converter. The mathematical expressions of these poles and zero frequency are: $$f_{ZFB} = \frac{1}{2 \cdot \pi \cdot C_{FB1} \cdot R_{FB1}}$$ #### **Equation 6** $$f_{PFB} = \frac{R_{FB(DYN)} + R_{FB1}}{2 \cdot \pi \cdot C_{FB} \cdot (R_{FB(DYN)} \cdot R_{FB1})}$$ ### **Equation 7** $$f_{PFB 1} = \frac{1}{2 \cdot \pi \cdot C_{FB 1} \cdot (R_{FB 1} + R_{FB (DYN)})}$$ The R<sub>FB(DYN)</sub> is the dynamic resistance seen by the FB pin. VIPER28 Operation > The $C_{FB1}$ capacitor fixes the OLP delay and usually $C_{FB1}$ results in a much higher value than $C_{FB}$ . *Equation 5* can be still used to calculate the OLP delay, but $C_{FB1}$ has to be considered instead of C<sub>FB</sub>. Using the compensation network shown in option 2, in all cases the loop stability can be set as well as a sufficient OLP delay. CFB fixes the over load delay Burst Mode from Sense FET and set the loop compensation. DRIVER OSCILLATOR & FΒ PWM TURN -ON LOGIC PWM CTRL TURN - OFF V<sub>FBolp</sub>O AM13899V1 Figure 23. FB pin configuration (option 1) VIPER28 Operation ## 7.11 Burst-mode operation at no load or very light load When the load decreases, the feedback loop reacts by lowering the feedback pin voltage. If it falls below the burst mode threshold, $V_{FBbm}$ , the power MOSFET is no longer allowed to be switched on. After the MOSFET stops, the feedback pin voltage increases and when it exceeds the level, $V_{FBbm} + V_{FBbmhys}$ , the power MOSFET starts switching again. The burst mode thresholds are provided in *Table 9: Controller section* and *Figure 25: Burst mode timing diagram, light load* shows this behavior. The system alternates between a period of time where the power MOSFET is switching to a period of time where the power MOSFET is not switching. This mode of operation is the burst mode. The advantage of burst mode operation is an average switching frequency much lower than the normal operation frequency, up to several hundred hertz, minimizing all frequency-related losses. In order to prevent audible noise, during burst mode the drain current peak is clamped to the level, $I_{D-BM}$ , given in *Table 9: Controller section*. Figure 25. Burst mode timing diagram, light load Operation VIPER28 ## 7.12 Extra power timer (EPT) The extra power timer feature allows the setting of a blanking time inside which an overload current can be admitted. The timer is set through a capacitor (C<sub>EPT</sub>) connected to the EPT pin. Its duration is in the range of a few seconds and is limited by thermal constraints. The extra power timer (EPT) is started as soon as the drain current reaches the threshold $I_{DLIM\_EPT}$ (typ. 85% of $I_{Dlim}$ ) and its duration is defined by the time needed to charge the capacitor $C_{EPT}$ up to the value $V_{EPT(STOP)}$ (4V, typ). The charging current is $I_{EPT}$ (5 uA, typ). If the EPT starts, the IC sustains the overload and continues to operate normally if the drain current falls below the threshold $I_{DLIM\_EPT}$ (85% of $I_{Dlim}$ ) before the EPT voltage reaches the value $V_{EPT(STOP)}$ . The capacitor $C_{EPT}$ is discharged through the current $I_{EPT}$ (5 uA, typ) and the next EPT is inhibited until the EPT voltage is higher than $V_{EPT(RESTART)}$ (0.6 V, typ). If the EPT starts and the EPT voltage reaches the value $V_{EPT(STOP)}$ , the IC stops and it is automatically restarted. The $C_{VDD}$ capacitor is then discharged down to the value $V_{DD(RESTART)}$ (4.5 V, typ) and is recharged, through the HV current source, up to the value $V_{DDon}$ (14 V, typ). Also in this case the capacitor $C_{EPT}$ is discharged through the $I_{EPT}$ current. See *Figure 26* and *Table 8: Supply section*. The EPT pin has to be connected to GND if the function is not used. Figure 26. EPT timing diagram VIPER28 Operation ## 7.13 2<sup>nd</sup> level overcurrent protection and hiccup mode The device is protected against short-circuit of the secondary rectifier, short-circuit on the secondary winding or a hard-saturation of the flyback transformer. This type of anomalous condition is invoked when the drain current exceeds the threshold I<sub>DMAX</sub>, see *Table 9: Controller section*. To distinguish a real malfunction from a disturbance (e.g. induced during ESD tests) a "warning state" is entered after the first signal is tripped. If, in the subsequent switching cycles, the signal is not tripped, a temporary disturbance is assumed and the protection logic will be reset in its idle state; otherwise if the $I_{DMAX}$ threshold is exceeded for two consecutive switching cycles, a real malfunction is assumed and the power MOSFET is turned OFF. The shutdown condition is latched as long as the device is supplied. While it is disabled, no energy is transferred from the auxiliary winding, hence the voltage on the $C_{VDD}$ capacitor decays until the $V_{DD}$ undervoltage threshold ( $V_{DDoff}$ ), which clears the latch. The startup HV current generator is still off, until the $V_{DD}$ voltage falls below its restart voltage, $V_{DD(RESTART)}$ . After this condition the $C_{VDD}$ capacitor is charged again by the $I_{DDch2}$ current, and the converter switching restarts if $V_{DDon}$ occurs. If the fault condition is not removed, the device enters auto-restart mode. This behavior results in a low-frequency intermittent operation (hiccup-mode operation), with very low stress on the power circuit. # 8 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. ## 8.1 DIP-7 package information Figure 27. DIP-7 package outline 26/31 DocID15028 Rev 6 Table 11. DIP-7 mechanical data | Dim. | | mm | | |---------------------|-----------|------|-------| | | Тур | Min | Max | | Α | | | 5,33 | | A1 | | 0,38 | | | A2 | 3,30 | 2,92 | 4,95 | | b | 0,46 | 0,36 | 0,56 | | b2 | 1,52 | 1,14 | 1,78 | | С | 0,25 | 0,20 | 0,36 | | D | 9,27 | 9,02 | 10,16 | | Е | 7,87 | 7,62 | 8,26 | | E1 | 6,35 6,10 | | 7,11 | | е | 2,54 | | | | eA | 7,62 | 7,62 | | | eB | | | 10,92 | | L | 3,30 | 2,92 | 3,81 | | M <sup>(6)(8)</sup> | 2,508 | | | | N | 0,50 | 0,40 | 0,60 | | N1 | | | 0,60 | | O <sup>(7)(8)</sup> | 0,548 | | | # 8.2 SO16 narrow package information Ε A2 E1 Α1 Φ 200 Figure 28. SO16 narrow package outline 577 Table 12. SO16 narrow mechanical data | Dim. | mm | | | | | |------|------|------|------|--|--| | | Min. | Тур. | Max. | | | | А | | | 1.75 | | | | A1 | 0.1 | | 0.25 | | | | A2 | 1.25 | | | | | | b | 0.31 | | 0.51 | | | | С | 0.17 | | 0.25 | | | | D | 9.8 | 9.9 | 10 | | | | Е | 5.8 | 6 | 6.2 | | | | E1 | 3.8 | 3.9 | 4 | | | | е | | 1.27 | | | | | h | 0.25 | | 0.5 | | | | L | 0.4 | | 1.27 | | | | k | 0 | | 8 | | | | ccc | | | 0.1 | | | Revision history VIPER28 # 9 Revision history 30/31 Table 13. Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30-Sep-2008 | 1 | Initial release | | 22-Jan-2009 | 2 | Updated Figure 3 on page 4 | | 21-Oct-2009 | 3 | Added SO16N and SDIP10 packages | | 31-Aug-2010 | 4 | Updated Figure 3, Figure 4, Figure 5 on page 10 and Table 3 on page 6 | | 08-Jan-2013 | 5 | Minor text changes to improve readability in <i>Chapter 7.3</i> , <i>Chapter 7.4</i> , <i>Chapter 7.5</i> , <i>Chapter 7.7</i> , <i>Chapter 7.8</i> , <i>Chapter 7.9</i> , <i>Chapter 7.10</i> , <i>Chapter 7.11</i> , <i>Chapter 7.13</i> , in <i>Table 8 on page 8</i> , <i>Table 9 on page 9</i> and in <i>Figure 21 on page 19</i> | | 16-Dec-2014 | 6 | Updated title in cover page. Removed SDIP10 package. Content reworked to improve readability. | ### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2014 STMicroelectronics - All rights reserved