

## **GENERAL DESCRIPTION**



The ICS8701-01 is a low skew,  $\div$ 1,  $\div$ 2 LVCMOS/ LVTTL Clock Generator. The low impedance LVCMOS outputs are designed to drive 50 $\Omega$  series or parallel terminated transmission lines. The effective fanout can be increased from 20 to 40 by utilizing

the ability of the outputs to drive two series terminated lines.

The divide select inputs, DIV\_SELx, control the output frequency of each bank. The outputs can be utilized in the  $\div$ 1,  $\div$ 2 or a combination of  $\div$ 1 and  $\div$ 2 modes. The master reset/output enable input, nMR/OE, resets the internal dividers and controls the active and high impedance states of all outputs. The output polarity inputs, INV0:1, control the polarity (inverting or non-inverting) of the outputs of each bank. Outputs QA0:QA4 are inverting for every combination of the INV0:1 input. The timing relationship between the inverting and non-inverting outputs at different frequencies is shown in the Timing Diagrams.

The ICS8701-01 is characterized at 3.3V and mixed 3.3V input supply, and 2.5V output supply operating modes. Guaranteed bank, output and part-to-part skew characteristics make the ICS8701-01 ideal for those clock distribution applications demanding well defined performance and repeatability.

## **F**EATURES

- Twenty LVCMOS/LVTTL outputs,  $7\Omega$  typical output impedance
- One LVCMOS/LVTTL clock input
- Maximum output frequency: 250MHz
- · Selectable inverting and non-inverting outputs
- Bank enable logic allows unused banks to be disabled in reduced fanout applications
- Output skew: 300ps (maximum)
- · Part-to-part skew: 700ps (maximum)
- Bank skew: 250ps (maximum)
- Multiple frequency skew: 350ps (maximum)
- 3.3V or mixed 3.3V input, 2.5V output operating supply
- 0°C to 70°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages



## **PIN ASSIGNMENT**



## **BLOCK DIAGRAM**

### TABLE 1. PIN DESCRIPTIONS

| Number                                        | Name                       | Ту     | ре     | Description                                                                                                                                                       |
|-----------------------------------------------|----------------------------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3,<br>43, 45, 47                           | QC3, QC4,<br>QC0, QC1, QC2 | Output |        | Bank C outputs. LVCMOS interface levels. $7\Omega$ typical output impedance.                                                                                      |
| 2, 44                                         | V <sub>DDOC</sub>          | Power  |        | Output Bank C supply pins.                                                                                                                                        |
| 4, 6,<br>8, 10, 12                            | QD0, QD1,<br>QD2, QD3, QD4 | Output |        | Bank D outputs. LVCMOS interface levels. $7\Omega$ typical output impedance.                                                                                      |
| 5, 11                                         | V <sub>DDOD</sub>          | Power  |        | Output Bank D supply pins.                                                                                                                                        |
| 7, 9, 18,<br>21, 28,<br>30, 37,<br>39, 46, 48 | GND                        | Power  |        | Power supply ground.                                                                                                                                              |
| 13                                            | DIV_SELD                   | Input  | Pullup | Controls frequency division for Bank D outputs. LVCMOS interface levels.                                                                                          |
| 14                                            | DIV_SELC                   | Input  | Pullup | Controls frequency division for Bank C outputs. LVCMOS interface levels.                                                                                          |
| 15                                            | nMR/OE                     | Input  | Pullup | Master Reset and output enable. When HIGH, output drivers are<br>enabled. When LOW, output drivers are in HiZ and dividers are reset.<br>LVCMOS interface levels. |
| 16, 20                                        | V <sub>DD</sub>            | Power  |        | Power supply pins.                                                                                                                                                |
| 17, 19                                        | INV1, INV0                 | Input  | Pullup | Determines polarity of outputs by banks. LVCMOS interface levels.                                                                                                 |
| 22                                            | CLK                        | Input  | Pullup | LVCMOS clock input.                                                                                                                                               |
| 23                                            | DIV_SELB                   | Input  | Pullup | Controls frequency division for Bank B outputs. LVCMOS interface levels.                                                                                          |
| 24                                            | DIV_SELA                   | Input  | Pullup | Controls frequency division for Bank A outputs. LVCMOS interface levels.                                                                                          |
| 25, 27,<br>29, 31, 33                         | QA0, QA1,<br>QA2, QA3, QA4 | Output |        | Bank A outputs. LVCMOS interface levels. $7\Omega$ typical output impedance.                                                                                      |
| 26, 32                                        | V <sub>DDOA</sub>          | Power  |        | Output Bank A supply pins.                                                                                                                                        |
| 34, 36,<br>38, 40, 42                         | QB0, QB1,<br>QB2, QB3, QB4 | Output |        | Bank B outputs. LVCMOS interface levels. $7\Omega$ typical output impedance.                                                                                      |
| 35, 41                                        | V <sub>DDOB</sub>          | Power  |        | Output Bank B supply pins.                                                                                                                                        |

NOTE: *Pullup* refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## TABLE 2. PIN CHARACTERISTICS

| Symbol              | Parameter                                  | Test Conditions                              | Minimum | Typical | Maximum | Units |
|---------------------|--------------------------------------------|----------------------------------------------|---------|---------|---------|-------|
| C                   | Input Capacitance                          |                                              |         | 4       |         | pF    |
| R <sub>PULLUP</sub> | Input Pullup Resistor                      |                                              |         | 51      |         | KΩ    |
| C <sub>PD</sub>     | Power Dissipation Capacitance (per output) | V <sub>DD</sub> , *V <sub>DDOx</sub> = 3.465 |         |         | 15      | pF    |
| R <sub>OUT</sub>    | Output Impedance                           |                                              | 5       | 7       | 12      | Ω     |

\*NOTE:  $V_{\text{DDOx}}$  denotes  $V_{\text{DDOA}}$ ,  $V_{\text{DDOB}}$ ,  $V_{\text{DDOC}}$ , and  $V_{\text{DDOD}}$ .

## TABLE 3. FUNCTION TABLE

| Inputs |          |      |      |           |               |               |               |              |
|--------|----------|------|------|-----------|---------------|---------------|---------------|--------------|
| nMR/OE | DIV_SELx | INV1 | INV0 | Bank A    | Bank B        | Bank C        | Bank D        | Qx Frequency |
| 0      | Х        | Х    | Х    | Hi Z      | Hi Z          | Hi Z          | Hi Z          | zero         |
| 1      | 0        | 0    | 0    | Inverting | Non-inverting | Non-inverting | Non-inverting | fIN/2        |
| 1      | 0        | 0    | 1    | Inverting | Inverting     | Non-inverting | Non-inverting | fIN/2        |
| 1      | 0        | 1    | 0    | Inverting | Inverting     | Inverting     | Non-inverting | fIN/2        |
| 1      | 0        | 1    | 1    | Inverting | Inverting     | Inverting     | Inverting     | fIN/2        |
| 1      | 1        | 0    | 0    | Inverting | Non-inverting | Non-inverting | Non-inverting | fIN          |
| 1      | 1        | 0    | 1    | Inverting | Inverting     | Non-inverting | Non-inverting | fIN          |
| 1      | 1        | 1    | 0    | Inverting | Inverting     | Inverting     | Non-inverting | fIN          |
| 1      | 1        | 1    | 1    | Inverting | Inverting     | Inverting     | Inverting     | fIN          |

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, $V_{DD}$                                   | 4.6V                             |
|------------------------------------------------------------|----------------------------------|
| Inputs, V <sub>I</sub>                                     | -0.5V to $V_{\rm DD}$ + 0.5 V    |
| Outputs, V <sub>o</sub>                                    | -0.5V to $V_{\text{DDO}}$ + 0.5V |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{J\!A}}$ | 47.9°C/W (0 lfpm)                |
| Storage Temperature, T <sub>STG</sub>                      | -65°C to 150°C                   |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| TABLE 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ | b, $V_{DDOx} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , TA = 0°C to 70°C |
|--------------------------------------------------------------------|-------------------------------------------------------------------|
|--------------------------------------------------------------------|-------------------------------------------------------------------|

| Symbol            | Parameter                                       | Test Conditions | Minimum | Typical | Maximum | Units |
|-------------------|-------------------------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>   | Power Supply Voltage                            |                 | 3.135   | 3.3     | 3.465   | V     |
| V                 | V <sub>DDOx</sub> Output Supply Voltage; NOTE 1 |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDOx</sub> |                                                 |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>   | Power Supply Current; NOTE 2                    |                 |         |         | 95      | mA    |

NOTE 1:  $V_{DDOx}$  denotes  $V_{DDOA}$ ,  $V_{DDOB}$ ,  $V_{DDOC}$ , and  $V_{DDOD}$ . NOTE 2:  $I_{DD}$  contributes 50mA;  $I_{DDOx}$  contributes 45mA.

| TABLE 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDOx} = 3.3V \pm 5\%$ or 2.5V±5%, Ta = 0°C to 70°C |                     |                                                                  |                                                                                       |         |         |                       |       |
|-----------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------|---------|-----------------------|-------|
| Symbol                                                                                                                      | Parameter           |                                                                  | Test Conditions                                                                       | Minimum | Typical | Maximum               | Units |
| V <sub>IH</sub>                                                                                                             | Input High Voltage  | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>INV0, INV1, nMR/OE |                                                                                       | 2       |         | V <sub>DD</sub> + 0.3 | V     |
|                                                                                                                             |                     | CLK                                                              |                                                                                       | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub>                                                                                                             | Input Low Voltage   | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>INV0, INV1, nMR/OE |                                                                                       | -0.3    |         | 0.8                   | V     |
|                                                                                                                             |                     | CLK                                                              |                                                                                       | -0.3    |         | 1.3                   | V     |
| I <sub>IH</sub>                                                                                                             | Input High Current  |                                                                  | $V_{_{DD}} = V_{_{IN}} = 3.465V,$<br>$V_{_{DD}} = V_{_{IN}} = 2.625V$                 |         |         | 5                     | μA    |
| I <sub>IL</sub>                                                                                                             | Input Low Current   |                                                                  | $V_{_{DD}} = 3.465$ V, $V_{_{IN}} = 0$ V,<br>$V_{_{DD}} = 2.625$ V, $V_{_{IN}} = 0$ V | -150    |         |                       | μA    |
| V                                                                                                                           |                     |                                                                  | *V <sub>DDOx</sub> = 3.465V                                                           | 2.6     |         |                       | V     |
| V <sub>он</sub>                                                                                                             | Output High Voltage | E, NOTE I                                                        | *V <sub>DDOx</sub> = 2.625V                                                           | 1.8     |         |                       | V     |

V<sub>OL</sub> NOTE 1: Outputs terminated with 50Ω to V<sub>DDOX</sub>/2. See Parameter Measurement Information section, "3.3V Output Load Test Circuit".

\*NOTE:  $V_{\text{DDOx}}$  denotes  $V_{\text{DDOA}}$ ,  $V_{\text{DDOB}}$ ,  $V_{\text{DDOC}}$ ,  $V_{\text{DDOD}}$ .

Output Low Voltage; NOTE 1

0.5

V

| Symbol           | Parameter                          | Test Conditions                 | Minimum                      | Typical                | Maximum              | Units |
|------------------|------------------------------------|---------------------------------|------------------------------|------------------------|----------------------|-------|
| f <sub>MAX</sub> | Output Frequency                   |                                 |                              |                        | 250                  | MHz   |
| t <sub>PD</sub>  | Propagation Delay; NOTE 1          | $f \le 200 MHz$                 | 2.0                          |                        | 3.5                  | ns    |
| <i>t</i> sk(b)   | Bank Skew; NOTE 2, 7               | Measured on the<br>Falling Edge |                              |                        | 250                  | ps    |
| <i>t</i> sk(o)   | Output Skew; NOTE 3, 7             | Measured on the<br>Falling Edge |                              |                        | 300                  | ps    |
| <i>t</i> sk(w)   | Multiple Frequency Skew; NOTE 4, 7 |                                 |                              |                        | 350                  | ps    |
| <i>t</i> sk(pp)  | Part to Part Skew; NOTE 5, 7       |                                 |                              |                        | 700                  | ps    |
| t <sub>B</sub>   | Output Rise Time; NOTE 6           | 20% to 80%                      | 150                          |                        | 700                  | ps    |
| t <sub>F</sub>   | Output Fall Time; NOTE 6           | 20% to 80%                      | 150                          |                        | 700                  | ps    |
|                  | Output Dulce Width                 | $f \leq 200 MHz$                | t <sub>Period</sub> /2 - 0.5 | t <sub>Period</sub> /2 | $t_{Period}/2 + 0.5$ | ns    |
| t <sub>PW</sub>  | Output Pulse Width                 | f = 200MHz                      | 2                            | 2.5                    | 3                    | ns    |
| t <sub>en</sub>  | Output Enable Time; NOTE 6         |                                 |                              |                        | 6                    | ns    |
| t <sub>DIS</sub> | Output Disable Time; NOTE 6        |                                 |                              |                        | 6                    | ns    |

**TABLE 5A. AC CHARACTERISTICS,**  $V_{DD} = V_{DDOX} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

All parameters measured at 200MHz unless noted otherwise.

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the  $V_{DD}/2$  of the input to  $V_{DDOX}/2$  of the output.

NOTE 2: Defined as skew within a bank with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at V<sub>DDOx</sub>/2.

NOTE 4: Defined as skew across banks of outputs switching in the same direction operating at different frequencies with the same supply voltages and equal load conditions. Measured at  $V_{ppox}/2$ .

NOTE 5: Defined as skew between outputs on different devices operating a the same supply voltage, same temperature and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDOx}/2$ .

NOTE 6: These parameters are guaranteed by characterization. Not tested in production.

NOTE 7: This parameter is defined in accordance with JEDEC Standard 65.

#### TABLE 5A. AC CHARACTERISTICS, $V_{DD} = V_{DDOx} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol           | Parameter                 | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|---------------------------|-----------------|---------|---------|---------|-------|
| <i>t</i> sk(inv) | Inverting Skew; NOTE 1, 2 | f = 66.7MHz     |         |         | 400     | ps    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Defined as skew across banks of outputs switching in opposite directions operating at the same frequency with the same supply voltages and equal load conditions. Measured at  $V_{DDOx}/2$ .

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

| Symbol           | Parameter                          | Test Conditions                 | Minimum                      | Typical                | Maximum              | Units |
|------------------|------------------------------------|---------------------------------|------------------------------|------------------------|----------------------|-------|
| f <sub>MAX</sub> | Output Frequency                   |                                 |                              |                        | 250                  | MHz   |
| t <sub>PD</sub>  | Propagation Delay; NOTE 1          | $f \le 200 MHz$                 | 2.0                          |                        | 3.5                  | ns    |
| <i>t</i> sk(b)   | Bank Skew; NOTE 2, 7               | Measured on the<br>Falling Edge |                              |                        | 300                  | ps    |
| <i>t</i> sk(o)   | Output Skew; NOTE 3, 7             | Measured on the<br>Falling Edge |                              |                        | 300                  | ps    |
| <i>t</i> sk(w)   | Multiple Frequency Skew; NOTE 4, 7 |                                 |                              |                        | 350                  | ps    |
| <i>t</i> sk(pp)  | Part to Part Skew; NOTE 5, 7       |                                 |                              |                        | 700                  | ps    |
| t <sub>R</sub>   | Output Rise Time; NOTE 6           | 20% to 80%                      | 150                          |                        | 720                  | ps    |
| t <sub>F</sub>   | Output Fall Time; NOTE 6           | 20% to 80%                      | 150                          |                        | 720                  | ps    |
| +                | Output Dulas Width                 | $f \le 200 MHz$                 | t <sub>Period</sub> /2 - 0.5 | t <sub>Period</sub> /2 | $t_{Period}/2 + 0.5$ | ns    |
| t <sub>PW</sub>  | Output Pulse Width                 | f = 200MHz                      | 2                            | 2.5                    | 3                    | ns    |
| t <sub>en</sub>  | Output Enable Time; NOTE 6         |                                 |                              |                        | 6                    | ns    |
| t <sub>DIS</sub> | Output Disable Time; NOTE 6        |                                 |                              |                        | 6                    | ns    |

## TABLE 5B. AC CHARACTERISTICS, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDOx} = 2.5V \pm 5\%$ , TA = 0°C to 70°C

All parameters measured at 200MHz unless noted otherwise.

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the  $V_{\text{DD}}/2$  of the input to  $V_{\text{DDOx}}/2$  of the output.

NOTE 2: Defined as skew within a bank with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at  $V_{DDOx}/2$ .

NOTE 4: Defined as skew across banks of outputs switching in the same direction operating at different frequencies with the same supply voltages and equal load conditions. Measured at  $V_{DDOx}/2$ .

NOTE 5: Defined as skew between outputs on different devices operating a the same supply voltage, same temperature and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDOx}/2$ .

NOTE 6: These parameters are guaranteed by characterization. Not tested in production.

NOTE 7: This parameter is defined in accordance with JEDEC Standard 65.



# **PARAMETER MEASUREMENT INFORMATION**

# **R**ELIABILITY INFORMATION

## Table 7. $\boldsymbol{\theta}_{JA} \text{vs.}$ Air Flow Table for 48 Lead LQFP

|                                              | 0        | 200      | 500      |
|----------------------------------------------|----------|----------|----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 47.9°C/W | 42.1°C/W | 39.4°C/W |

### TRANSISTOR COUNT

The transistor count for ICS8701-01 is: 1819

## PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP



| TABLE 8 |  | DIMENSIONS |
|---------|--|------------|
|---------|--|------------|

| JEDEC VARIATION<br>ALL DIMENSIONS IN MILLIMETERS |            |         |         |  |  |  |
|--------------------------------------------------|------------|---------|---------|--|--|--|
| SYMBOL                                           | BBC        |         |         |  |  |  |
|                                                  | MINIMUM    | NOMINAL | MAXIMUM |  |  |  |
| Ν                                                | 48         |         |         |  |  |  |
| Α                                                |            |         | 1.60    |  |  |  |
| A1                                               | 0.05       |         | 0.15    |  |  |  |
| A2                                               | 1.35       | 1.40    | 1.45    |  |  |  |
| b                                                | 0.17       | 0.22    | 0.27    |  |  |  |
| с                                                | 0.09       |         | 0.20    |  |  |  |
| D                                                | 9.00 BASIC |         |         |  |  |  |
| D1                                               | 7.00 BASIC |         |         |  |  |  |
| D2                                               | 5.50 Ref.  |         |         |  |  |  |
| E                                                | 9.00 BASIC |         |         |  |  |  |
| E1                                               | 7.00 BASIC |         |         |  |  |  |
| E2                                               | 5.50 Ref.  |         |         |  |  |  |
| е                                                | 0.50 BASIC |         |         |  |  |  |
| L                                                | 0.45       | 0.60    | 0.75    |  |  |  |
| θ                                                | 0°         |         | 7°      |  |  |  |
| ccc                                              |            |         | 0.08    |  |  |  |

Reference Document: JEDEC Publication 95, MS-026

### TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                 | Packaging        | Temperature |
|-------------------|--------------|-------------------------|------------------|-------------|
| 8701AY-01         | ICS8701AY-01 | 48 Lead LQFP            | Tray             | 0°C to 70°C |
| 8701AY-01T        | ICS8701AY-01 | 48 Lead LQFP            | 1000 Tape & Reel | 0°C to 70°C |
| 8701AY-01LF       | ICS8701AY01L | Lead-Free, 48 Lead LQFP | Tray             | 0°C to 70°C |
| 8701AY-01LFT      | ICS8701AY01L | Lead-Free, 48 Lead LQFP | 1000 Tape & Reel | 0°C to 70°C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

| REVISION HISTORY SHEET |                 |                      |                                                                                                                                                                                                                                                                                |          |  |
|------------------------|-----------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
| Rev                    | Table           | Page                 | Description of Change                                                                                                                                                                                                                                                          | Date     |  |
| В                      | T4A & T4C       | 4 & 6                | DC Characteristics tables revised. I <sub>DD</sub> row, value changed from 70mA Max. to 95mA Max.                                                                                                                                                                              |          |  |
| в                      | T5A & T5B       | 5&7                  | AC Characteristics tables revised:<br>t <sub>PD</sub> symbol (Propagation Delay row), changed to tp <sub>HL</sub><br>Added test conditions to Bank and Output Skews.<br>Revised notes.                                                                                         |          |  |
| В                      | T2              | 2                    | Pin Characteristics table, added 15pF Max. to C <sub>PD</sub> row.                                                                                                                                                                                                             | 8/29/01  |  |
|                        | T5A & T5B 4 & 5 |                      | Revised notes in AC tables.                                                                                                                                                                                                                                                    | 0/20/01  |  |
| С                      | T5B             | 4                    | Added extra AC characteristics table to include Inverting Skew parameters.                                                                                                                                                                                                     | 2/8/02   |  |
| С                      | T1              | 2                    | Pin Description Table, revised nMR/OE description.                                                                                                                                                                                                                             | 8/21/02  |  |
|                        | T2              | 2                    | Pin Characteristics Table - changed C <sub>IN</sub> max. 4pF to 4pF typical.<br>Added 5 $\Omega$ min. and 12 $\Omega$ max. to R <sub>OUT</sub> .                                                                                                                               |          |  |
|                        | T4A             | 3                    | Combined 3.3V and Mixed 3.3V/2.5V Power Supply Tables.                                                                                                                                                                                                                         |          |  |
| D                      | T4B             | 3                    | LVCMOS Table - changed $V_{H}$ max. from 3.765V to $V_{DD}$ + 0.3V.<br>Combined 3.3V and Mixed 3.3V/2.5V LVCMOS Tables.                                                                                                                                                        | 11/17/03 |  |
|                        | T5A & T5B       | 4 & 5                | AC Characteristics Tables - deleted $tp_{H}$ row. Changed $tp_{H}$ to $t_{PD}$ .                                                                                                                                                                                               |          |  |
|                        |                 |                      | Updated format throughout data sheet.                                                                                                                                                                                                                                          |          |  |
|                        | T5A & T5B       | 4 & 5                | AC Characteristics Tables - changed t <sub>PD</sub> min. from 2.5ns to 2.0ns.                                                                                                                                                                                                  |          |  |
| E                      |                 | 6                    | Parameter Measurement Section - Propagation Delay Diagram, Qx should be<br>inverted and measurement should be from rising edge of clk to falling edge<br>of Qx. Output Skew and Part-to-Part Skew Diagram should be measured on<br>falling edge. Added Inverting Skew Diagram. | 12/15/03 |  |
| E                      | T5A & T5B<br>T9 | 4 & 5<br>6<br>8<br>9 | AC Characteristics Tables - added Thermal note.<br>Updated Parameter Measurement Information section.<br>Updated Package Outline.<br>Ordering Information Table - deleted "ICS" prefix. Added lead-free marking.                                                               | 3/2/10   |  |



6024 Silver Creek Valley Road San Jose, CA 95138

#### Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Techical Support netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performace, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of toFra. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Techology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.