## 150MA DUAL CHANNEL LED DRIVER WITH FAULT DETECTION May 2018 #### **GENERAL DESCRIPTION** The IS32LT3126 is a dual linear programmable current regulator consisting of 2 independently controlled output channels; each channel is capable of sourcing 150mA. Both channels can be combined to provide a total of 300mA. It supports PWM dimming of both channels via power supply modulation (PSM). It also features ENx pins to individually PWM dim and independently adjust the average output current for each channel. The max current for each channel is set with its corresponding external resistor. The UVx pins set the VCC under voltage lockout of each channel to match the LED stack for high side PWM dimming operation. In addition, the IC integrates fault protection for LED open/short, ISETx pin open/short and over temperature condition for robust operation. Detection of these failures is reported by FAULTB pin. When a fault is detected the device will disable itself and output an open drain low signal. Multiple devices can have their FAULTB pins connected to create a "one-fail-all-fail" condition. For multiple LED string applications, the device can detect a single LED short. The single LED short detection is set by a resistor divider on the STx pins. A single LED short failure is reported by the separate FAULTB\_S pin. The IS32LT3126 is targeted at the automotive market with end applications to include interior and exterior lighting. For 12V automotive applications the low dropout driver can support one to several LEDs on the output channels. It is offered in a small thermally enhanced eTSSOP-16 package. #### **FEATURES** - Dual channel: each channel can source up to 150mA and the two channels combined to source up to 300mA - · External resistors individually set source current - 4% channel to channel current matching - Individually programmable VCC under voltage lockout to match the LED stack for PSM operation - Individual PWM dimming - Shared fault flag for multiple devices operation - Fault protection with flag reporting: - Single LED short (optional to turn off all LEDs) - LED string open/short - OUTx pins short to VCC/GND - ISETx pins open/short - Over temperature current rollback (no reporting) - Thermal shutdown - External C<sub>STOR</sub> capacitor keeps fault status during start/stop operation - eTSSOP-16 package - Operating temperature range from -40°C ~ +125°C - AEC-Q100 qualification #### **APPLICATIONS** - Automotive interior/exterior lighting: - Turn signal light ## **TYPICAL APPLICATION CIRCUIT** Figure 1 Typical Application Circuit Figure 2 Typical Application Circuit (Several Devices In Parallel with FAULTB Interlinkage) Note 1: For PSM dimming application, high $C_{\text{VCC}}$ capacitor value will affect the dimming accuracy. To get better dimming performance, recommend $0.1\mu\text{F}$ for it. ## **PIN CONFIGURATION** | Package | Pin Configuration (Top View) | | | | | |-----------|------------------------------|--|--|--|--| | eTSSOP-16 | GND | | | | | ## PIN DESCRIPTION | No. | Pin | Description | |-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | Ground. | | 2 | CSTOR | Keep-alive capacitor to maintain the deglitch timer and fault latch status with collapsing VCC. | | 3 | ISET1 | Output current setting for channel 1. Connect a resistor between this pin and GND to set the maximum output current. | | 4 | ISET2 | Output current setting for channel 2. Connect a resistor between this pin and GND to set the maximum output current. | | 5 | FAULTB_S | Open drain fault reporting output with internal pull up to 4.5V. Indicate the fault condition of single LED short. | | 6 | FAULTB | Open drain fault reporting output with internal pull up to 4.5V. Indicate the fault conditions except single LED short. This pin is also an input pin. Pulling this pin low will shutdown the device. | | 7 | ST1 | LED string voltage monitor pin of OUT1 to achieve single LED short detection. | | 8 | OUT1 | Output current source channel 1. | | 9 | OUT2 | Output current source channel 2. | | 10 | ST2 | LED string voltage monitor pin of OUT2 to achieve single LED short detection. | | 11 | NC | Not connect. | | 12 | VCC | Power supply input pin. | | 13 | UV1 | External under voltage lockout threshold detection pin for OUT1. | | 14 | EN1 | Enable pin of OUT1. It can be used to set OUT1 current by PWM. | | 15 | UV2 | External under voltage lockout threshold detection pin for OUT2. | | 16 | EN2 | Enable pin of OUT2. It can be used to set OUT2 current by PWM. | | | Thermal Pad | Must be electrically connected to GND plane for better thermal dissipation. | **ORDERING INFORMATION** Automotive Range: -40°C to +125°C | Order Part No. | Package | QTY/Reel | | | |--------------------|----------------------|----------|--|--| | IS32LT3126-ZLA3-TR | eTSSOP-16, Lead-free | 2500 | | | Copyright © 2018 Lumissil Microsystems. All rights reserved. Lumissil Microsystems reserves the right to make changes to this specification and its products at any time without notice. Lumissil Microsystems assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Lumissil Microsystems does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Lumissil Microsystems receives written assurance to its satisfaction, that: - a.) the risk of injury or damage has been minimized; - b.) the user assume all such risks; and - c.) potential liability of Lumissil Microsystems is adequately protected under the circumstances ## **ABSOLUTE MAXIMUM RATINGS** | VCC, OUT1, OUT2, EN1, EN2, UV1, UV2, ST1, ST2 | -0.3V ~ +45V | |------------------------------------------------------------------------------------------------------------------------|----------------| | ISET1, ISET2, CTSOR, FAULTB, FAULTB_S | -0.3V ~ +7.0V | | Ambient operating temperature, T <sub>A</sub> =T <sub>J</sub> | -40°C ~ +125°C | | Maximum continuous junction temperature, T <sub>J(MAX)</sub> | +150°C | | Storage temperature range, T <sub>STG</sub> | -65°C ~ +150°C | | Maximum power dissipation, P <sub>DMAX</sub> | 2.15W | | Package thermal resistance, junction to ambient (4 layer standard test PCB based on JEDEC standard), $\theta_{JA}$ | 46.5°C/W | | Package thermal resistance, junction to thermal PAD (4 layer standard test PCB based on JEDEC standard), $\theta_{JP}$ | 1.617°C/W | | ESD (HBM) | ±2kV | | ESD (CDM) | ±750V | **Note 2:** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** $T_J$ = -40°C ~ +125°C, $V_{CC}$ =12V, the detail refer to each condition description. Typical values are at $T_J$ = 25°C. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|------------------------------------------------|--------------------------------------------------------------------------------------|-------|------|-------|------| | Power Up | Parameter | | | | | • | | $V_{CC}$ | Supply voltage range | | 5 | | 42 | V | | $V_{\text{UVLO}}$ | VCC under voltage lockout threshold voltage | Voltage falling | 4.2 | 4.5 | 4.8 | V | | $V_{UVLO\_HY}$ | VCC under voltage lockout voltage hysteresis | | | 200 | | mV | | I <sub>CC</sub> | VCC supply current | $V_{ENx}$ = High, $R_{ISETx}$ = 20kΩ | 3 | | 5.5 | mA | | I <sub>SD</sub> | Shutdown current in normal mode | V <sub>ENx</sub> = Low, T <sub>J</sub> = 25°C | | 1 | 2 | mA | | I <sub>SD_FLT</sub> | Shutdown current in fault mode | V <sub>ENx</sub> = High, FAULTB= Low<br>T <sub>J</sub> = 25°C | | 1 | 2 | mA | | t <sub>SD</sub> | Both of EN pins low time for IC power shutdown | | 40 | 48 | 55 | ms | | t <sub>ON</sub> | EN high time for IC power up | I <sub>OUT</sub> = -150mA, V <sub>CC</sub> = 12V<br>V <sub>ENx</sub> = High (Note 3) | | | 40 | μs | | Channel F | arameter | | | | | | | $V_{ISETx}$ | The ISETx voltage | | | 1 | | V | | | | $R_{ISETx}$ = 80k $\Omega$ , $V_{HR}$ = 1V | -27.5 | -25 | -22.5 | | | $I_{OUT}$ | Output current per channel (Note 4) | $R_{ISETx}$ = 20k $\Omega$ , $V_{HR}$ = 1V | -106 | -100 | -94 | mA | | | ( | $R_{ISETx}$ = 13.3k $\Omega$ , $V_{HR}$ = 1V | -159 | -150 | -141 | | | \/ | Minimum haadraam valtass | V <sub>CC</sub> - V <sub>OUT</sub> , I <sub>OUT</sub> = -150mA | | | 1100 | m) / | | $V_{HR}$ | Minimum headroom voltage | V <sub>CC</sub> - V <sub>OUT</sub> , I <sub>OUT</sub> = -100mA | | | 800 | mV | ## **ELECTRICAL CHARACTERISTICS (CONTINUE)** $T_J$ = -40°C ~ +125°C, $V_{CC}$ =12V, the detail refer to each condition description. Typical values are at $T_J$ = 25°C. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | I <sub>OUT_R</sub> | Output current per channel range | $R_{\text{ISETx}}$ = 80k $\Omega$ , $I_{\text{OUT}}$ =-25mA<br>$R_{\text{ISETx}}$ = 13.33k $\Omega$ , $I_{\text{OUT}}$ =-150mA | -150 | | -25 | mA | | $I_{OUT\_L}$ | Output limit current per channel | $R_{ISETx}$ =5k $\Omega$ | -290 | -230 | -170 | mA | | $\Delta I_{OUT}$ | Current matching | $R_{ISETx}$ =20k $\Omega$ | -4 | | 4 | % | | t <sub>SL</sub> | Current slew time | Enable by ENx pin, current rise/fall between 0%~100% | | 4 | | μs | | I <sub>LEAK</sub> | Leakage current per channel | V <sub>ENx</sub> =Low, V <sub>OUT</sub> =0V, V <sub>CC</sub> =42V | | | 1 | μA | | Fault Prote | ect Parameter | | | | | | | t <sub>FD</sub> | Fault deglitch time | Fault must be present at least this long to trigger the fault detect | | 25 | | μs | | V <sub>FAULTB</sub> | FAULTB pin voltage | Sink current=20mA | | 0.2 | 0.4 | V | | R <sub>FAULTB</sub> | FAULTB pin internal pull up | | | 210 | 300 | ΚΩ | | V <sub>FAULTB_IH</sub> | FAULTB pin input high enable threshold | | | | 2 | V | | V <sub>FAULTB_IL</sub> | FAULTB pin input low disable threshold | | 0.8 | | | V | | $V_{FAULTB\_S}$ | FAULTB_S pin voltage | Sink current=20mA | | 0.2 | 0.4 | V | | $V_{SCD}$ | OUTx pin short to GND threshold | Measured at OUTx | 1.0 | 1.2 | 1.5 | V | | $V_{\text{SCD\_HY}}$ | OUTx pin short to GND hysteresis | Measured at OUTx | | 220 | | mV | | $V_{\text{OCD}}$ | OUTx pin open threshold | Measured at (V <sub>CC</sub> -V <sub>OUTx</sub> ) | 150 | 225 | 300 | mV | | V <sub>OCD_HY</sub> | OUTx pin open hysteresis | Measured at (V <sub>CC</sub> -V <sub>OUTx</sub> ) | | 100 | | mV | | I <sub>CST</sub> | CSTOR pin leakage current | V <sub>CSTOR</sub> =5.5V | | 5 | 10 | μA | | $T_RO$ | Thermal rollback threshold | (Note 3) | | 145 | | °C | | $T_{SD}$ | Thermal shutdown threshold | (Note 3) | | 165 | | °C | | $T_{HY}$ | Over-temperature hysteresis | (Note 3) | | 25 | | °C | | Logic Inpu | ıt | | | | | | | $V_{EN}$ | ENx input voltage threshold | Voltage rising | 1.18 | 1.23 | 1.28 | V | | V <sub>ENHY</sub> | ENx input hysteresis | (Note 3) | | 40 | | mV | | f <sub>PWM</sub> | PWM frequency to ENx | (Note 3) | | | 1 | kHz | | V <sub>UV</sub> | UVx input voltage threshold | Voltage rising | 1.18 | 1.23 | 1.28 | V | | V <sub>UVHY</sub> | UVx input hysteresis | | | 40 | | mV | | V <sub>ST</sub> | STx input voltage threshold | Voltage falling | 1.12 | 1.16 | 1.20 | V | | V <sub>STHY</sub> | STx Input hysteresis | | | 40 | | mV | | R <sub>STPL</sub> | STx pull up resistor | V <sub>ST</sub> =1V | | 500 | | kΩ | Note 3: Guaranteed by design. Note 4: Output current accuracy is not intended to be guaranteed at output voltages less than 1.5V. #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 13 $V_{ISET}$ vs. $T_J$ Figure 14 V<sub>EN</sub> vs. T<sub>J</sub> Figure 19 PSM Dimming at 500Hz ## **FUNCTIONAL BLOCK DIAGRAM** #### **APPLICATION INFORMATION** The IS32LT3126 is a 2-channel linear LED current source optimized to drive automotive interior or exterior LED light which can be dimmed via Power Supply Modulation (PSM) or by digitally driving the EN pin. Each of the 2 output channels is capable of 150mA. The output current is set by two reference resistors $(R_{ISETx})$ ; one for each channel. #### **OUTPUT CURRENT SETTING** A single resistor ( $R_{ISETx}$ ) controls the maximum output current for each channel. The resistor value for a specific current level is calculated using the following Equation (1): $$R_{ISET} = \frac{2000}{I_{SET}} \tag{1}$$ $(13.33k\Omega \le R_{ISFT} \le 80k\Omega)$ $R_{\mathsf{ISET}}$ need to be chosen 1% accuracy resistor with good temperature characteristic to ensure stable output current. The device is protected from an output overcurrent condition caused by a too low value $R_{\text{ISETx}}$ , by internally limiting the maximum current to $I_{\text{OUT L}}$ . If only one channel is used, the EN pin of the unused channel should be tied to GND to prevent unwanted fault reporting. #### POWER SUPPLY MODULATION DIMMING The IS32LT3126 can operate with Power Supply Modulation (PSM) where the device's power supply is pulse width modulated to achieve LED dimming. The IS32LT3126 stability is not affected by operation with PSM. To get better dimming linearity, the recommended PSM frequency can be in the range of 100Hz to 300Hz, (200Hz Typ.) and input capacitor, $C_{VCC}$ , should be low value (0.1 $\mu$ F Typ.) to ensure rapid discharge during PSM low period. #### **CSTOR OPERATION** To keep the IC operating normally during condition of PSM when $V_{\text{CC}}$ goes to zero, $C_{\text{STOR}}$ capacitor provides the keep-alive current needed to power the digital counter and the fault flag circuits. A capacitor value of 2.2 $\mu$ F is recommended. The keep-alive time could be roughly calculated by the following Equation (2): $$t_{alive} = \frac{2.5V \times C_{STOR}}{I_{CST}} \quad (2)$$ ## **ENX PINS OPERATION** The voltage at the ENx pins must be higher than $V_{EN}$ to enable the channel and below ( $V_{EN}$ - $V_{ENHY}$ ) to disable the channel. The ENx pins of the IS32LT3126 can accept a PWM signal to implement LED dimming. LED average current may be computed using the following Equation (3). $$I_{LED} = I_{MAX} \times D_{PWM} \tag{3}$$ $I_{MAX}$ is computed using Equation (1) and $D_{PWM}$ is the duty cycle. To guarantee a reasonably good dimming effect, recommend PWM frequency in the range of 100Hz ~ 1kHz. Driving the ENx pins with a PWM signal can effectively adjust the LED intensity. The PWM signal voltage levels must meet the ENx pins input voltage levels, $V_{EN}$ . Tie them to VCC pin via a $10K\Omega$ resistor when ENx pins are unused; do not leave them floating. #### **UVx PINS OPERATION** The IC has an internal VCC UVLO set at $V_{\text{UVLO}}$ . However, it may be desirable to externally set an UVLO to track the number of LED's used in the string. For PSM dimming application, the higher UVLO will track the PSM off time to a pre-determined VCC level. In addition, it is necessary to prevent false LED open detection due to the LED string losing its headroom voltage, such as when VCC rises up from zero during power up or PSM dimming. The UVx pin can be used to independently set a VCC under voltage lockout threshold via a resistor divider for each channel. Figure 33 UVx Pins Operation This external UVLO threshold voltage can be computed using the following Equation (4): $$V_{CC\_UVLO} = V_{UV} \times \frac{R_1 + R_2}{R_2} \tag{4}$$ Any unused UVLO pin must be tied to VCC pin via a $10k\Omega$ resistor; do not leave it floating. To prevent false open detection, the external UVLO threshold voltage should be set at Equation (5): $$V_{CC\_UVLO} > V_{LED\_MAX} + V_{OCD}$$ (5) Where $V_{\text{LED\_MAX}}$ is the maximum LED string forward voltage on the output channel. #### **STX PINS OPERATION** IS32LT3126 device features single LED short detection using a resistor divider on the STx pins. In the case of any single LED short will result in that the STx pin voltage to drop below the threshold voltage $V_{\text{ST}}$ and remains for $t_{\text{FD}}$ , the FAULTB\_S pin pulls low to report the failure to host and all channels continue sourcing current. If FAULTB\_S pin is tied to FAULTB pin, the FAULTB\_S pin pulls down the FAULTB pin together that turns off the no fault condition channel but keep 4mA sourcing on fault channel for recovery detection. In multiple LEDs per string application, set the detection threshold voltage $V_{\text{DT}}$ into below voltage range: $$(N-1) \times V_{F \text{ max}} < V_{DT} < N \times V_{F \text{ min}}$$ (6) Where, N is the number of LEDs in the string. $V_{F\_max}$ and $V_{F\_min}$ are the maximum and minimum forward voltage of a single LED. Figure 34 STx Pins Operation The detection threshold voltage $V_{DT}$ is calculated by the following Equation (7): $$V_{DT} = V_{ST} \times \frac{R_{ST1} + R_{ST2}}{R_{ST2}} \tag{7}$$ If single LED short detection is unused, the unused STx pin should be tied to its corresponding OUTx pin. # OUTPUT STATE DETECTION AND FAULT DIAGNOSTIC IS32LT3126 offers a fault diagnostic function. Output short to GND/VCC, LED string open/short, ISET pins short/open and over temperature shutdown will trigger this function. An output short to GND or VCC is detected as a fault if the OUTx pin voltage drops below the short detect voltage threshold $V_{\text{SCD}}$ or VCC to OUTx drop voltage is lower than $V_{\text{OCD}}$ and remains below the threshold for $t_{\text{FD}}$ . Then the fault channel will change to source a 4mA current for recovery detection and the other channel will turn off. The FAULTB pin will be pulled low to indicate the fault condition. This state will recover after the fault condition is removed. Figure 35 OUTx Pins Short Operation In the event the LED channel is open circuited, the OUTx pin voltage will go up close to $V_{\rm CC}$ . If VCC to OUTx drop voltage remains below the threshold $V_{\rm OCD}$ for $t_{\rm FD}$ , the fault channel will change to source a 4mA current for recovery detection and the another channel will turn off. The FAULTB pin will be pulled low to indicate the fault condition. The state will recover after the open condition is removed. If the ISETx pin is either short or open, the FAULTB pin will pull low to assert the fault and the both channels will turn off. The state will recover after the fault condition is removed. #### **FAULTB PARALLEL INTERCONNECTION** For LED lighting systems which require the complete lighting system be shut down when a fault is detected, the FAULTB pin can be used in a parallel connection with multiple IS32LT3126 devices as shown in Figure 2. A detected fault output by one device will pull low the FAULTB pins of the other parallel connected devices and simultaneously turn them off. This satisfies the "One-Fail-All-Fail" operating requirement. #### THERMAL ROLLBACK OF OUTPUT CURRENT To protect the IC from damage due to high power dissipation, the temperature of the die is monitored. When the temperature of the die is below the thermal rollback start threshold of 145°C (Typ.), the dual output current maximum is the value set by the selection of $R_{\rm ISETx}.$ When the die temperature is between the thermal rollback start threshold 145°C (Typ.) and the over temperature shutdown threshold 165°C (Typ.), the output current decreases linearly from the maximum value. During the rollback, the FAULTB pin will not assert this as a fault. The rollback is related to R<sub>ISET</sub> value: $$I_{OUT\_RO} = I_{OUT} - \frac{K \times (T_J - 145^{\circ}C)}{R_{ISET}}$$ (8) Where 145°C ≤T<sub>.</sub>≤165°C and K=49. # LUMISSIL MICROSYSTEMS #### THERMAL SHUTDOWN In the event that the die temperature exceeds 165°C, the device will go into shutdown mode. Both channels (OUTx) will turn off. The FAULTB pin will pull low to indicate the fault. At this point, the IC begins to cool off. Any attempt to enable one or both of the channels back to the source condition before the IC cooled to $T_J$ <140°C will be blocked and the IC will not be allowed to restart. The device will not resume operation until the junction temperature goes below 140°C. Table 1 Fault Table | Fault Type | Fault Condition | Fault Channel | Another Channel | FAULTB | FAULTB_S | Recovery | |-----------------------------------------|-------------------------------------------------------------------------------|--------------------------------|-----------------|------------------------|----------|--------------------------------------------------------------------------------------------------------------------| | ISETx open | ISETx pin current close to zero | Off | Off | Low | High | ISETx pin current goes back normal | | ISETx short | ISETx pin voltage close to zero | Off | Off | Low | High | ISETx pin voltage goes back normal | | LED string open (OUTx short to VCC) | (V <sub>CC</sub> -V <sub>OUTx</sub> ) <v<sub>OCD</v<sub> | 4mA for recovery detection | Off | Low | High | $(V_{CC}-V_{OUTx})>(V_{OCD}+V_{OCD\_HY})$ | | LED string short<br>(OUTx short to GND) | V <sub>OUTx</sub> <v<sub>SCD</v<sub> | 4mA for recovery detection | Off | Low | High | V <sub>OUTx</sub> >(V <sub>SCD</sub> +V <sub>SCD_HY</sub> ) | | | STx pin voltage drops<br>below V <sub>ST</sub> | Keep normal s | ourcing | High | Low | $\begin{array}{c} \text{STx pin voltage rises above} \\ \text{(V}_{\text{ST+}}\text{V}_{\text{STHY}}) \end{array}$ | | One LED short | FAULTB_S tied to<br>FAULTB and STx pin<br>voltage drops below V <sub>ST</sub> | 4mA for recovery detection | Off | Pulled low by FAULTB_S | Low | STx pin voltage rises above (V <sub>ST+</sub> V <sub>STHY</sub> ) | | Thermal rollback | T <sub>J</sub> >T <sub>RO</sub> | Output current decreases follo | | High | High | T <sub>J</sub> <t<sub>RO</t<sub> | | Thermal shutdown | T <sub>J</sub> >T <sub>SD</sub> | Off | | Low | High | $T_{J}$ < $(T_{SD}$ - $T_{HY})$ | #### THERMAL CONSIDERATIONS The package thermal resistance, $\theta_{JA}$ , determines the amount of heat that can pass from the silicon die to the surrounding ambient environment. The $\theta_{JA}$ is a measure of the temperature rise created by power dissipation and is usually measured in degree Celsius per watt (°C/W). The junction temperature, $T_{J}$ , can be calculated by the rise of the silicon temperature, $\Delta T$ , the power dissipation, $P_{D}$ , and the package thermal resistance, $\theta_{JA}$ , as in Equation (9) and (10): $$P_D = V_{CC} \times I_{CC} + \sum_{x=1}^{2} (V_{CC} - V_{OUTx}) \times I_{OUTx}$$ (9) and, $$T_J = T_A + \Delta T = T_A + P_D \times \theta_{JA} \tag{10}$$ Where $V_{\text{CC}}$ is the supply voltage, $V_{\text{OUTx}}$ is the OUTx voltage and $T_{\text{A}}$ is the ambient temperature. When operating the chip at high ambient temperatures, or when driving maximum load current, care must be taken to avoid exceeding the package power dissipation limits. The maximum power dissipation can be calculated using the following Equation (11): $$P_{D(MAX)} = \frac{125^{\circ}C - 25^{\circ}C}{\theta_{IA}}$$ (11) So. $$P_{D(MAX)} = \frac{125^{\circ}C - 25^{\circ}C}{46.5^{\circ}C/W} \approx 2.15W$$ Figure 36, show the power derating of the IS32LT3126 on a JEDEC boards (in accordance with JESD 51-5 and JESD 51-7) standing in still air. The thermal resistance is achieved by mounting the IS32LT3126 on a standard FR4 double-sided printed circuit board (PCB) with a copper area of a few square inches on each side of the board under the IS32LT3126. Multiple thermal vias, as shown in Figure 37, help to conduct the heat from the exposed pad of the IS32LT3126 to the copper on each side of the board. The thermal resistance can be reduced by using a metal substrate or by adding a heatsink. Figure 36 Dissipation Curve Figure 37 Board Via Layout For Thermal Dissipation ## **CLASSIFICATION REFLOW PROFILES** | Profile Feature | Pb-Free Assembly | |-------------------------------------------------------------------------------------------|----------------------------------| | Preheat & Soak Temperature min (Tsmin) Temperature max (Tsmax) Time (Tsmin to Tsmax) (ts) | 150°C<br>200°C<br>60-120 seconds | | Average ramp-up rate (Tsmax to Tp) | 3°C/second max. | | Liquidous temperature (TL) Time at liquidous (tL) | 217°C<br>60-150 seconds | | Peak package body temperature (Tp)* | Max 260°C | | Time (tp)** within 5°C of the specified classification temperature (Tc) | Max 30 seconds | | Average ramp-down rate (Tp to Tsmax) | 6°C/second max. | | Time 25°C to peak temperature | 8 minutes max. | Figure 38 Classification Profile ### **PACKAGE INFORMATION** ### eTSSOP-16 ### **RECOMMENDED LAND PATTERN** ### eTSSOP-16 #### Note: - 1. Land pattern complies to IPC-7351. - 2. All dimensions in MM. - 3. This document (including dimensions, notes & specs) is a recommendation based on typical circuit board manufacturing parameters. Since land pattern design depends on many factors unknown (eg. user's board manufacturing specs), user must determine suitability for use. ## **REVISION HISTORY** | Revision | Detail Information | Date | |----------|--------------------------------------|------------| | 0A | Initial release | 2017.09.09 | | 0B | Update curves and detail description | 2018.01.05 | | Α | Release to final version | 2018.04.10 |