# **Cyclone III Device Handbook** # Volume 2 101 Innovation Drive San Jose, CA 95134 www.altera.com © 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. ISO 9001:2008 Registered # **Contents** | Chapter Revision Dates | | |---------------------------------------------|------| | Chapter 1. Cyclone III Device Datasheet | | | Electrical Characteristics | | | Operating Conditions | | | Absolute Maximum Ratings | | | Recommended Operating Conditions | | | DC Characteristics | | | I/O Standard Specifications | | | Power Consumption | | | Switching Characteristics | | | Core Performance Specifications | | | Clock Tree Specifications | | | PLL Specifications | | | Embedded Multiplier Specifications | | | Memory Block Specifications | | | Configuration and JTAG Specifications | | | Periphery Performance | | | High-Speed I/O Specifications | | | External Memory Interface Specifications | | | Duty Cycle Distortion Specifications | | | OCT Calibration Timing Specification | | | IOE Programmable Delay | | | I/O Timing | | | Glossary | | | Document Revision History | 1–32 | | Ohantar O. Orolana III I O Davisa Datashaat | | | Chapter 2. Cyclone III LS Device Datasheet | 2.4 | | Electrical Characteristics | | | Operating Conditions | | | Absolute Maximum Ratings | | | Recommended Operating Conditions | | | DC Characteristics | 2-4 | | I/O Standard Specifications | | | Power Consumption | | | Switching Characteristics | | | Core Performance Specifications | | | Clock Tree Specifications | | | PLL Specifications | | | Embedded Multiplier Specifications | | | Memory Block Specifications | | | Configuration and JTAG Specifications | | | Periphery Performance | | | High-Speed I/O Specification | | | External Memory Interface Specifications | | | Duty Cycle Distortion Specification | | | OCT Calibration Timing Specification | | | IOE Programmable Delay | 2–25 | iv Contents | I/O Timing | 2–26 | |------------------------|------| | Additional Information | | | How to Contact Altera | | The chapters in this document, Cyclone III Device Handbook, were revised on the following dates. Where chapters or groups of chapters are available separately, part numbers are listed. Chapter 1. Cyclone III Device Datasheet Revised: *July* 2012 Part Number: *CIII52001-3.5* Chapter 2. Cyclone III LS Device Datasheet Revised: *July* 2012 Part Number: *CIII5*2002-1.4 vi Chapter Revision Dates # 1. Cyclone III Device Datasheet CIII52001-3.5 This chapter describes the electric characteristics, switching characteristics, and I/O timing for Cyclone<sup>®</sup> III devices. A glossary is also included for your reference. # **Electrical Characteristics** The following sections provide information about the absolute maximum ratings, recommended operating conditions, DC characteristics, and other specifications for Cyclone III devices. # **Operating Conditions** When Cyclone III devices are implemented in a system, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Cyclone III devices, system designers must consider the operating requirements in this document. Cyclone III devices are offered in commercial, industrial, and automotive grades. Commercial devices are offered in –6 (fastest), –7, and –8 speed grades. Industrial and automotive devices are offered only in –7 speed grade. In this chapter, a prefix associated with the operating temperature range is attached to the speed grades; commercial with "C" prefix, industrial with "I" prefix, and automotive with "A" prefix. Commercial devices are therefore indicated as C6, C7, and C8 per respective speed grades. Industrial and automotive devices are indicated as I7 and A7, respectively. ### **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Cyclone III devices. The values are based on experiments conducted with the device and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied at these conditions. Table 1–1 lists the absolute maximum ratings for Cyclone III devices. © 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. Conditions beyond those listed in Table 1–1 cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time has adverse effects on the device. Table 1–1. Cyclone III Devices Absolute Maximum Ratings (1) | Symbol | Parameter | Min | Max | Unit | |----------------------|----------------------------------------------------------------|------|-------|------| | V <sub>CCINT</sub> | Supply voltage for internal logic | -0.5 | 1.8 | V | | V <sub>CCIO</sub> | Supply voltage for output buffers | -0.5 | 3.9 | V | | V <sub>CCA</sub> | Supply voltage (analog) for phase-locked loop (PLL) regulator | -0.5 | 3.75 | V | | V <sub>CCD_PLL</sub> | Supply voltage (digital) for PLL | -0.5 | 1.8 | V | | VI | DC input voltage | -0.5 | 3.95 | V | | I <sub>OUT</sub> | DC output current, per pin | -25 | 40 | mA | | V <sub>ESDHBM</sub> | Electrostatic discharge voltage using the human body model | _ | ±2000 | V | | V <sub>ESDCDM</sub> | Electrostatic discharge voltage using the charged device model | _ | ±500 | V | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | 125 | °C | #### Note to Table 1-1: ### **Maximum Allowed Overshoot or Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in Table 1–2 and undershoot to –2.0 V for a magnitude of currents less than 100 mA and for periods shorter than 20 ns. Table 1–2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage over the lifetime of the device. The maximum allowed overshoot duration is specified as percentage of high-time over the lifetime of the device. <sup>(1)</sup> Supply voltage specifications apply to voltage readings taken at the device pins with respect to ground, not at the power supply. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.2~V can only be at 4.2~V for 10.74% over the lifetime of the device; for device lifetime of 10~V years, this amounts to 10.74/10ths of a year. Table 1–2. Cyclone III Devices Maximum Allowed Overshoot During Transitions over a 10-Year Time Frame $^{(1)}$ | Symbol | Parameter | Condition | Overshoot Duration as % of High Time | Unit | | | | | |----------------|-----------|-------------------------|--------------------------------------|-------------------------|---------|-------------------------|------|---| | | | V <sub>I</sub> = 3.95 V | 100 | % | | | | | | | | V <sub>I</sub> = 4.0 V | 95.67 | % | | | | | | | | V <sub>I</sub> = 4.05 V | 55.24 | % | | | | | | | | V <sub>I</sub> = 4.10 V | 31.97 | % | | | | | | | | V <sub>I</sub> = 4.15 V | 18.52 | % | | | | | | | | | | V <sub>I</sub> = 4.20 V | 10.74 | % | | | | V | AC Input | V <sub>I</sub> = 4.25 V | 6.23 | % | | | | | | V <sub>i</sub> | Voltage | Voltage | Voltage | Voltage | Voltage | V <sub>I</sub> = 4.30 V | 3.62 | % | | | | V <sub>I</sub> = 4.35 V | 2.1 | % | | | | | | | | V <sub>I</sub> = 4.40 V | 1.22 | % | | | | | | | | V <sub>I</sub> = 4.45 V | 0.71 | % | | | | | | | | V <sub>I</sub> = 4.50 V | 0.41 | % | | | | | | | | V <sub>I</sub> = 4.60 V | 0.14 | % | | | | | | | | V <sub>I</sub> = 4.70 V | 0.047 | % | | | | | ### Note to Table 1-2: Figure 1–1 shows the methodology to determine the overshoot duration. Figure 1-1. Cyclone III Devices Overshoot Duration July 2012 Altera Corporation <sup>(1)</sup> Figure 1–1 shows the methodology to determine the overshoot duration. In the example in Figure 1–1, overshoot voltage is shown in red and is present on the input pin of the Cyclone III device at over 4.1 V but below 4.2 V. From Table 1–1, for an overshoot of 4.1 V, the percentage of high time for the overshoot can be as high as 31.97% over a 10-year period. Percentage of high time is calculated as ([delta T]/T) × 100. This 10-year period assumes the device is always turned on with 100% I/O toggle rate and 50% duty cycle signal. For lower I/O toggle rates and situations in which the device is in an idle state, lifetimes are increased. # **Recommended Operating Conditions** This section lists the functional operation limits for AC and DC parameters for Cyclone III devices. The steady-state voltage and current values expected from Cyclone III devices are provided in Table 1–3. All supplies must be strictly monotonic without plateaus. Table 1-3. Cyclone III Devices Recommended Operating Conditions (1), (2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|----------------------------------------------------------------|-----------------------------------|-------|-----|-------------------|------| | V <sub>CCINT</sub> (3) | Supply voltage for internal logic | _ | 1.15 | 1.2 | 1.25 | V | | | Supply voltage for output buffers, 3.3-V operation | _ | 3.135 | 3.3 | 3.465 | V | | | Supply voltage for output buffers, 3.0-V operation | _ | 2.85 | 3 | 3.15 | V | | V <sub>CCIO</sub> (3), (4) | Supply voltage for output buffers, 2.5-V operation | _ | 2.375 | 2.5 | 2.625 | V | | VCCIO (5), (1) | Supply voltage for output buffers, 1.8-V operation | _ | 1.71 | 1.8 | 1.89 | V | | | Supply voltage for output buffers, 1.5-V operation | _ | 1.425 | 1.5 | 1.575 | V | | | Supply voltage for output buffers, 1.2-V operation | _ | 1.14 | 1.2 | 1.26 | V | | V <sub>CCA</sub> (3) | Supply (analog) voltage for PLL regulator | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_PLL</sub> (3) | Supply (digital) voltage for PLL | _ | 1.15 | 1.2 | 1.25 | V | | V <sub>I</sub> | Input voltage | _ | -0.5 | | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | ٧ | | | | For commercial use | 0 | _ | 85 | °C | | т | Operating junction temperature | For industrial use | -40 | | 100 | °C | | $T_J$ | Operating junction temperature | For extended temperature | -40 | _ | 125 | °C | | | | For automotive use | -40 | _ | 125 | °C | | t <sub>RAMP</sub> | Power supply ramp time | Standard power-on reset (POR) (5) | 50 μs | _ | 50 ms | _ | | TUMINI | | Fast POR (6) | 50 μs | _ | 3 ms | _ | | I <sub>Diode</sub> | Magnitude of DC current across<br>PCI-clamp diode when enabled | _ | _ | _ | 10 | mA | #### Notes to Table 1-3: <sup>(1)</sup> V<sub>CCIO</sub> for all I/O banks must be powered up during device operation. All V<sub>CCA</sub> pins must be powered to 2.5 V (even when PLLs are not used), and must be powered up and powered down at the same time. <sup>(2)</sup> $V_{\text{CCD\_PLL}}$ must always be connected to $V_{\text{CCINT}}$ through a decoupling capacitor and ferrite bead. <sup>(3)</sup> The V<sub>CC</sub> must rise monotonically. <sup>(4)</sup> All input buffers are powered by the $V_{\text{CCIO}}$ supply. <sup>(5)</sup> POR time for Standard POR ranges between 50–200 ms. Each individual power supply should reach the recommended operating range within 50 ms <sup>(6)</sup> POR time for Fast POR ranges between 3-9 ms. Each individual power supply should reach the recommended operating range within 3 ms. ### **DC** Characteristics This section lists the I/O leakage current, pin capacitance, on-chip termination (OCT) tolerance, and bus hold specifications for Cyclone III devices. ### **Supply Current** Standby current is the current the device draws after the device is configured with no inputs or outputs toggling and no activity in the device. Use the Excel-based early power estimator (EPE) to get the supply current estimates for your design because these currents vary largely with the resources used. Table 1–4 lists I/O pin leakage current for Cyclone III devices. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Table 1–4. Cyclone III Devices I/O Pin Leakage Current (1), (2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-----------------------------------|--------------------------------------------|-----|-----|-----|------| | I <sub>I</sub> | Input pin leakage current | $V_I = 0 V \text{ to } V_{CCIOMAX}$ | -10 | _ | 10 | μΑ | | I <sub>OZ</sub> | Tristated I/O pin leakage current | $V_0 = 0 \text{ V to } V_{\text{CCIOMAX}}$ | -10 | _ | 10 | μА | #### Notes to Table 1-4: - This value is specified for normal device operation. The value varies during device power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 3.0, 2.5, 1.8, 1.5, and 1.2 V). - (2) $10 \mu A$ I/O leakage current limit is applicable when the internal clamping diode is off. A higher current can be the observed when the diode is on. ### **Bus Hold** Bus hold retains the last valid logic state after the source driving it either enters the high impedance state or is removed. Each I/O pin has an option to enable bus hold in user mode. Bus hold is always disabled in configuration mode. Table 1–5 lists bus hold specifications for Cyclone III devices. Table 1–5. Cyclone III Devices Bus Hold Parameter (Part 1 of 2) (1) | | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | |--------------------------------------------|------------------------------------------------|-----|-----------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | Parameter | Condition | 1 | .2 | 1 | .5 | 1 | .8 | 2 | .5 | 3 | .0 | 3 | .3 | Unit | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold<br>low,<br>sustaining<br>current | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 8 | _ | 12 | _ | 30 | _ | 50 | _ | 70 | _ | 70 | _ | μА | | Bus-hold<br>high,<br>sustaining<br>current | V <sub>IN</sub> < V <sub>IL</sub><br>(minimum) | -8 | _ | -12 | _ | -30 | _ | -50 | _ | -70 | _ | -70 | _ | μА | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | | |------------------------------------------|-------------------------------------------|-----------------------|------|-----|------|-----|------|-----|------|-----|------|-----|------|------| | Parameter | Condition | 1 | .2 | 1 | .5 | 1 | .8 | 2 | .5 | 3 | .0 | 3 | .3 | Unit | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold<br>low,<br>overdrive<br>current | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 125 | _ | 175 | _ | 200 | _ | 300 | — | 500 | _ | 500 | μА | | Bus-hold<br>high,<br>overdrive | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -125 | _ | -175 | _ | -200 | _ | -300 | _ | -500 | _ | -500 | μΑ | Table 1–5. Cyclone III Devices Bus Hold Parameter (Part 2 of 2) (1) ### Note to Table 1-5: current Bus-hold trip point (1) The bus-hold trip points are based on calculated input voltages from the JEDEC standard. 0.9 0.375 1.125 0.68 0.3 ## **OCT Specifications** Table 1–6 lists the variation of OCT without calibration across process, temperature, and voltage. 1.07 0.7 1.7 8.0 2 0.8 2 ٧ Table 1–6. Cyclone III Devices Series OCT without Calibration Specifications | | | Resist | | | |--------------------------------|-----------------------|-------------------|----------------------------------|------| | Description | V <sub>CCIO</sub> (V) | Commercial<br>Max | Industrial and Automotive<br>Max | Unit | | | 3.0 | ±30 | ±40 | % | | Ocales OOT williams | 2.5 | ±30 | ±40 | % | | Series OCT without calibration | 1.8 | +40 | ±50 | % | | Cambration | 1.5 | +50 | ±50 | % | | | 1.2 | +50 | ±50 | % | OCT calibration is automatically performed at device power-up for OCT enabled I/Os. Table 1–7 lists the OCT calibration accuracy at device power-up. Table 1-7. Cyclone III Devices Series OCT with Calibration at Device Power-Up Specifications | | | Calibr | Calibration Accuracy | | | | | |-----------------------|-----------------------|----------------|----------------------------------|------|--|--|--| | Description | V <sub>CCIO</sub> (V) | Commercial Max | Industrial and Automotive<br>Max | Unit | | | | | | 3.0 | ±10 | ±10 | % | | | | | Series OCT with | 2.5 | ±10 | ±10 | % | | | | | calibration at device | 1.8 | ±10 | ±10 | % | | | | | power-up | 1.5 | ±10 | ±10 | % | | | | | | 1.2 | ±10 | ±10 | % | | | | The OCT resistance may vary with the variation of temperature and voltage after calibration at device power-up. Use Table 1–8 and Equation 1–1 to determine the final OCT resistance considering the variations after calibration at device power-up. Table 1–8 lists the change percentage of the OCT resistance with voltage and temperature. Table 1–8. Cyclone III Devices OCT Variation After Calibration at Device Power-Up | Nominal Voltage | dR/dT (%/°C) | dR/dV (%/mV) | |-----------------|--------------|--------------| | 3.0 | 0.262 | -0.026 | | 2.5 | 0.234 | -0.039 | | 1.8 | 0.219 | -0.086 | | 1.5 | 0.199 | -0.136 | | 1.2 | 0.161 | -0.288 | ## Equation 1–1. (1), (2), (3), (4), (5), (6) $$\begin{split} \Delta R_V &= (V_2 - V_1) \times 1000 \times dR/dV \ ^{(7)} \\ \Delta R_T &= (T_2 - T_1) \times dR/dT \ ^{(8)} \\ \text{For } \Delta R_x &< 0; \ MF_x = 1/\left(|\Delta R_x|/100 + 1\right) \ ^{(9)} \\ \text{For } \Delta R_x &> 0; \ MF_x = \Delta R_x/100 + 1 \ ^{(10)} \\ MF &= MF_V \times MF_T \ ^{(11)} \\ R_{final} &= R_{initial} \times MF \ ^{(12)} \end{split}$$ ### Notes to Equation 1-1: - (1) T<sub>2</sub> is the final temperature. - (2) $T_1$ is the initial temperature. - (3) MF is multiplication factor. - (4) R<sub>final</sub> is final resistance. - (5) R<sub>initial</sub> is initial resistance. - (6) Subscript $\times$ refers to both $_{V}$ and $_{T}$ . - (7) $\Delta R_V$ is variation of resistance with voltage. - (8) $\Delta R_T$ is variation of resistance with temperature. - (9) dR/dT is the change percentage of resistance with temperature after calibration at device power-up. - (10) dR/dV is the change percentage of resistance with voltage after calibration at device power-up. - (11) V<sub>2</sub> is final voltage. - (12) $V_1$ is the initial voltage. **Electrical Characteristics** Example 1–1 shows you the example to calculate the change of 50 $\Omega$ I/O impedance from 25°C at 3.0 V to 85°C at 3.15 V: ### Example 1-1. $$\Delta R_V = (3.15 - 3) \times 1000 \times -0.026 = -3.83$$ $$\Delta R_T = (85 - 25) \times 0.262 = 15.72$$ Because $\Delta R_V$ is negative, $$MF_V = 1 / (3.83/100 + 1) = 0.963$$ Because $\Delta R_T$ is positive, $$MF_T = 15.72/100 + 1 = 1.157$$ $$MF = 0.963 \times 1.157 = 1.114$$ $$R_{final} = 50 \times 1.114 = 55.71 \Omega$$ ### **Pin Capacitance** Table 1–9 lists the pin capacitance for Cyclone III devices. Table 1-9. Cyclone III Devices Pin Capacitance | Symbol | Parameter | Typical –<br>QFP | Typical –<br>FBGA | Unit | |---------------------|----------------------------------------------------------------------------------------------------------------------|------------------|-------------------|------| | C <sub>IOTB</sub> | Input capacitance on top/bottom I/O pins | 7 | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on left/right I/O pins | 7 | 5 | pF | | C <sub>LVDSLR</sub> | Input capacitance on left/right I/O pins with dedicated LVDS output | 8 | 7 | pF | | C <sub>VREFLR</sub> | Input capacitance on left/right dual-purpose $\ensuremath{\mathtt{VREF}}$ pin when used as $V_{REF}$ or user I/O pin | 21 | 21 | pF | | C <sub>VREFTB</sub> | Input capacitance on top/bottom dual-purpose ${\tt VREF}$ pin when used as $V_{\tt REF}$ or user I/O pin | 23 (2) | 23 (2) | pF | | C <sub>CLKTB</sub> | Input capacitance on top/bottom dedicated clock input pins | 7 | 6 | pF | | C <sub>CLKLR</sub> | Input capacitance on left/right dedicated clock input pins | 6 | 5 | pF | ### Notes to Table 1-9: - (1) When VREF pin is used as regular input or output, a reduced performance of toggle rate and $t_{CO}$ is expected due to higher pin capacitance. - (2) $C_{VREFTB}$ for EP3C25 is 30 pF. ## **Internal Weak Pull-Up and Weak Pull-Down Resistor** Table 1–10 lists the weak pull-up and pull-down resistor values for Cyclone III devices. Table 1–10. Cyclone III Devices Internal Weak Pull-Up and Weak Pull-Down Resistor (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------------------------|---------------------------------------------------|-----|-----|-----|------| | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (2), (3) | 7 | 25 | 41 | kΩ | | | Value of I/O pin pull-up resistor before | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (2), (3) | 7 | 28 | 47 | kΩ | | D | and during configuration, as well as | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (2), (3) | 8 | 35 | 61 | kΩ | | R_ <sub>PU</sub> | user mode if the programmable | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (2), (3) | 10 | 57 | 108 | kΩ | | | pull-up resistor option is enabled | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (2), (3) | 13 | 82 | 163 | kΩ | | | | $V_{CCIO} = 1.2 \text{ V} \pm 5\%$ (2), (3) | 19 | 143 | 351 | kΩ | | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ <sup>(4)</sup> | 6 | 19 | 30 | kΩ | | | Value of I/O alternation | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ <sup>(4)</sup> | 6 | 22 | 36 | kΩ | | $R_{\_PD}$ | Value of I/O pin pull-down resistor before and during configuration | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (4) | 6 | 25 | 43 | kΩ | | | Soloro and daming sollingulation | V <sub>CCIO</sub> = 1.8 V ± 5% <sup>(4)</sup> | 7 | 35 | 71 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (4) | 8 | 50 | 112 | kΩ | #### Notes to Table 1-10: - (1) All I/O pins have an option to enable weak pull-up except configuration, test, and JTAG pin. Weak pull-down feature is only available for JTAG - (2) Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{CCIO}$ . - $\begin{array}{ll} \text{(3)} & \text{R}_{\text{PU}} = (\text{V}_{\text{CCIO}} \text{V}_{\text{I}})/\text{I}_{\text{R}_{\text{PU}}} \\ & \text{Minimum condition:} -40^{\circ}\text{C}; \text{ V}_{\text{CCIO}} = \text{V}_{\text{CC}} + 5\% \text{ , V}_{\text{I}} = \text{V}_{\text{CC}} + 5\% 50 \text{ mV}; \\ & \text{Typical condition:} 25^{\circ}\text{C}; \text{ V}_{\text{CCIO}} = \text{V}_{\text{CC}}, \text{V}_{\text{I}} = 0 \text{ V}; \\ & \text{Maximum condition:} 125^{\circ}\text{C}; \text{ V}_{\text{CCIO}} = \text{V}_{\text{CC}} 5\% \text{ , V}_{\text{I}} = 0 \text{ V}; \text{ in which V}_{\text{I}} \text{ refers to the input voltage at the I/O pin.} \\ \end{array}$ $\begin{array}{ll} \text{(4)} & R_{\text{PD}} = V_{\text{I}}/I_{R_{\text{PD}}} \\ & \text{Minimum condition: } -40^{\circ}\text{C; } V_{\text{CCIO}} = V_{\text{CC}} + 5\% \text{, } V_{\text{I}} = 50 \text{ mV;} \\ & \text{Typical condition: } 25^{\circ}\text{C; } V_{\text{CCIO}} = V_{\text{CC}}, V_{\text{I}} = V_{\text{CC}} - 5\%; \\ & \text{Maximum condition: } 125^{\circ}\text{C; } V_{\text{CCIO}} = V_{\text{CC}} - 5\%, V_{\text{I}} = V_{\text{CC}} - 5\%; \text{ in which } V_{\text{I}} \text{ refers to the input voltage at the I/O pin.} \\ \end{array}$ ### **Hot Socketing** Table 1–11 lists the hot-socketing specifications for Cyclone III devices. Table 1-11. Cyclone III Devices Hot-Socketing Specifications | Symbol | Parameter | Maximum | |------------------------|------------------------|---------------------| | I <sub>IOPIN(DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN(AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | ### Note to Table 1-11: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, |IIOPIN| = Cdv/dt, in which C is I/O pin capacitance and dv/dt is the slew rate. July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 ### **Schmitt Trigger Input** Cyclone III devices support Schmitt trigger input on TDI, TMS, TCK, nSTATUS, nCONFIG, nCE, CONF\_DONE, and DCLK pins. A Schmitt trigger feature introduces hysteresis to the input signal for improved noise immunity, especially for signal with slow edge rate. Table 1–12 lists the hysteresis specifications across supported $V_{\rm CCIO}$ range for Schmitt trigger inputs in Cyclone III devices. Table 1-12. Hysteresis Specifications for Schmitt Trigger Input in Cyclone III Devices | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |----------------------|--------------------------------|----------------------------|---------|---------|---------|------| | | | $V_{CCIO} = 3.3 \text{ V}$ | 200 | _ | _ | mV | | l <sub>M</sub> | Hysteresis for Schmitt trigger | V <sub>CCIO</sub> = 2.5 V | 200 | _ | _ | mV | | V <sub>SCHMITT</sub> | input | V <sub>CCIO</sub> = 1.8 V | 140 | _ | _ | mV | | | | V <sub>CCIO</sub> = 1.5 V | 110 | _ | _ | mV | ## I/O Standard Specifications The following tables list input voltage sensitivities ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Cyclone III devices. Table 1–13 through Table 1–18 provide the I/O standard specifications for Cyclone III devices. Table 1–13. Cyclone III Devices Single-Ended I/O Standard Specifications (1), (2) | I/O Stondord | | V <sub>CCIO</sub> (V | | V | <sub>IL</sub> (V) | V | 7 <sub>IH</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |----------------------------|-------|----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | (mA) | | 3.3-V LVTTL (3) | 3.135 | 3.3 | 3.465 | _ | 0.8 | 1.7 | 3.6 | 0.45 | 2.4 | 4 | -4 | | 3.3-V LVCMOS (3) | 3.135 | 3.3 | 3.465 | | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 2 | -2 | | 3.0-V LVTTL (3) | 2.85 | 3.0 | 3.15 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.45 | 2.4 | 4 | -4 | | 3.0-V LVCMOS (3) | 2.85 | 3.0 | 3.15 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5-V LVTTL and LVCMOS (3) | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2.0 | 1 | -1 | | 1.8-V LVTTL and LVCMOS | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | 2.25 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5-V LVCMOS | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2-V LVCMOS | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 3.0-V PCI | 2.85 | 3.0 | 3.15 | _ | 0.3 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 * V <sub>CCIO</sub> | 0.9 * V <sub>CCIO</sub> | 1.5 | -0.5 | | 3.0-V PCI-X | 2.85 | 3.0 | 3.15 | _ | 0.35*<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 * V <sub>CCIO</sub> | 0.9 * V <sub>CCIO</sub> | 1.5 | -0.5 | ### Notes to Table 1-13: <sup>(1)</sup> For voltage referenced receiver input waveform and explanation of terms used in Table 1–13, refer to "Single-ended Voltage referenced I/O Standard" in "Glossary" on page 1–27. <sup>(2)</sup> AC load CL = 10 pF. <sup>(3)</sup> For more detail about interfacing Cyclone III devices with 3.3/3.0/2.5-V LVTTL/LVCMOS I/O standards, refer to AN 447: Interfacing Cyclone III Devices with 3.3/3.0/2.5-V LVTTL and LVCMOS I/O Systems. Table 1–14. Cyclone III Devices Single-Ended SSTL and HSTL I/O Reference Voltage Specifications (1) | 1/0 | Chandand | | ) | | V <sub>REF</sub> (V) | | V <sub>TT</sub> (V) <sup>(2)</sup> | | | | | |------------------------|----------|-----|-------|--------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|------------------------------------|----------------------------|-------------------------|--|--| | Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 1.19 | 1.25 | 1.31 | V <sub>REF</sub> –<br>0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | | | SSTL-18<br>Class I, II | 1.7 | 1.8 | 1.9 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> –<br>0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | 0.85 | 0.9 | 0.95 | | | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.71 | 0.75 | 0.79 | 0.71 | 0.75 | 0.79 | | | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.48 * V <sub>CCIO</sub> (3)<br>0.47 * V <sub>CCIO</sub> (4) | 0.5 * V <sub>CCIO</sub> (3)<br>0.5 * V <sub>CCIO</sub> (4) | 0.52 * V <sub>CCIO</sub> (3)<br>0.53 * V <sub>CCIO</sub> (4) | | 0.5 *<br>V <sub>CCIO</sub> | _ | | | ### Notes to Table 1-14: - (1) For an explanation of terms used in Table 1–14, refer to "Glossary" on page 1–27. - (2) $V_{TT}$ of transmitting device must track $V_{REF}$ of the receiving device. - (3) Value shown refers to DC input reference voltage, $V_{REF(DC)}$ . - (4) Value shown refers to AC input reference voltage, $V_{REF(AC)}$ . Table 1–15. Cyclone III Devices Single-Ended SSTL and HSTL I/O Standards Signal Specifications | I/O | V <sub>IL(</sub> | <sub>DC)</sub> (V) | VIII | <sub>I(DC)</sub> (V) | V <sub>IL(</sub> | <sub>AC)</sub> (V) | V <sub>IH</sub> | <sub>(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |---------------------|------------------|----------------------------|--------------------------|--------------------------|------------------|----------------------------|-------------------------|--------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Max | Min | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mÄ) | | SSTL-2<br>Class I | _ | V <sub>REF</sub> –<br>0.18 | V <sub>REF</sub> + 0.18 | _ | _ | V <sub>REF</sub> – 0.35 | V <sub>REF</sub> + 0.35 | _ | V <sub>ττ</sub> –<br>0.57 | V <sub>TT</sub> + 0.57 | 8.1 | -8.1 | | SSTL-2<br>Class II | | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | _ | | V <sub>REF</sub> – 0.35 | V <sub>REF</sub> + 0.35 | _ | V <sub>TT</sub> – 0.76 | V <sub>TT</sub> + 0.76 | 16.4 | -16.4 | | SSTL-18<br>Class I | | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | _ | | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | _ | V <sub>TT</sub> – 0.475 | V <sub>TT</sub> + 0.475 | 6.7 | -6.7 | | SSTL-18<br>Class II | | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | _ | | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | _ | 0.28 | V <sub>CCIO</sub> - 0.28 | 13.4 | -13.4 | | HSTL-18<br>Class I | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-18<br>Class II | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | -0.24 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.24 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> –<br>0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | -0.24 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.24 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 14 | -14 | Cyclone III Device Handbook Volume 2 For more illustrations of receiver input and transmitter output waveforms, and for other differential I/O standards, refer to the *High-Speed Differential Interfaces in Cyclone III Devices* chapter. Table 1–16. Cyclone III Devices Differential SSTL I/O Standard Specifications (1) | I/O Standard | V | <sub>CCIO</sub> (V | ") | V <sub>Swing(DC)</sub> (V) | | V <sub>x(</sub> , | V <sub>x(AC)</sub> (V) | | | ng(AC)<br><b>/</b> ) | V <sub>OX(AC)</sub> (V) | | | | |------------------------|-------|--------------------|-------|----------------------------|-------------------|---------------------------------|------------------------|---------------------------------|-----|----------------------|---------------------------------|-----|---------------------------------|--| | | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | Min | Тур | Max | | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.36 | V <sub>CCIO</sub> | V <sub>CCIO</sub> /2 - 0.2 | _ | V <sub>CCIO</sub> /2<br>+ 0.2 | 0.7 | V <sub>CCI</sub> | V <sub>CCIO</sub> /2 -<br>0.125 | _ | V <sub>CCIO</sub> /2<br>+ 0.125 | | | SSTL-18<br>Class I, II | 1.7 | 1.8 | 1.90 | 0.25 | V <sub>CCIO</sub> | V <sub>CCIO</sub> /2 -<br>0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5 | V <sub>CCI</sub> | V <sub>CCIO</sub> /2 - 0.125 | | V <sub>CCIO</sub> /2<br>+ 0.125 | | #### Note to Table 1-16: Table 1–17. Cyclone III Devices Differential HSTL I/O Standard Specifications (1) | | V <sub>CCIO</sub> (V) | | | V <sub>DIF(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V) | | | | <sub>(AC)</sub> (V) | |------------------------|-----------------------|-----|-------|--------------------------|-------------------|--------------------------|-----|-----------------------------|-----------------------------|-----|-----------------------------|---------|-----------------------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Mi<br>n | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.85 | _ | 0.95 | 0.85 | _ | 0.95 | 0.4 | | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.71 | _ | 0.79 | 0.71 | | 0.79 | 0.4 | | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> | 0.48 * V <sub>CCIO</sub> | | 0.52 *<br>V <sub>CCIO</sub> | 0.48 *<br>V <sub>CCIO</sub> | _ | 0.52 *<br>V <sub>CCIO</sub> | 0.3 | 0.48 *<br>V <sub>CCIO</sub> | ### Note to Table 1-17: Table 1–18. Cyclone III Devices Differential I/O Standard Specifications (1) (Part 1 of 2) | 1/0 | , | / <sub>CCIO</sub> (V | 7) | V <sub>ID</sub> ( | mV) | | V <sub>IcM</sub> (V) <sup>(2)</sup> | | Vo | <sub>D</sub> (mV) | (3) | V | 'os (V) | (3) | |--------------------------------|-------|----------------------|-------|-------------------|-----|------|---------------------------------------------------------------------------------------------------|------|-----|-------------------|-----|-------|---------|-------| | Standard | Min | Тур | Max | Min | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | LVDEOL | | | | | | 0.05 | $D_{MAX} \leq 500 \; Mbps$ | 1.80 | | | | | | | | LVPECL<br>(Row I/Os) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{l} 500 \; \text{Mbps} \leq D_{\text{MAX}} \\ \leq 700 \; \text{Mbps} \end{array}$ | 1.80 | _ | _ | _ | _ | _ | _ | | | | | | | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | | | | | | | | LVDEOL | | | | | | 0.05 | $D_{MAX} \leq 500 \text{ Mbps}$ | 1.80 | | | | | | | | LVPECL<br>(Column<br>I/Os) (4) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{l} 500 \; \text{Mbps} \leq D_{\text{MAX}} \\ \leq 700 \; \text{Mbps} \end{array}$ | 1.80 | _ | _ | _ | _ | _ | _ | | 1,00, | | | | | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | | | | | | | | | | | | | | 0.05 | $D_{MAX} \leq 500 \; Mbps$ | 1.80 | | | | | | | | LVDS (Row<br>I/Os) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{l} 500 \; \text{Mbps} \leq D_{\text{MAX}} \\ \leq 700 \; \text{Mbps} \end{array}$ | 1.80 | 247 | _ | 600 | 1.125 | 1.25 | 1.375 | | | | | | | | 1.05 | $D_{MAX} > 700 \text{ Mbps}$ | 1.55 | | | | | | | <sup>(1)</sup> Differential SSTL requires a $V_{REF}$ input. <sup>(1)</sup> Differential HSTL requires a V<sub>REF</sub> input. Table 1–18. Cyclone III Devices Differential I/O Standard Specifications (1) (Part 2 of 2) | I/O | , | / <sub>CCIO</sub> (V | 7) | V <sub>ID</sub> ( | mV) | | V <sub>IcM</sub> (V) <sup>(2)</sup> | | | V <sub>OD</sub> (mV) <sup>(3)</sup> | | | V <sub>0S</sub> (V) <sup>(3)</sup> | | | |---------------------------------------------------|-------|----------------------|-------|-------------------|-----|------|-----------------------------------------------------------------------------|------|-----|-------------------------------------|-----|-------|------------------------------------|-------|--| | Standard | Min | Тур | Max | Min | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | | LVDS | | | | | | 0.05 | $D_{MAX} \leq 500 \; Mbps$ | 1.80 | | | | | | | | | (Column<br>I/Os) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{l} 500 \; Mbps \leq D_{MAX} \\ \leq 700 \; Mbps \end{array}$ | 1.80 | 247 | _ | 600 | 1.125 | 1.25 | 1.375 | | | 1,00) | | | | | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | | | | | | | | | BLVDS<br>(Row I/Os) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | BLVDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | mini-LVDS<br>(Row I/Os) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 300 | _ | 600 | 1.0 | 1.2 | 1.4 | | | mini-LVDS<br>(Column<br>I/Os) (6) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 300 | _ | 600 | 1.0 | 1.2 | 1.4 | | | RSDS <sup>®</sup><br>(Row<br>I/Os) <sup>(6)</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | | RSDS<br>(Column<br>I/Os) (6) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | | PPDS®<br>(Row I/Os) | 2.375 | 2.5 | 2.625 | | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | | | PPDS<br>(Column<br>I/Os) (6) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | | ### Notes to Table 1-18: - (1) For an explanation of terms used in Table 1–18, refer to "Transmitter Output Waveform" in "Glossary" on page 1–27. - (2) $V_{IN}$ range: $0 \text{ V} \leq V_{IN} \leq 1.85 \text{ V}.$ - (3) $R_L$ range: $90 \le R_L \le 110 \Omega$ . - $\hbox{ (4)} \quad \hbox{LVPECL input standard is only supported at clock input. Output standard is not supported.} \\$ - (5) No fixed $V_{IN}$ , $V_{OD}$ , and $V_{OS}$ specifications for BLVDS. They are dependent on the system topology. - (6) Mini-LVDS, RSDS, and PPDS standards are only supported at the output pins for Cyclone III devices. July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 # **Power Consumption** You can use the following methods to estimate power for a design: - the Excel-based EPE. - the Quartus II PowerPlay power analyzer feature. The interactive Excel-based EPE is used prior to designing the device to get a magnitude estimate of the device power. The Quartus II PowerPlay power analyzer provides better quality estimates based on the specifics of the design after place-and-route is complete. The PowerPlay power analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities which, combined with detailed circuit models, can yield very accurate power estimates. For more information about power estimation tools, refer to the *Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in volume 3 of the *Quartus II Handbook*. # **Switching Characteristics** This section provides the performance characteristics of the core and periphery blocks for Cyclone III devices. All data is final and is based on actual silicon characterization and testing. These numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. # **Core Performance Specifications** # **Clock Tree Specifications** Table 1–19 lists the clock tree specifications for Cyclone III devices. Table 1–19. Cyclone III Devices Clock Tree Performance | Dovice | | Performance | | | | | | | | |---------|-----|-------------|-----|------|--|--|--|--|--| | Device | C6 | <b>C</b> 7 | C8 | Unit | | | | | | | EP3C5 | 500 | 437.5 | 402 | MHz | | | | | | | EP3C10 | 500 | 437.5 | 402 | MHz | | | | | | | EP3C16 | 500 | 437.5 | 402 | MHz | | | | | | | EP3C25 | 500 | 437.5 | 402 | MHz | | | | | | | EP3C40 | 500 | 437.5 | 402 | MHz | | | | | | | EP3C55 | 500 | 437.5 | 402 | MHz | | | | | | | EP3C80 | 500 | 437.5 | 402 | MHz | | | | | | | EP3C120 | (1) | 437.5 | 402 | MHz | | | | | | ### Note to Table 1-19: (1) EP3C120 offered in C7, C8, and I7 grades only. # **PLL Specifications** Table 1–20 describes the PLL specifications for Cyclone III devices when operating in the commercial junction temperature range (0°C to 85°C), the industrial junction temperature range (-40°C to 100°C), and the automotive junction temperature range (–40°Cto 125°C). For more information about PLL block, refer to "PLL Block" in "Glossary" on page 1–27. Table 1–20. Cyclone III Devices PLL Specifications (1) (Part 1 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-------|-------------------| | f <sub>IN</sub> (2) | Input clock frequency | 5 | _ | 472.5 | MHz | | f <sub>INPFD</sub> | PFD input frequency | 5 | _ | 325 | MHz | | f <sub>VCO</sub> (3) | PLL internal VCO operating range | 600 | _ | 1300 | MHz | | f <sub>INDUTY</sub> | Input clock duty cycle | 40 | _ | 60 | % | | + (4) | Input clock cycle-to-cycle jitter for F <sub>INPFD</sub> ≥ 100 MHz | _ | _ | 0.15 | UI | | t <sub>INJITTER_CCJ</sub> (4) | Input clock cycle-to-cycle jitter for F <sub>INPFD</sub> < 100 MHz | _ | _ | ±750 | ps | | $f_{OUT\_EXT}$ (external clock output) | PLL output frequency | _ | _ | 472.5 | MHz | | | PLL output frequency (-6 speed grade) | _ | _ | 472.5 | MHz | | f <sub>OUT</sub> (to global clock) | PLL output frequency (-7 speed grade) | _ | _ | 450 | MHz | | | PLL output frequency (-8 speed grade) | _ | _ | 402.5 | MHz | | t <sub>оитриту</sub> | Duty cycle for external clock output (when set to 50%) | 45 | 50 | 55 | % | | t <sub>LOCK</sub> | Time required to lock from end of device configuration | | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover, reconfiguring any non-post-scale counters/delays or areset is deasserted) | _ | _ | 1 | ms | | toutjitter_period_dedclk (5) | Dedicated clock output period jitter $F_{OUT} \ge 100 \text{ MHz}$ | _ | _ | 300 | ps | | | F <sub>OUT</sub> < 100 MHz | | _ | 30 | mUI | | toutjitter ccj dedclk <sup>(5)</sup> | Dedicated clock output cycle-to-cycle jitter F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 300 | ps | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 30 | mUI | | toutjitter period 10 <sup>(5)</sup> | Regular I/O period jitter $F_{OUT} \ge 100 \text{ MHz}$ | _ | _ | 650 | ps | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 75 | mUI | | toutjitter ccj io <sup>(5)</sup> | Regular I/O cycle-to-cycle jitter<br>F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 650 | ps | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 75 | mUI | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on areset signal. | 10 | _ | _ | ns | | tconfigple | Time required to reconfigure scan chains for PLLs | _ | 3.5 <sup>(6)</sup> | _ | SCANCLK<br>cycles | July 2012 Altera Corporation Cyclone III Device Handbook Table 1–20. Cyclone III Devices PLL Specifications (1) (Part 2 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------|-------------------|-----|-----|-----|------| | f <sub>SCANCLK</sub> | scanclk frequency | | | 100 | MHz | #### Notes to Table 1-20: - (1) V<sub>CCD PLL</sub> should always be connected to V<sub>CCINT</sub> through decoupling capacitor and ferrite bead. - (2) This parameter is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard. - (3) The $V_{CO}$ frequency reported by the Quartus II software in the PLL summary section of the compilation report takes into consideration the $V_{CO}$ post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the $f_{VCO}$ specification. - (4) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source, which is less than 200 ps. - (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. - (6) With 100 MHz scanclk frequency. # **Embedded Multiplier Specifications** Table 1–21 describes the embedded multiplier specifications for Cyclone III devices. Table 1–21. Cyclone III Devices Embedded Multiplier Specifications | Mode | Resources Used | | II:A | | | |---------------------------|-----------------------|-----|------------|-----|------| | Mode | Number of Multipliers | C6 | C7, I7, A7 | C8 | Unit | | 9 × 9-bit<br>multiplier | 1 | 340 | 300 | 260 | MHz | | 18 × 18-bit<br>multiplier | 1 | 287 | 250 | 200 | MHz | # **Memory Block Specifications** Table 1–22 describes the M9K memory block specifications for Cyclone III devices. Table 1–22. Cyclone III Devices Memory Block Performance Specifications | | | Resour | ces Used | Performance | | | | | | |-------------|------------------------------------|--------|---------------|-------------|------------|-----|------|--|--| | Memory | Mode | LEs | M9K<br>Memory | C6 | C7, I7, A7 | C8 | Unit | | | | | FIFO 256 × 36 | 47 | 1 | 315 | 274 | 238 | MHz | | | | M9K Block | Single-port 256 × 36 | 0 | 1 | 315 | 274 | 238 | MHz | | | | INISK DIOCK | Simple dual-port 256 × 36 CLK | 0 | 1 | 315 | 274 | 238 | MHz | | | | | True dual port 512 × 18 single CLK | 0 | 1 | 315 | 274 | 238 | MHz | | | ## **Configuration and JTAG Specifications** Table 1–23 lists the configuration mode specifications for Cyclone III devices. Table 1–23. Cyclone III Devices Configuration Mode Specifications | Programming Mode | DCLK F <sub>max</sub> | Unit | |---------------------------------|-----------------------|------| | Passive Serial (PS) | 133 | MHz | | Fast Passive Parallel (FPP) (1) | 100 | MHz | ### Note to Table 1-23: (1) EP3C40 and smaller density members support 133 MHz. Table 1–24 lists the active configuration mode specifications for Cyclone III devices. Table 1–24. Cyclone III Devices Active Configuration Mode Specifications | Programming Mode | DCLK Range | Unit | |----------------------|------------|------| | Active Parallel (AP) | 20 – 40 | MHz | | Active Serial (AS) | 20 – 40 | MHz | Table 1–25 lists the JTAG timing parameters and values for Cyclone III devices. Table 1–25. Cyclone III Devices JTAG Timing Parameters (1) | Symbol | Parameter | Min | Max | Unit | |-----------------------|---------------------------------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period | 40 | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 20 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 20 | _ | ns | | t <sub>JPSU_TDI</sub> | JTAG port setup time for TDI | 1 | _ | ns | | t <sub>JPSU_TMS</sub> | JTAG port setup time for TMS | 3 | _ | ns | | $t_{JPH}$ | JTAG port hold time | 10 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output <sup>(2)</sup> | _ | 15 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output <sup>(2)</sup> | _ | 15 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance (2) | _ | 15 | ns | | t <sub>JSSU</sub> | Capture register setup time | 5 | _ | ns | | t <sub>JSH</sub> | Capture register hold time | 10 | _ | ns | | t <sub>JSCO</sub> | Update register clock to output | _ | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | _ | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | ### Notes to Table 1-25: - (1) For more information about JTAG waveforms, refer to "JTAG Waveform" in "Glossary" on page 1-27. - (2) The specification is shown for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins. For 1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the JTAG port clock to output time is 16 ns. # **Periphery Performance** This section describes periphery performance, including high-speed I/O, external memory interface, and IOE programmable delay. I/O performance supports several system interfacing, for example, the high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. I/O using the SSTL-18 Class I termination standard can achieve up to the stated DDR2 SDRAM interfacing speeds with typical DDR SDRAM memory interface setup. I/O using general-purpose I/O standards such as 3.0-, 2.5-, 1.8-, or 1.5-LVTTL/LVCMOS are capable of a typical 200 MHz interfacing frequency with a 10 pF load. Actual achievable frequency depends on design- and system-specific factors. Perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 # **High-Speed I/O Specifications** Table 1–26 through Table 1–31 list the high-speed I/O timing for Cyclone III devices. For definitions of high-speed timing specifications, refer to "Glossary" on page 1–27. Table 1–26. Cyclone III Devices RSDS Transmitter Timing Specifications (1), (2) | Ourskal | Mada | | C6 | | | C7, I7 | | | C8, A7 | • | 11:4 | |------------------------------------|------------------------------------|-----|-----|-----|-----|--------|-------|-----|--------|-------|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 180 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | ×8 | 5 | _ | 180 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | f <sub>HSCLK</sub><br>(input clock | ×7 | 5 | _ | 180 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | frequency) | ×4 | 5 | _ | 180 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | , ,, | ×2 | 5 | _ | 180 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | ×1 | 5 | _ | 360 | 5 | _ | 311 | 5 | _ | 311 | MHz | | | ×10 | 100 | _ | 360 | 100 | _ | 311 | 100 | _ | 311 | Mbps | | | ×8 | 80 | _ | 360 | 80 | _ | 311 | 80 | _ | 311 | Mbps | | Device operation in | ×7 | 70 | _ | 360 | 70 | _ | 311 | 70 | _ | 311 | Mbps | | Mbps | ×4 | 40 | _ | 360 | 40 | _ | 311 | 40 | _ | 311 | Mbps | | | ×2 | 20 | _ | 360 | 20 | _ | 311 | 20 | _ | 311 | Mbps | | | ×1 | 10 | _ | 360 | 10 | _ | 311 | 10 | _ | 311 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | _ | _ | 500 | _ | _ | 550 | ps | | t <sub>RISE</sub> | 20 – 80%, C <sub>LOAD</sub> = 5 pF | _ | 500 | | | 500 | _ | | 500 | _ | ps | | t <sub>FALL</sub> | 20 – 80%, C <sub>LOAD</sub> = 5 pF | _ | 500 | | | 500 | _ | | 500 | _ | ps | | t <sub>LOCK</sub> (3) | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | #### Notes to Table 1-26: - (1) Applicable for true RSDS and emulated RSDS\_E\_3R transmitter. - (2) True RSDS transmitter is only supported at output pin of Row I/O (Banks 1, 2, 5, and 6). Emulated RSDS transmitter is supported at the output pin of all I/O banks. - (3) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 1–27. Cyclone III Devices Emulated RSDS\_E\_1R Transmitter Timing Specifications (1) (Part 1 of 2) | Symbol | Modes | C6 | | | | C7, I7 | | | C8, A7 | | | |------------------------------------|--------------|----|-----|-----|-----|--------|-----|-----|--------|-----|------| | Syllibul | Symbol Modes | | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | ×8 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | MHz | | frequency) | ×4 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | - 4 57 | ×2 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | MHz | | | ×1 | 5 | _ | 170 | 5 | | 170 | 5 | _ | 170 | MHz | Table 1–27. Cyclone III Devices Emulated RSDS\_E\_1R Transmitter Timing Specifications (1) (Part 2 of 2) | Cumbal | Modes | | C6 | | | C7, I7 | | | C8, A7 | | Unit | |------------------------------------|---------------------------------|-----|-----|-----|-----|--------|-----|-----|--------|-----|-------| | Symbol | Minnes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Ullit | | | ×10 | 100 | _ | 170 | 100 | _ | 170 | 100 | _ | 170 | Mbps | | | ×8 | 80 | _ | 170 | 80 | _ | 170 | 80 | _ | 170 | Mbps | | Device operation in | ×7 | 70 | _ | 170 | 70 | _ | 170 | 70 | _ | 170 | Mbps | | Mbps | ×4 | 40 | _ | 170 | 40 | _ | 170 | 40 | _ | 170 | Mbps | | ' | ×2 | 20 | _ | 170 | 20 | _ | 170 | 20 | _ | 170 | Mbps | | | ×1 | 10 | _ | 170 | 10 | _ | 170 | 10 | _ | 170 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | ps | | Output jitter<br>(peak to<br>peak) | _ | _ | _ | 500 | _ | _ | 500 | _ | _ | 550 | ps | | t <sub>RISE</sub> | $20 - 80\%$ , $C_{LOAD} = 5 pF$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | $20 - 80\%$ , $C_{LOAD} = 5 pF$ | _ | 500 | | | 500 | | | 500 | | ps | | t <sub>LOCK</sub> (2) | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | ### Notes to Table 1-27: - (1) Emulated RSDS\_E\_1R transmitter is supported at the output pin of all I/O banks. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 1–28. Cyclone III Devices Mini-LVDS Transmitter Timing Specifications (1), (2) (Part 1 of 2) | Ob.al | Madaa | | C6 | | | C7, I7 | | | C8, A7 | | 1114 | |------------------------------------|-------------|-----|-----|-----|-----|--------|-------|-----|--------|-------|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | ×8 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | frequency) | ×4 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | ×2 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | ×1 | 5 | _ | 400 | 5 | _ | 311 | 5 | _ | 311 | MHz | | | ×10 | 100 | _ | 400 | 100 | _ | 311 | 100 | _ | 311 | Mbps | | | ×8 | 80 | _ | 400 | 80 | _ | 311 | 80 | _ | 311 | Mbps | | Device operation in | ×7 | 70 | _ | 400 | 70 | _ | 311 | 70 | _ | 311 | Mbps | | Mbps | ×4 | 40 | _ | 400 | 40 | _ | 311 | 40 | _ | 311 | Mbps | | ' | ×2 | 20 | _ | 400 | 20 | _ | 311 | 20 | _ | 311 | Mbps | | | ×1 | 10 | _ | 400 | 10 | _ | 311 | 10 | _ | 311 | Mbps | | t <sub>DUTY</sub> | | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | <del></del> | _ | _ | 200 | | _ | 200 | _ | _ | 200 | ps | July 2012 Altera Corporation Table 1–28. Cyclone III Devices Mini-LVDS Transmitter Timing Specifications (1), (2) (Part 2 of 2) | Cumbal | Modes | C6 | | | | C7, I7 | | | C8, A7 | | Unit | |------------------------------------|---------------------------------|-----|-----|-----|-----|--------|-----|-----|--------|-----|-------| | Symbol | Mones | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIL | | Output jitter<br>(peak to<br>peak) | _ | _ | _ | 500 | _ | _ | 500 | _ | _ | 550 | ps | | t <sub>RISE</sub> | $20 - 80\%$ , $C_{LOAD} = 5 pF$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | $20 - 80\%$ , $C_{LOAD} = 5 pF$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> (3) | _ | | _ | 1 | | _ | 1 | | _ | 1 | ms | #### Notes to Table 1-28: - (1) Applicable for true and emulated mini-LVDS transmitter. - (2) True mini-LVDS transmitter is only supported at the output pin of Row I/O (Banks 1, 2, 5, and 6). Emulated mini-LVDS transmitter is supported at the output pin of all I/O banks. - (3) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 1–29. Cyclone III Devices True LVDS Transmitter Timing Specifications (1) | Cumbal | Medee | C | 6 | C7 | , 17 | C8, | , A7 | 11-14 | |---------------------------------|-------|-----|-----|-----|-------|-----|-------|-------| | Symbol | Modes | Min | Max | Min | Max | Min | Max | Unit | | | ×10 | 5 | 420 | 5 | 370 | 5 | 320 | MHz | | | ×8 | 5 | 420 | 5 | 370 | 5 | 320 | MHz | | f <sub>HSCLK</sub> (input | ×7 | 5 | 420 | 5 | 370 | 5 | 320 | MHz | | clock frequency) | ×4 | 5 | 420 | 5 | 370 | 5 | 320 | MHz | | | ×2 | 5 | 420 | 5 | 370 | 5 | 320 | MHz | | | ×1 | 5 | 420 | 5 | 402.5 | 5 | 402.5 | MHz | | | ×10 | 100 | 840 | 100 | 740 | 100 | 640 | Mbps | | | ×8 | 80 | 840 | 80 | 740 | 80 | 640 | Mbps | | HSIODR | ×7 | 70 | 840 | 70 | 740 | 70 | 640 | Mbps | | ทอเบบห | ×4 | 40 | 840 | 40 | 740 | 40 | 640 | Mbps | | | ×2 | 20 | 840 | 20 | 740 | 20 | 640 | Mbps | | | ×1 | 10 | 420 | 10 | 402.5 | 10 | 402.5 | Mbps | | t <sub>DUTY</sub> | | 45 | 55 | 45 | 55 | 45 | 55 | % | | TCCS | _ | _ | 200 | _ | 200 | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | 500 | _ | 500 | _ | 550 | ps | | t <sub>LOCK</sub> (2) | _ | _ | 1 | _ | 1 | _ | 1 | ms | ### Notes to Table 1-29: - (1) True LVDS transmitter is only supported at the output pin of Row I/O (Banks 1, 2, 5, and 6). - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 1–30. Cyclone III Devices Emulated LVDS Transmitter Timing Specifications (1) (Part 1 of 2) | Cumbal | Modes | C | 6 | C7 | , I7 | C8, | A7 | 11-:4 | |---------------------------|-------|-----|-------|-----|-------|-----|-------|-------| | Symbol | Moucs | Min | Max | Min | Max | Min | Max | Unit | | | ×10 | 5 | 320 | 5 | 320 | 5 | 275 | MHz | | | ×8 | 5 | 320 | 5 | 320 | 5 | 275 | MHz | | f <sub>HSCLK</sub> (input | ×7 | 5 | 320 | 5 | 320 | 5 | 275 | MHz | | clock frequency) | ×4 | 5 | 320 | 5 | 320 | 5 | 275 | MHz | | | ×2 | 5 | 320 | 5 | 320 | 5 | 275 | MHz | | | ×1 | 5 | 402.5 | 5 | 402.5 | 5 | 402.5 | MHz | | | ×10 | 100 | 640 | 100 | 640 | 100 | 550 | Mbps | | | ×8 | 80 | 640 | 80 | 640 | 80 | 550 | Mbps | | HSIODR | ×7 | 70 | 640 | 70 | 640 | 70 | 550 | Mbps | | поиии | ×4 | 40 | 640 | 40 | 640 | 40 | 550 | Mbps | | | ×2 | 20 | 640 | 20 | 640 | 20 | 550 | Mbps | | | ×1 | 10 | 402.5 | 10 | 402.5 | 10 | 402.5 | Mbps | | t <sub>DUTY</sub> | _ | 45 | 55 | 45 | 55 | 45 | 55 | % | | TCCS | _ | _ | 200 | _ | 200 | _ | 200 | ps | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 | Symbol | Madaa | C6 | | C7, I7 | | C8, A7 | | llnit | | |---------------------------------|-------|-----|-----|--------|-----|--------|-----|-------|--| | | Modes | Min | Max | Min | Max | Min | Max | Unit | | | Output jitter<br>(peak to peak) | _ | _ | 500 | _ | 500 | _ | 550 | ps | | | t <sub>LOCK</sub> (2) | _ | _ | 1 | _ | 1 | _ | 1 | ms | | ### Notes to Table 1-30: - (1) Emulated LVDS transmitter is supported at the output pin of all I/O banks. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 1–31. Cyclone III Devices LVDS Receiver Timing Specifications (1) | Cumbal | Modes | C | 6 | C7 | , <b>I</b> 7 | C8, | , A7 | 11-:4 | |---------------------------|-------|-----|-------|-----|--------------|-----|-------|-------| | Symbol | Modes | Min | Max | Min | Max | Min | Max | Unit | | | ×10 | 5 | 437.5 | 5 | 370 | 5 | 320 | MHz | | | ×8 | 5 | 437.5 | 5 | 370 | 5 | 320 | MHz | | f <sub>HSCLK</sub> (input | ×7 | 5 | 437.5 | 5 | 370 | 5 | 320 | MHz | | clock frequency) | ×4 | 5 | 437.5 | 5 | 370 | 5 | 320 | MHz | | | ×2 | 5 | 437.5 | 5 | 370 | 5 | 320 | MHz | | | ×1 | 5 | 437.5 | 5 | 402.5 | 5 | 402.5 | MHz | | | ×10 | 100 | 875 | 100 | 740 | 100 | 640 | Mbps | | | ×8 | 80 | 875 | 80 | 740 | 80 | 640 | Mbps | | HSIODR | ×7 | 70 | 875 | 70 | 740 | 70 | 640 | Mbps | | поиии | ×4 | 40 | 875 | 40 | 740 | 40 | 640 | Mbps | | | ×2 | 20 | 875 | 20 | 740 | 20 | 640 | Mbps | | | ×1 | 10 | 437.5 | 10 | 402.5 | 10 | 402.5 | Mbps | | SW | | _ | 400 | | 400 | _ | 400 | ps | | Input jitter<br>tolerance | _ | _ | 500 | _ | 500 | _ | 550 | ps | | t <sub>LOCK</sub> (2) | _ | _ | 1 | _ | 1 | _ | 1 | ms | ### Notes to Table 1-31: - (1) LVDS receiver is supported at all banks. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. # **External Memory Interface Specifications** Cyclone III devices support external memory interfaces up to 200 MHz. The external memory interfaces for Cyclone III devices are auto-calibrating and easy to implement. For more information about external memory system performance specifications, board design guidelines, timing analysis, simulation, and debugging information, refer to *Literature: External Memory Interfaces*. Table 1–32 lists the FPGA sampling window specifications for Cyclone III devices. Table 1–32. Cyclone III Devices FPGA Sampling Window (SW) Requirement – Read Side (1) | Managara Obara da ad | Colum | ın I/Os | Row | I/0s | Wraparound Mode | | | | | | |----------------------|-------|---------|-----------|------|-----------------|------|--|--|--|--| | Memory Standard | Setup | Hold | Setup | Hold | Setup | Hold | | | | | | <i>C6</i> | | | | | | | | | | | | DDR2 SDRAM | 580 | 550 | 690 | 640 | 850 | 800 | | | | | | DDR SDRAM | 585 | 535 | 700 | 650 | 870 | 820 | | | | | | QDRII SRAM | 785 | 735 | 805 | 755 | 905 | 855 | | | | | | | 1 | | <i>C7</i> | | | | | | | | | DDR2 SDRAM | 705 | 650 | 770 | 715 | 985 | 930 | | | | | | DDR SDRAM | 675 | 620 | 795 | 740 | 970 | 915 | | | | | | QDRII SRAM | 900 | 845 | 910 | 855 | 1085 | 1030 | | | | | | | II. | | C8 | | | | | | | | | DDR2 SDRAM | 785 | 720 | 930 | 870 | 1115 | 1055 | | | | | | DDR SDRAM | 800 | 740 | 915 | 855 | 1185 | 1125 | | | | | | QDRII SRAM | 1050 | 990 | 1065 | 1005 | 1210 | 1150 | | | | | | | 1 | | 17 | | | | | | | | | DDR2 SDRAM | 765 | 710 | 855 | 800 | 1040 | 985 | | | | | | DDR SDRAM | 745 | 690 | 880 | 825 | 1000 | 945 | | | | | | QDRII SRAM | 945 | 890 | 955 | 900 | 1130 | 1075 | | | | | | | | | A7 | ı | | | | | | | | DDR2 SDRAM | 805 | 745 | 1020 | 960 | 1145 | 1085 | | | | | | DDR SDRAM | 880 | 820 | 955 | 935 | 1220 | 1160 | | | | | | QDRII SRAM | 1090 | 1030 | 1105 | 1045 | 1250 | 1190 | | | | | ### Note to Table 1-32: Table 1–33 lists the transmitter channel-to-channel skew specifications for Cyclone III devices. Table 1–33. Cyclone III Devices Transmitter Channel-to-Channel Skew (TCCS) – Write Side (1) (Part 1 of 2) | Memory<br>Standard | I/O Standard | Column I/Os (ps) | | Row I/Os (ps) | | Wraparound Mode (ps) | | | | |--------------------|---------------------|------------------|-----|---------------|-----|----------------------|-----|--|--| | | | Lead | Lag | Lead | Lag | Lead | Lag | | | | <i>C6</i> | | | | | | | | | | | DDR2 SDRAM | SSTL-18 Class I | 790 | 380 | 790 | 380 | 890 | 480 | | | | DDK2 SDKAW | SSTL-18 Class II | 870 | 490 | 870 | 490 | 970 | 590 | | | | DDR SDRAM | SSTL-2 Class I | 750 | 320 | 750 | 320 | 850 | 420 | | | | DUN SUNAIVI | SSTL-2 Class II | 860 | 350 | 860 | 350 | 960 | 450 | | | | QDRII SRAM | 1.8 V HSTL Class I | 780 | 410 | 780 | 410 | 880 | 510 | | | | UDNII SNAIVI | 1.8 V HSTL Class II | 830 | 510 | 830 | 510 | 930 | 610 | | | | | <i>C7</i> | | | | | | | | | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 <sup>(1)</sup> Column I/Os refer to top and bottom I/Os. Row I/Os refer to right and left I/Os. Wraparound mode refers to the combination of column and row I/Os Table 1–33. Cyclone III Devices Transmitter Channel-to-Channel Skew (TCCS) – Write Side (1) (Part 2 of 2) | Memory | 1/0 0111 | Column | I/Os (ps) | Row I/ | Os (ps) | Wraparound Mode (ps) | | | |--------------|---------------------|--------|-----------|--------|---------|----------------------|-----|--| | Standard | I/O Standard | Lead | Lag | Lead | Lag | Lead | Lag | | | | SSTL-18 Class I | 915 | 410 | 915 | 410 | 1015 | 510 | | | DDR2 SDRAM | SSTL-18 Class II | 1025 | 545 | 1025 | 545 | 1125 | 645 | | | DDR SDRAM | SSTL-2 Class I | 880 | 340 | 880 | 340 | 980 | 440 | | | DOK SOKAM | SSTL-2 Class II | 1010 | 380 | 1010 | 380 | 1110 | 480 | | | QDRII SRAM | 1.8 V HSTL Class I | 910 | 450 | 910 | 450 | 1010 | 550 | | | QUNII SNAW | 1.8 V HSTL Class II | 1010 | 570 | 1010 | 570 | 1110 | 670 | | | | | | C8 | • | | | | | | DDR2 SDRAM | SSTL-18 Class I | 1040 | 440 | 1040 | 440 | 1140 | 540 | | | DUNZ SUNAIVI | SSTL-18 Class II | 1180 | 600 | 1180 | 600 | 1280 | 700 | | | DDR SDRAM | SSTL-2 Class I | 1010 | 360 | 1010 | 360 | 1110 | 460 | | | DUD SUDAIVI | SSTL-2 Class II | 1160 | 410 | 1160 | 410 | 1260 | 510 | | | QDRII SRAM | 1.8 V HSTL Class I | 1040 | 490 | 1040 | 490 | 1140 | 590 | | | QURII SKAWI | 1.8 V HSTL Class II | 1190 | 630 | 1190 | 630 | 1290 | 730 | | | | | | 17 | • | | | | | | DDR2 SDRAM | SSTL-18 Class I | 961 | 431 | 961 | 431 | 1061 | 531 | | | DDK2 SDKAW | SSTL-18 Class II | 1076 | 572 | 1076 | 572 | 1176 | 672 | | | DDR SDRAM | SSTL-2 Class I | 924 | 357 | 924 | 357 | 1024 | 457 | | | DUN SUNAIVI | SSTL-2 Class II | 1061 | 399 | 1061 | 399 | 1161 | 499 | | | QDRII SRAM | 1.8 V HSTL Class I | 956 | 473 | 956 | 473 | 1056 | 573 | | | QUNII SNAW | 1.8 V HSTL Class II | 1061 | 599 | 1061 | 599 | 1161 | 699 | | | | | | A7 | • | | | | | | DDR2 SDRAM | SSTL-18 Class I | 1092 | 462 | 1092 | 462 | 1192 | 562 | | | (2) | SSTL-18 Class II | 1239 | 630 | 1239 | 630 | 1339 | 730 | | | DDR SDRAM | SSTL-2 Class I | 1061 | 378 | 1061 | 378 | 1161 | 478 | | | ואואחתפ טחת | SSTL-2 Class II | 1218 | 431 | 1218 | 431 | 1318 | 531 | | | QDRII SRAM | 1.8 V HSTL Class I | 1092 | 515 | 1092 | 515 | 1192 | 615 | | | אואחס ווחעא | 1.8 V HSTL Class II | 1250 | 662 | 1250 | 662 | 1350 | 762 | | ### Notes to Table 1-33: Table 1–34 lists the memory output clock jitter specifications for Cyclone III devices. Table 1–34. Cyclone III Devices Memory Output Clock Jitter Specifications (1), (2) (Part 1 of 2) | Parameter | Symbol | Min | Max | Unit | |------------------------------|-----------------------|------|-----|------| | Clock period jitter | t <sub>JIT(per)</sub> | -125 | 125 | ps | | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -200 | 200 | ps | <sup>(1)</sup> Column I/O banks refer to top and bottom I/Os. Row I/O banks refer to right and left I/Os. Wraparound mode refers to the combination of column and row I/Os. <sup>(2)</sup> For DDR2 SDRAM write timing performance on Columns I/O for C8 and A7 devices, 97.5 degree phase offset is required. Table 1–34. Cyclone III Devices Memory Output Clock Jitter Specifications (1), (2) (Part 2 of 2) | Parameter | Symbol | Min | Max | Unit | |-------------------|------------------------|------|-----|------| | Duty cycle jitter | t <sub>JIT(duty)</sub> | -150 | 150 | ps | #### Notes to Table 1-34: - (1) The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2 standard. - (2) The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a global clock network. # **Duty Cycle Distortion Specifications** Table 1–35 lists the worst case duty cycle distortion for Cyclone III devices. Table 1–35. Duty Cycle Distortion on Cyclone III Devices I/O Pins (1), (2) | Symbol | C | 6 | C7, | , I7 | C8, | Unit | | | |-------------------|-----|-----|-----|------|-----|------|------|--| | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | | #### Notes to Table 1-35: - (1) Duty cycle distortion specification applies to clock outputs from PLLs, global clock tree, and IOE driving dedicated and general purpose I/O pins. - (2) Cyclone III devices meet specified duty cycle distortion at maximum output toggle rate for each combination of I/O standard and current strength. # **OCT Calibration Timing Specification** Table 1–36 lists the duration of calibration for series OCT with calibration at device power-up for Cyclone III devices. Table 1–36. Cyclone III Devices Timing Specification for Series OCT with Calibration at Device Power-Up $^{(1)}$ | Symbol | Description | Maximum | Unit | |---------------------|------------------------------------------------------------|---------|------| | t <sub>OCTCAL</sub> | Duration of series OCT with calibration at device power-up | 20 | μs | ### Notes to Table 1-36: (1) OCT calibration takes place after device configuration, before entering user mode. # **IOE Programmable Delay** Table 1–37 and Table 1–38 list IOE programmable delay for Cyclone III devices. Table 1–37. Cyclone III Devices IOE Programmable Delay on Column Pins (1), (2) (Part 1 of 2) | Parameter | | Number | Min<br>Offset | Max Offset | | | | | | | | |----------------------------------------|----------------------------------|----------------|---------------|-------------|-------|-------------|-------|-------|-------|-------|------| | | Paths<br>Affected | of<br>Settings | | Fast Corner | | Slow Corner | | | | | Unit | | | | | | A7, I7 | C6 | C6 | C7 | C8 | 17 | A7 | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to<br>core | 7 | 0 | 1.211 | 1.314 | 2.175 | 2.32 | 2.386 | 2.366 | 2.49 | ns | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.203 | 1.307 | 2.19 | 2.387 | 2.54 | 2.43 | 2.545 | ns | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 | | Paths<br>Affected | Number | Max Offset | | | | | | | | | | |-----------------------------------------------------------------------|-----------------------------------|----------|---------------|-------------|-------|-------------|-------|-------|-------|-------|------|--| | Parameter | | of | Min<br>Offset | Fast Corner | | Slow Corner | | | | | Unit | | | | | Settings | | A7, I7 | C6 | C6 | C7 | C8 | 17 | A7 | 1 | | | Delay from output register to output pin | I/O output<br>register to<br>pad | 2 | 0 | 0.479 | 0.504 | 0.915 | 1.011 | 1.107 | 1.018 | 1.048 | ns | | | Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock<br>network | 12 | 0 | 0.664 | 0.694 | 1.199 | 1.378 | 1.532 | 1.392 | 1.441 | ns | | Table 1–37. Cyclone III Devices IOE Programmable Delay on Column Pins (1), (2) (Part 2 of 2) #### Notes to Table 1-37: - (1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting '0' as available in the Quartus II software. Table 1–38. Cyclone III Devices IOE Programmable Delay on Row Pins (1), (2) | | Paths<br>Affected | Number | | Max Offset | | | | | | | | |-----------------------------------------------------------------------|----------------------------------|----------|-----|-------------|-------|-------------|------------|-------|-------|-------|------| | Parameter | | of | Min | Fast Corner | | Slow Corner | | | | | Unit | | | | Settings | | A7, I7 | C6 | C6 | <b>C</b> 7 | C8 | 17 | A7 | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to<br>core | 7 | 0 | 1.209 | 1.314 | 2.174 | 2.335 | 2.406 | 2.381 | 2.505 | ns | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.207 | 1.312 | 2.202 | 2.402 | 2.558 | 2.447 | 2.557 | ns | | Delay from output register to output pin | I/O output<br>register to<br>pad | 2 | 0 | 0.51 | 0.537 | 0.962 | 1.072 | 1.167 | 1.074 | 1.101 | ns | | Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock network | 12 | 0 | 0.669 | 0.698 | 1.207 | 1.388 | 1.542 | 1.403 | 1.45 | ns | ### Notes to Table 1-38: - (1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting '0' as available in the Quartus II software # I/O Timing You can use the following methods to determine the I/O timing: - the Excel-based I/O Timing. - the Quartus II timing analyzer. The Excel-based I/O Timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get a timing budget estimation as part of the link timing analysis. The Quartus II timing analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after place-and-route is complete. The Excel-based I/O Timing spreadsheet is downloadable from Cyclone III Devices Literature website. # **Glossary** Table 1–39 lists the glossary for this chapter. Table 1-39. Glossary (Part 1 of 5) | Letter | Term | Definitions | |--------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------| | Α | _ | _ | | В | _ | _ | | C | _ | _ | | D | | _ | | E | _ | _ | | F | f <sub>HSCLK</sub> | HIGH-SPEED I/O Block: High-speed receiver/transmitter input and output clock frequency. | | G | GCLK | Input pin directly to Global Clock network. | | u | GCLK PLL | Input pin to Global Clock network through PLL. | | Н | HSIODR | HIGH-SPEED I/O Block: Maximum/minimum LVDS data transfer rate (HSIODR = 1/TUI). | | I | Input Waveforms<br>for the SSTL<br>Differential I/O<br>Standard | V <sub>SWING</sub> V <sub>IH</sub> V <sub>REF</sub> V <sub>IL</sub> | | J | JTAG Waveform | TDI TDI TDI TDI TUS TUS TUS TUS TUS TUS TUS TU | | K | _ | _ | | L | _ | _ | | M | _ | _ | Table 1-39. Glossary (Part 2 of 5) Table 1-39. Glossary (Part 3 of 5) | Letter | Term | Definitions | | | | | | | | |--------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | S | Single-ended<br>Voltage<br>referenced I/O<br>Standard | V <sub>CCIO</sub> V <sub>OH</sub> V <sub>IH(AC)</sub> V <sub>IH(DC)</sub> V <sub>IL(DC)</sub> V <sub>IL(AC)</sub> V <sub>IL(AC)</sub> | | | | | | | | | | | The JEDEC standard for SSTI and HSTL I/O standards defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform <i>ringing</i> . | | | | | | | | | | SW (Sampling<br>Window) | HIGH-SPEED I/O Block: The period of time during which the data must be valid to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window. | | | | | | | | | | t <sub>C</sub> | High-speed receiver/transmitter input and output clock period. | | | | | | | | | | TCCS (Channel-<br>to-channel-skew) | HIGH-SPEED I/O Block: The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew. The clock is included in the TCCS measurement. | | | | | | | | | | tcin | Delay from clock pad to I/O input register. | | | | | | | | | | t <sub>CO</sub> | Delay from clock pad to I/O output. | | | | | | | | | | tcout | Delay from clock pad to I/O output register. | | | | | | | | | | t <sub>DUTY</sub> | HIGH-SPEED I/O Block: Duty cycle on high-speed transmitter output clock. | | | | | | | | | т | t <sub>FALL</sub> | Signal High-to-low transition time (80–20%). | | | | | | | | | • | t <sub>H</sub> | Input register hold time. | | | | | | | | | | Timing Unit<br>Interval (TUI) | HIGH-SPEED I/O block: The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(Receiver\ Input\ Clock\ Frequency\ Multiplication\ Factor) = t_C/w)$ . | | | | | | | | | | t <sub>INJITTER</sub> | Period jitter on PLL clock input. | | | | | | | | | | t <sub>OUTJITTER_DEDCLK</sub> | Period jitter on dedicated clock output driven by a PLL. | | | | | | | | | | t <sub>OUTJITTER_IO</sub> | Period jitter on general purpose I/O driven by a PLL. | | | | | | | | | | tpllcin | Delay from PLL inclk pad to I/O input register. | | | | | | | | | | tpllcout | Delay from PLL inclk pad to I/O output register. | | | | | | | | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 Table 1-39. Glossary (Part 4 of 5) | Letter | Term | Definitions | | | | | | | |--------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | Transmitter<br>Output Waveform | Transmitter Output Waveforms for the LVDS, mini-LVDS, PPDS and RSDS Differential I/O Standards Single-Ended Waveform Positive Channel (p) = V <sub>OH</sub> Negative Channel (n) = V <sub>OL</sub> Ground Differential Waveform (Mathematical Function of Positive & Negative Channel) | | | | | | | | | t <sub>RISE</sub> | Signal Low-to-high transition time (20–80%). | | | | | | | | | t <sub>SU</sub> | Input register setup time. | | | | | | | | U | _ | _ | | | | | | | Table 1-39. Glossary (Part 5 of 5) | Letter | Term | Definitions | |--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC Common Mode Input Voltage. | | | V <sub>DIF(AC)</sub> | AC differential Input Voltage: The minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential Input Voltage: The minimum DC input differential voltage required for switching. | | | V <sub>ICM</sub> | Input Common Mode Voltage: The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential Voltage Swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>IH</sub> | Voltage Input High: The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage. | | | V <sub>IH(DC)</sub> | High-level DC input voltage. | | | V <sub>IL</sub> | Voltage Input Low: The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | | V <sub>IL (AC)</sub> | Low-level AC input voltage. | | | V <sub>IL (DC)</sub> | Low-level DC input voltage. | | | V <sub>IN</sub> | DC input voltage. | | | V <sub>OCM</sub> | Output Common Mode Voltage: The common mode of the differential signal at the transmitter. | | V | V <sub>OD</sub> | Output differential Voltage Swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. $V_{0D} = V_{0H} - V_{0L}$ . | | | V <sub>OH</sub> | Voltage Output High: The maximum positive voltage from an output which the device considers is accepted as the minimum positive high level. | | | V <sub>OL</sub> | Voltage Output Low: The maximum positive voltage from an output which the device considers is accepted as the maximum positive low level. | | | V <sub>OS</sub> | Output offset voltage: $V_{OS} = (V_{OH} + V_{OL}) / 2$ . | | | V <sub>OX (AC)</sub> | AC differential Output cross point voltage: The voltage at which the differential output signals must cross. | | | V <sub>REF</sub> | Reference voltage for SSTL, HSTL I/O Standards. | | | V <sub>REF (AC)</sub> | AC input reference voltage for SSTL, HSTL I/O Standards. $V_{REF(AC)} = V_{REF(DC)} + noise$ . The peak-to-peak AC noise on $V_{REF}$ should not exceed 2% of $V_{REF(DC)}$ . | | | V <sub>REF (DC)</sub> | DC input reference voltage for SSTL, HSTL I/O Standards. | | | V <sub>SWING (AC)</sub> | AC differential Input Voltage: AC Input differential voltage required for switching. For the SSTL Differential I/O Standard, refer to Input Waveforms. | | | V <sub>SWING (DC)</sub> | DC differential Input Voltage: DC Input differential voltage required for switching. For the SSTL Differential I/O Standard, refer to Input Waveforms. | | | V <sub>TT</sub> | Termination voltage for SSTL, HSTL I/O Standards. | | | V <sub>X (AC)</sub> | AC differential Input cross point Voltage: The voltage at which the differential input signals must cross. | | W | _ | _ | | X | _ | _ | | Υ | _ | <del>-</del> | | Z | _ | _ | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 # **Document Revision History** Table 1–40 lists the revision history for this document. Table 1-40. Document Revision History (Part 1 of 3) | Date | Version | Changes | |---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2012 | 3.5 | Updated minimum f <sub>HSCLK</sub> value to 5 MHz. | | | | ■ Updated "Supply Current" on page 1–5 and "Periphery Performance" on page 1–17. | | December 2011 | 3.4 | ■ Updated Table 1–3, Table 1–4, Table 1–13, Table 1–16, Table 1–17, Table 1–20, and Table 1–25. | | January 2010 | 3.3 | Removed Table 1-32 and Table 1-33. | | January 2010 | 3.3 | Added Literature: External Memory Interfaces reference. | | December 2009 | 3.2 | Minor changes to the text. | | July 2009 | 3.1 | Minor edit to the hyperlinks. | | | | <ul> <li>Changed chapter title from DC and Switching Characteristics to "Cyclone III Device Data<br/>Sheet" on page 1–1.</li> </ul> | | | | ■ Updated (Note 1) to Table 1–23 on page 1–17. | | | | ■ Updated "External Memory Interface Specifications" on page 1–23. | | | | ■ Replaced Table 1–32 on page 1–23. | | June 2009 | 3.0 | ■ Replaced Table 1–33 on page 1–23. | | | | ■ Added Table 1–36 on page 1–26. | | | | ■ Updated "I/O Timing" on page 1–28. | | | | Removed "Typical Design Performance" section. | | | | Removed "I/O Timing" subsections. | | | | ■ Updated chapter to new template. | | | | ■ Updated Table 1–1, Table 1–3, and Table 1–18. | | October 2008 | 2.2 | ■ Added (Note 7) to Table 1–3. | | | | Added the "OCT Calibration Timing Specification" section. | | | | ■ Updated "Glossary" section. | | | | ■ Updated Table 1–38. | | | | <ul> <li>Added BLVDS information (I/O standard) into Table 1–39, Table 1–40, Table 1–41,<br/>Table 1–42.</li> </ul> | | July 2008 | 2.1 | ■ Updated Table 1–43, Table 1–46, Table 1–47, Table 1–48, Table 1–49, Table 1–50, Table 1–51, Table 1–52, Table 1–53, Table 1–54, Table 1–55, Table 1–56, Table 1–57, Table 1–58, Table 1–59, Table 1–60, Table 1–61, Table 1–62, Table 1–63, Table 1–68, Table 1–69, Table 1–74, Table 1–75, Table 1–80, Table 1–81, Table 1–86, Table 1–87, Table 1–92, Table 1–93, Table 1–94, Table 1–95, Table 1–96, Table 1–97, Table 1–98, and Table 1–99. | Table 1-40. Document Revision History (Part 2 of 3) | Date | Version | Changes | |---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated "Operating Conditions" section and included information on automotive device.</li> </ul> | | | | ■ Updated Table 1–3, Table 1–6, and Table 1–7, and added automotive information. | | | | ■ Under "Pin Capacitance" section, updated Table 1–9 and Table 1–10. | | | | ■ Added new "Schmitt Trigger Input" section with Table 1–12. | | | | ■ Under "I/O Standard Specifications" section, updated Table 1–13, 1–12 and 1–12. | | May 2008 | 2.0 | ■ Under "Switching Characteristics" section, updated Table 1–19, 1–15, 1–16, 1–16, 1–17, 1–18, 1–19, 1–20, 1–21, 1–21, 1–23, 1–23, 1–24, and 1–25. | | | | ■ Updated Figure 1–5 and 1–29. | | | | ■ Deleted previous Table 1-35 "DDIO Outputs Half-Period Jitter". | | | | ■ Under "I/O Timing" section, updated Table 1–38, 1–29, 1–32, 1–33, 1–26, and 1–26. | | | | ■ Under "Typical Design Performance" section updated Table 1–46 through 1–145. | | | | <ul><li>Under "Core Performance Specifications", updated Tables 1-18 and 1-19.</li></ul> | | | | <ul><li>Under "Preliminary, Correlated, and Final Timing", updated Table 1-37.</li></ul> | | December 2007 | 1.5 | ■ Under "Typical Design Performance", updated Tables 1-45, 1-46, 1-51, 1-52, 1-57, 1-58, Tables 1-63 through 1-68. 1-69, 1-70, 1-75, 1-76, 1-81, 1-82, Tables 1-87 through 1-92, Tables 1-99, 1-100, 1-107, and 1-108. | | | | ■ Updated the C <sub>VREFTB</sub> value in Table 1-9. | | | | ■ Updated Table 1-21. | | | | ■ Under "High-Speed I/O Specification" section, updated Tables 1-25 through 1-30. | | | | <ul><li>Updated Tables 1-31 through 1-38.</li></ul> | | | | Added new Table 1-32. | | October 2007 | 1.4 | Under "Maximum Input and Output Clock Toggle Rate" section, updated Tables 1-40 through 1-42. | | | | <ul><li>Under "IOE Programmable Delay" section, updated Tables 1-43 through 1-44.</li></ul> | | | | <ul><li>Under "User I/O Pin Timing Parameters" section, updated Tables 1-45 through 1-92.</li></ul> | | | | Under "Dedicated Clock Pin Timing Parameters" section, updated Tables 1-93 through 1-<br>108. | | | | Updated Table 1-1 with V <sub>ESDHBM</sub> and V <sub>ESDCDM</sub> information. | | | | ■ Updated R <sub>CONF_PD</sub> information in Tables 1-10. | | July 2007 | 1.3 | Added <i>Note (3)</i> to Table 1-12. | | July 2001 | 1.0 | ■ Updated t <sub>DLOCK</sub> information in Table 1-19. | | | | ■ Updated Table 1-43 and Table 1-44. | | | | Added "Document Revision History" section. | | June 2007 | 1.2 | Updated Cyclone III graphic in cover page. | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 Table 1–40. Document Revision History (Part 3 of 3) | Date | Version | Changes | |------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 2007 | 1.1 | <ul> <li>Corrected current unit in Tables 1-1, 1-12, and 1-14.</li> <li>Added Note (3) to Table 1-3.</li> <li>Updated Table 1-4 with I<sub>CCINTO</sub>, I<sub>CCAO</sub>, I<sub>CCD_PLLO</sub>, and I<sub>CCIOO</sub> information.</li> <li>Updated Table 1-9 and added Note (2).</li> <li>Updated Table 1-19.</li> <li>Updated Table 1-22 and added Note (1).</li> <li>Changed I/O standard from 1.5-V LVTTL/LVCMOS and 1.2-V LVTTL/LVCMOS to 1.5-V LVCMOS and 1.2-V LVCMOS in Tables 1-41, 1-42, 1-43, 1-44, and 1-45.</li> <li>Updated Table 1-43 with changes to LVPEC and LVDS and added Note (5).</li> <li>Updated Tables 1-46, 1-47, Tables 1-54 through 1-95, and Tables 1-98 through 1-111.</li> <li>Removed speed grade -6 from Tables 1-90 through 1-95, and from Tables 1-110 through 1-111.</li> <li>Added a waveform (Receiver Input Waveform) in glossary under letter "R" (Table 1-112).</li> </ul> | | March 2007 | 1.0 | Initial release. | # 2. Cyclone III LS Device Datasheet CIII52002-1.4 This chapter describes the electric characteristics, switching characteristics, and I/O timing for Cyclone<sup>®</sup> III LS devices. A glossary is also included for your reference. ### **Electrical Characteristics** The following sections provide information about the absolute maximum ratings, recommended operating conditions, DC characteristics, and other specifications for Cyclone III LS devices. ## **Operating Conditions** When Cyclone III LS devices are implemented in a system, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Cyclone III LS devices, you must consider the operating requirements in this chapter. Cyclone III LS devices are offered in commercial and industrial grades. Commercial devices are offered in –7 (fastest) and –8 speed grades. Industrial devices are offered only in –7 speed grade. In this chapter, a prefix associated with the operating temperature range is attached to the speed grades—commercial with a "C" prefix; industrial with an "I" prefix. For example, commercial devices are described as C7 and C8 per respective speed grades. Industrial devices are described as I7. ### **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Cyclone III LS devices. The values are based on experiments conducted with the device and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied at these conditions. Table 2–1 lists the absolute maximum ratings for Cyclone III LS devices. Conditions beyond those listed in Table 2–1 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. All parameters representing voltages are measured with respect to ground. Table 2–1. Cyclone III LS Devices Absolute Maximum Ratings (1) (Part 1 of 2) | Symbol | Parameter | Min | Max | Unit | |--------------------|-----------------------------------|------|-----|------| | V <sub>CCINT</sub> | Supply voltage for internal logic | -0.5 | 1.8 | V | | V <sub>CCIO</sub> | Supply voltage for output buffers | -0.5 | 3.9 | V | © 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. | | | • | • | | |------------------------|------------------------------------------------------------------------|------|-------|------| | Symbol | Parameter | Min | Max | Unit | | $V_{CCA}$ | Supply (analog) voltage for PLL regulator | -0.5 | 3.75 | V | | V <sub>CCD_PLL</sub> | Supply (digital) voltage for PLL | -0.5 | 1.8 | V | | V <sub>CCBAT</sub> (2) | Battery back-up power supply for design security volatile key register | -0.5 | 3.75 | V | | VI | DC input voltage | -0.5 | 3.95 | V | | I <sub>OUT</sub> | DC output current, per pin | -25 | 40 | mA | | V <sub>ESDHBM</sub> | Electrostatic discharge voltage using the human body model | _ | ±2000 | V | | V <sub>ESDCDM</sub> | Electrostatic discharge voltage using the charged device model | _ | ±500 | V | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | 125 | °C | Table 2–1. Cyclone III LS Devices Absolute Maximum Ratings (1) (Part 2 of 2) #### Notes to Table 2-1: - (1) Supply voltage specifications apply to voltage readings taken at the device pins with respect to ground, not at the power supply. - (2) $V_{CCBAT}$ is tied to Power-on reset (POR). If the $V_{CCBAT}$ is below 1.2 V, the device will not power up. #### **Maximum Allowed Overshoot or Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in Table 2–2 and undershoot to -2.0 V for a magnitude of currents less than 100 mA and for periods shorter than 20 ns. Table 2–2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage over the lifetime of the device. The maximum allowed overshoot duration is specified as percentage of high-time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 4.2~V can only be at 4.2~V for 10.74% over the lifetime of the device; for a device lifetime of 10~V years, this is equivalent to 10.74% of ten years, which is 12.89~V months. Table 2–2. Cyclone III LS Devices Maximum Allowed Overshoot During Transitions over a 10-Year Time Frame | Symbol | Parameter | Condition | Overshoot Duration as % of High Time | Unit | |----------------|-----------|-------------------------|--------------------------------------|------| | | | V <sub>I</sub> = 3.95 V | 100 | % | | | | V <sub>I</sub> = 4.0 V | 95.67 | % | | | | V <sub>I</sub> = 4.05 V | 55.24 | % | | | | V <sub>I</sub> = 4.10 V | 31.97 | % | | | | V <sub>I</sub> = 4.15 V | 18.52 | % | | | | V <sub>I</sub> = 4.20 V | 10.74 | % | | V | AC Input | V <sub>I</sub> = 4.25 V | 6.23 | % | | V <sub>i</sub> | Voltage | V <sub>I</sub> = 4.30 V | 3.62 | % | | | | V <sub>I</sub> = 4.35 V | 2.1 | % | | | | V <sub>I</sub> = 4.40 V | 1.22 | % | | | | V <sub>I</sub> = 4.45 V | 0.71 | % | | | | V <sub>I</sub> = 4.50 V | 0.41 | % | | | | V <sub>I</sub> = 4.60 V | 0.14 | % | | | | V <sub>I</sub> = 4.70 V | 0.047 | % | Figure 2–1 shows the methodology to determine the overshoot duration. In this example, overshoot voltage is shown in red and is present on the input pin of the Cyclone III LS device at over 4.1 V but below 4.2 V. From Table 2–1, for an overshoot of 4.1 V, the percentage of high time for the overshoot can be as high as 31.97% over a 10-year period. Percentage of high time is calculated as ([delta T]/T) $\times$ 100. This 10-year period assumes the device is always turned on with 100% I/O toggle rate and 50% duty cycle signal. For lower I/O toggle rates and situations in which the device is in an idle state, lifetimes are increased. Figure 2–1. Cyclone III LS Devices Overshoot Duration July 2012 Altera Corporation ### **Recommended Operating Conditions** This section lists the functional operation limits for AC and DC parameters for Cyclone III LS devices. The steady-state voltage and current values expected from Cyclone III LS devices are provided in Table 2–3. All supplies must be strictly monotonic without plateaus. Table 2-3. Cyclone III LS Devices Recommended Operating Conditions (1), (2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|------------------------------------------------------------------------|--------------------|-------|-----|-------------------|------| | V <sub>CCINT</sub> (3) | Supply voltage for internal logic | _ | 1.15 | 1.2 | 1.25 | V | | | Supply voltage for output buffers, 3.3-V operation | _ | 3.135 | 3.3 | 3.465 | V | | | Supply voltage for output buffers, 3.0-V operation | _ | 2.85 | 3.0 | 3.15 | V | | V <sub>CCIO</sub> (3), (7) | Supply voltage for output buffers, 2.5-V operation | _ | 2.375 | 2.5 | 2.625 | V | | VCCIO (3), (3) | Supply voltage for output buffers, 1.8-V operation | _ | 1.71 | 1.8 | 1.89 | V | | | Supply voltage for output buffers, 1.5-V operation | _ | 1.425 | 1.5 | 1.575 | V | | | Supply voltage for output buffers, 1.2-V operation | _ | 1.14 | 1.2 | 1.26 | V | | V <sub>CCA</sub> (3) | Supply (analog) voltage for PLL regulator | <del>-</del> | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_PLL</sub> (3) | Supply (digital) voltage for PLL | <del>-</del> | 1.15 | 1.2 | 1.25 | V | | V <sub>CCBAT</sub> (4) | Battery back-up power supply for design security volatile key register | _ | 1.2 | 3.0 | 3.3 | V | | V <sub>I</sub> | Input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | т | Operating junction temperature | For commercial use | 0 | _ | 85 | °C | | $T_J$ | Operating junction temperature | For industrial use | -40 | _ | 100 | °C | | + | Power cumply ramptime | Standard POR (5) | 50 μs | _ | 50 ms | | | t <sub>RAMP</sub> | Power supply ramptime | Fast POR (6) | 50 μs | _ | 3 ms | _ | | I <sub>Diode</sub> | Magnitude of DC current across<br>PCI-clamp diode when enabled | | _ | | 10 | mA | #### Notes to Table 2-3: - (1) V<sub>CCIO</sub> for all I/O banks must be powered up during device operation. All V<sub>CCA</sub> pins must be powered to 2.5 V (even when you do not use phase locked-loops [PLLs]), and must be powered up and powered down at the same time. - (2) $V_{\text{CCD\_PLL}}$ must always be connected to $V_{\text{CCINT}}$ through a decoupling capacitor and ferrite bead. - (3) V<sub>CC</sub> must rise monotonically. - (4) $V_{CCBAT}$ is tied to POR. If the $V_{CCBAT}$ is below 1.2 V, the device will not power up. - (5) POR time for Standard POR ranges from 50 to 200 ms. Each individual power supply must reach the recommended operating range within 50 ms - (6) POR time for Fast POR ranges from 3 to 9 ms. Each individual power supply must reach the recommended operating range within 3 ms. - (7) All input buffers are powered by the $V_{CCIO}$ supply. #### **DC** Characteristics This section lists the I/O leakage current, pin capacitance, on-chip termination (OCT) tolerance, and bus hold specifications for Cyclone III LS devices. #### **Supply Current** Supply current is the current the device draws after the device is configured with no inputs or outputs toggling and no activity in the device. Use the Excel-based Early Power Estimator (EPE) to get the supply current estimates for your design because these currents vary largely with the resources you use. Table 2–4 lists the I/O pin leakage current for Cyclone III LS devices. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Table 2-4. Cyclone III LS Devices I/O Pin Leakage Current (1), (2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------------------|----------------------------|-----|-----|-----|------| | I <sub>I</sub> | Input Pin Leakage Current | $V_I = V_{CCIOMAX}$ to 0 V | -10 | _ | 10 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O Pin Leakage<br>Current | $V_0 = V_{CCIOMAX}$ to 0 | -10 | _ | 10 | μΑ | #### Notes to Table 2-4: - (1) This value is specified for normal device operation. The value varies during device power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 3.0, 2.5, 1.8, 1.5, and 1.2 V). - (2) The 10 $\mu$ A I/O leakage current limit is applicable when the internal clamping diode is off. A higher current can be observed when the diode is on. #### **Bus Hold** Bus hold retains the last valid logic state after the source driving it either enters the high impedance state or is removed. Each I/O pin has an option to enable bus hold in user mode. Bus hold is always disabled in configuration mode. Table 2–5 lists the bus hold specifications for Cyclone III LS devices. Also listed are the input pin capacitances and OCT tolerance specifications. Table 2–5. Cyclone III LS Devices Bus Hold Parameters (1) | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | | |--------------------------------------------|------------------------------------------------|-----------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | Parameter | Condition | 1.2 | | 1.5 | | 1.8 | | 2.5 | | 3.0 | | 3.3 | | Unit | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold<br>low,<br>sustaining<br>current | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 8 | _ | 12 | _ | 30 | _ | 50 | _ | 70 | _ | 70 | _ | μА | | Bus-hold<br>high,<br>sustaining<br>current | V <sub>IN</sub> < V <sub>IL</sub><br>(minimum) | -8 | _ | -12 | _ | -30 | _ | -50 | _ | -70 | _ | -70 | _ | μА | | Bus-hold<br>low,<br>overdrive<br>current | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 125 | _ | 175 | _ | 200 | _ | 300 | _ | 500 | _ | 500 | μА | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | | |-------------------------------------------|-------------------------------------------|-----------------------|------|-------|-------|------|------|-----|------|-----|------|-----|------|------| | Parameter | Condition | 1 | .2 | 1 | .5 | 1 | .8 | 2 | 2.5 | 3 | 3.0 | 3 | .3 | Unit | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold<br>high,<br>overdrive<br>current | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -125 | _ | -175 | _ | -200 | _ | -300 | _ | -500 | | -500 | μА | | Bus-hold<br>trip point | _ | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2.0 | 0.8 | 2.0 | V | Table 2–5. Cyclone III LS Devices Bus Hold Parameters (1) #### Note to Table 2-5: (1) Bus-hold trip points are based on calculated input voltages from the JEDEC standard. ### **OCT Specifications** Table 2–6 lists the variation of OCT without calibration across process, temperature, and voltage (PVT). Table 2-6. Cyclone III LS Devices Series OCT without Calibration Specifications | Description | v 00 | Resistance Toler | ance | Ilmit | |--------------------------------|-----------------------|------------------|----------------|-------| | Description | V <sub>CCIO</sub> (V) | Commercial Max | Industrial Max | Unit | | | 3.0 | ±30 | ±40 | % | | 0 · 00 <del>-</del> ··· | 2.5 | ±30 | ±40 | % | | Series OCT without calibration | 1.8 | ±40 | ±50 | % | | Cambiation | 1.5 | ±50 | ±50 | % | | | 1.2 | ±50 | ±50 | % | OCT calibration is automatically performed at device power-up for OCT enabled ${\rm I/Os.}$ Table 2–7 lists the OCT calibration accuracy at device power-up. Table 2–7. Cyclone III LS Devices Series OCT with Calibration at Device Power-Up Specifications | Description | v 00 | Calibra | ation Accuracy | IIn:4 | |----------------------------------------------|-----------------------|----------------|----------------|--------| | Description | V <sub>CCIO</sub> (V) | Commercial Max | Industrial Max | - Unit | | | 3.0 | ±10 | ±10 | % | | On the Transfer the could | 2.5 | ±10 | ±10 | % | | Series Termination with power-up calibration | 1.8 | ±10 | ±10 | % | | power-up cambration | 1.5 | ±10 | ±10 | % | | | 1.2 | ±10 | ±10 | % | OCT resistance may vary with the variation of temperature and voltage after power-up calibration. Use Table 2–8 and Equation 2–1 to determine the final OCT resistance considering the variations after power-up calibration. Table 2–8 lists the percentage change of the OCT resistance with voltage and temperature. Table 2–8. Cyclone III LS Devices OCT Variation After Calibration at Device Power-Up (1) | Nominal Voltage | dR/dT (%/°C) | dR/dV (%/mV) | |-----------------|--------------|--------------| | 3.0 | 0.262 | -0.026 | | 2.5 | 0.234 | -0.039 | | 1.8 | 0.219 | -0.086 | | 1.5 | 0.199 | -0.136 | | 1.2 | 0.161 | -0.288 | #### Note to Table 2-8: (1) Use this table to calculate the final OCT resistance with the variation of temperature and voltage. #### Equation 2-1. (1), (2), (3), (4), (5), (6) $$\begin{split} \Delta R_V &= (V_2 - V_1) \times 1000 \times dR/dV ------ (7) \\ \Delta R_T &= (T_2 - T_1) \times dR/dT ------ (8) \\ \text{For } \Delta R_x &< 0; \ MF_x = 1/\left(|\Delta R_x|/100 + 1\right) ------- (9) \\ \text{For } \Delta R_x > 0; \ MF_x = \Delta R_x/100 + 1 ------- (10) \\ MF &= MF_V \times MF_T ------- (11) \\ R_{final} &= R_{initial} \times MF ------ (12) \end{split}$$ #### Notes to Equation 2-1: - (1) T<sub>2</sub> is the final temperature. - (2) $T_1$ is the initial temperature. - (3) MF is multiplication factor. - (4) R<sub>final</sub> is final resistance. - (5) R<sub>initial</sub> is initial resistance. - (6) Subscript $\times$ refers to both $_{V}$ and $_{T}$ . - (7) $\Delta R_V$ is variation of resistance with voltage. - (8) $\Delta R_T$ is variation of resistance with temperature. - (9) dR/dT is the percentage change of resistance with temperature. - (10) dR/dV is the percentage change of resistance with voltage. - (11) $V_2$ is final voltage. - (12) $V_1$ is the initial voltage. Example 2–1 shows you how to calculate the change of 50 $\Omega$ I/O impedance from 25°C at 3.0 V to 85°C at 3.15 V. ### Example 2-1. $\Delta R_V = (3.15 - 3) \times 1000 \times -0.026 = -3.83$ $\Delta R_T = (85 - 25) \times 0.262 = 15.72$ Because $\Delta R_V$ is negative, $MF_V = 1 / (3.83/100 + 1) = 0.963$ Because $\Delta R_T$ is positive, $MF_T = 15.72/100 + 1 = 1.157$ $MF = 0.963 \times 1.157 = 1.114$ $R_{final} = 50 \times 1.114 = 55.71~\Omega$ #### **Pin Capacitance** Table 2–9 lists the pin capacitance for Cyclone III LS devices. Table 2-9. Cyclone III LS Devices Pin Capacitance | Symbol | Parameter | Typical –<br>QFP | Typical –<br>FBGA | Unit | |---------------------|--------------------------------------------------------------------------------------------------------------------|------------------|-------------------|------| | C <sub>IOTB</sub> | Input capacitance on top/bottom I/O pins | 7 | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on left/right I/O pins | 7 | 5 | pF | | C <sub>LVDSLR</sub> | Input capacitance on left/right I/O pins with true LVDS output | 8 | 7 | pF | | C <sub>VREFLR</sub> | Input capacitance on left/right dual-purpose $\ensuremath{VREF}$ pin when used as $V_{\text{REF}}$ or user I/O pin | 21 | 21 | pF | | C <sub>VREFTB</sub> | Input capacitance on top/bottom dual-purpose $VREF$ pin when used as $V_{REF}$ or user I/O pin | 23 | 23 | pF | | C <sub>CLKTB</sub> | Input capacitance on top/bottom dedicated clock input pins | 7 | 6 | pF | | C <sub>CLKLR</sub> | Input capacitance on left/right dedicated clock input pins | 6 | 5 | pF | #### Note to Table 2-9: <sup>(1)</sup> When you use the VREF pin as a regular input or output, you can expect a reduced performance of toggle rate and $t_{CO}$ due to higher pin capacitance. ### **Internal Weak Pull-Up and Weak Pull-Down Resistor** Table 2–10 lists the weak pull-up and pull-down resistor values for Cyclone III LS devices. Table 2–10. Cyclone III LS Devices Internal Weak Pull-Up Weak and Pull-Down Resistor (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|---------------------------------------------------------------------|---------------------------------------------|-----|-----|-----|------| | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (2), (3) | 7 | 25 | 41 | kΩ | | R_PU | Value of I/O pin pull-up resistor before | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (2), (3) | 7 | 28 | 47 | kΩ | | | and during configuration, as well as | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (2), (3) | 8 | 35 | 61 | kΩ | | | user mode if the programmable pull-up resistor option is enabled | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (2), (3) | 10 | 57 | 108 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (2), (3) | 13 | 82 | 163 | kΩ | | | | $V_{CCIO} = 1.2 \text{ V} \pm 5\%$ (2), (3) | 19 | 143 | 351 | kΩ | | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (4) | 6 | 19 | 30 | kΩ | | | Velocities all description | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (4) | 6 | 22 | 36 | kΩ | | K nn | Value of I/O pin pull-down resistor before and during configuration | V <sub>CCIO</sub> = 2.5 V ± 5% (4) | 6 | 25 | 43 | kΩ | | | 201010 and daring configuration | V <sub>CCIO</sub> = 1.8 V ± 5% (4) | 7 | 35 | 71 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (4) | 8 | 50 | 112 | kΩ | #### Notes to Table 2-10: - (1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. The weak pull-down feature is only available for JTAG TCK. - (2) Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{CCIO}$ . - (3) R $_{PU} = (V_{CCIO} V_I)/I_{R_PU}$ Minimum condition: $-40^{\circ}\text{C}$ ; $V_{CCIO} = V_{CC} + 5\%$ , $V_I = V_{CC} + 5\% 50$ mV; Typical condition: $25^{\circ}\text{C}$ ; $V_{CCIO} = V_{CC}$ , $V_I = 0$ V; Maximum condition: $125^{\circ}\text{C}$ ; $V_{CCIO} = V_{CC} 5\%$ , $V_I = 0$ V; in which $V_I$ refers to the input voltage at the I/O pin. $\begin{array}{ll} \text{(4)} & R_{\text{PD}} = V_{\text{I}}/I_{R_{\text{PD}}} \\ & \text{Minimum condition: } -40^{\circ}\text{C; } V_{\text{CCIO}} = V_{\text{CC}} + 5\% \text{, } V_{\text{I}} = 50 \text{ mV;} \\ & \text{Typical condition: } 25^{\circ}\text{C; } V_{\text{CCIO}} = V_{\text{CC}}, V_{\text{I}} = V_{\text{CC}} - 5\%; \\ & \text{Maximum condition: } 125^{\circ}\text{C; } V_{\text{CCIO}} = V_{\text{CC}} - 5\%, V_{\text{I}} = V_{\text{CC}} - 5\%; \text{ in which } V_{\text{I}} \text{ refers to the input voltage at the I/O pin.} \\ \end{array}$ #### **Hot Socketing** Table 2–11 lists the hot-socketing specifications for Cyclone III LS devices. Table 2–11. Cyclone III Devices LS Hot-Socketing Specifications | Symbol | Parameter | Maximum | |------------------------|------------------------|---------------------| | I <sub>IOPIN(DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN(AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | #### Note to Table 2-11: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, |IIOPIN| = C dv/dt, in which C is I/O pin capacitance and dv/dt is the slew rate. July 2012 Altera Corporation #### **Schmitt Trigger Input** Cyclone III LS devices support Schmitt trigger input on TDI, TMS, TCK, nSTATUS, nCONFIG, nCE, CONF\_DONE, and DCLK pins. A Schmitt trigger feature introduces hysteresis to the input signal for improved noise immunity, especially for signals with a slow edge rate. Table 2–12 lists the hysteresis specifications across supported $V_{\rm CCIO}$ range for Schmitt trigger inputs in Cyclone III LS devices. Table 2-12. Hysteresis Specifications for Schmitt Trigger Input in Cyclone III LS Devices | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |----------------------|--------------------------------|----------------------------|---------|---------|---------|------| | | | $V_{CCIO} = 3.3 \text{ V}$ | 200 | _ | _ | mV | | V | Hysteresis for Schmitt trigger | V <sub>CCIO</sub> = 2.5 V | 200 | _ | _ | mV | | V <sub>SCHMITT</sub> | input | V <sub>CCIO</sub> = 1.8 V | 140 | _ | _ | mV | | | | V <sub>CCIO</sub> = 1.5 V | 110 | | | mV | ### I/O Standard Specifications The following tables list input voltage sensitivities ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Cyclone III LS devices. Table 2–13 through Table 2–18 provide Cyclone III LS devices I/O standard specifications. Table 2–13. Cyclone III LS Devices Single-Ended I/O Standard Specifications (1) | I/O Standard | , | V <sub>CCIO</sub> (V | ) | VII | <sub>L</sub> (V) | ' | / <sub>IH</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |---------------------------------------|-------|----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | (mÄ) | | 3.3-V LVTTL <sup>(2)</sup> | 3.135 | 3.3 | 3.465 | _ | 8.0 | 1.7 | 3.6 | 0.45 | 2.4 | 4 | -4 | | 3.3-V LVCMOS (2) | 3.135 | 3.3 | 3.465 | _ | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 2 | -2 | | 3.0-V LVTTL (2) | 2.85 | 3.0 | 3.15 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.45 | 2.4 | 4 | -4 | | 3.0-V LVCMOS (2) | 2.85 | 3.0 | 3.15 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5-V LVTTL and LVCMOS <sup>(2)</sup> | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2.0 | 1 | -1 | | 1.8-V LVTTL and LVCMOS | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | 2.25 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5-V LVCMOS | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2-V LVCMOS | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | PCI | 2.85 | 3.0 | 3.15 | _ | 0.30*<br>V <sub>CCIO</sub> | 0.50*<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 * V <sub>CCIO</sub> | 0.9 * V <sub>CCIO</sub> | 1.5 | -0.5 | | PCI-X | 2.85 | 3.0 | 3.15 | _ | 0.35*<br>V <sub>CCIO</sub> | 0.50*<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 * V <sub>CCIO</sub> | 0.9 * V <sub>CCIO</sub> | 1.5 | -0.5 | #### Notes to Table 2-13: <sup>(1)</sup> AC load CL = 10 pF. <sup>(2)</sup> For more information about interfacing Cyclone III LS devices with 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS I/O standards, refer to AN 447: Interfacing Cyclone III and Cyclone iV Devices with 3.3/3.0/2.5-V LVTTL and LVCMOS I/O Systems. Table 2–14. Cyclone III LS Devices Single-Ended SSTL and HSTL I/O Reference Voltage Specifications (4) | I/O | , | V <sub>CCIO</sub> (V | ) | | V <sub>REF</sub> (V) | V <sub>TT</sub> (V) <sup>(3)</sup> | | | | | |------------------------|-------|----------------------|-------|--------------------------|-----------------------------|------------------------------------|----------------------------|-------------------|-------------------------|--| | Standard | Min | Min Typ | | Min Typ Max | | Max | Min | Тур | Max | | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 1.19 | 1.25 | 1.31 | V <sub>REF</sub> –<br>0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | | SSTL-18<br>Class I, II | 1.7 | 1.8 | 1.9 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> – 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | 0.85 | 0.9 | 0.95 | | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.71 | 0.75 | 0.79 | 0.71 | 0.75 | 0.79 | | | HSTL-12 | 1.14 | 1.2 | 1.26 | 0.48 * V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> (1) | 0.52 * V <sub>CCIO</sub> (1) | _ | 0.5 * | | | | Class I, II | 1.14 | 1.2 | 1.20 | 0.47 * V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> (2) | 0.53 * V <sub>CCIO</sub> (2) | | V <sub>CCIO</sub> | | | #### Notes to Table 2-14: - (1) The value shown refers to the DC input reference voltage, $V_{\text{REF(DC)}}$ . - (2) The value shown refers to the AC input reference voltage, $V_{REF(AC)}$ . - (3) $V_{TT}$ of the transmitting device must track $V_{REF}$ of the receiving device. - (4) For an explanation of the terms used in Table 2–14, refer to "Glossary" on page 2–26. Table 2–15. Cyclone III LS Devices Single-Ended SSTL and HSTL I/O Standards Signal Specifications | I/O | V <sub>IL(D</sub> | <sub>IC)</sub> (V) | VII | <sub>H(DC)</sub> (V) | V <sub>IL(</sub> | <sub>4C)</sub> (V) | V <sub>IH</sub> | <sub>I(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |---------------------|-------------------|--------------------------|--------------------------|--------------------------|------------------|-------------------------|-------------------------|--------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Max | Min | Max | Min | Max | Min | Max | Max | Min | (mA) | (mÅ) | | SSTL-2<br>Class I | | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | _ | _ | V <sub>REF</sub> – 0.35 | V <sub>REF</sub> + 0.35 | _ | V <sub>TT</sub> –<br>0.57 | V <sub>TT</sub> + 0.57 | 8.1 | -8.1 | | SSTL-2<br>Class II | | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | _ | | V <sub>REF</sub> – 0.35 | V <sub>REF</sub> + 0.35 | _ | V <sub>Π</sub> – 0.76 | V <sub>TT</sub> + 0.76 | 16.4 | -16.4 | | SSTL-18<br>Class I | _ | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | _ | _ | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | _ | V <sub>TT</sub> – 0.475 | V <sub>TT</sub> + 0.475 | 6.7 | -6.7 | | SSTL-18<br>Class II | | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | _ | _ | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | _ | 0.28 | V <sub>CCIO</sub> – 0.28 | 13.4 | -13.4 | | HSTL-18<br>Class I | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-18<br>Class II | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-15<br>Class I | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | -0.24 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.24 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | -0.24 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.24 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 14 | -14 | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 For more information about receiver input and transmitter output waveforms, and for other differential I/O standards, refer to the *High-Speed Differential Interfaces in Cyclone III Devices* chapter. Table 2–16. Cyclone III LS Devices Differential SSTL I/O Standard Specifications (1) | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>Swi</sub> | ng(DC)<br><b>V)</b> | V <sub>X(AC)</sub> (V) | | | V <sub>Swir</sub> | ng(AC)<br><b>/</b> ) | V <sub>OX(AC)</sub> (V) | | | | |------------------------|-----------------------|-----|-------|------------------|---------------------|---------------------------------|-----|---------------------------------|-------------------|----------------------|------------------------------|-----|---------------------------------|--| | | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | Min | Тур | Max | | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.36 | V <sub>CCIO</sub> | V <sub>CCIO</sub> /2 - 0.2 | _ | V <sub>CC10</sub> /2<br>+ 0.2 | 0.7 | V <sub>CCI</sub> | V <sub>CCIO</sub> /2 - 0.125 | _ | V <sub>CCIO</sub> /2<br>+ 0.125 | | | SSTL-18<br>Class I, II | 1.7 | 1.8 | 1.90 | 0.25 | V <sub>CCIO</sub> | V <sub>CCIO</sub> /2 -<br>0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5 | V <sub>CCI</sub> | V <sub>CCIO</sub> /2 - 0.125 | _ | V <sub>CCIO</sub> /2<br>+ 0.125 | | Note to Table 2-16: Table 2–17. Cyclone III LS Devices Differential HSTL I/O Standard Specifications (1) | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>DIF(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V | CM(DC) | V <sub>DIF(AC)</sub> (V) | | | |------------------------|-----------------------|-----|-------|--------------------------|-------------------|-----------------------------|-----|-----------------------------|-----------------------------|--------|-----------------------------|-----|-----------------------------| | i/O Stanuaru | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.85 | _ | 0.95 | 0.85 | _ | 0.95 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | | 0.71 | _ | 0.79 | 0.71 | _ | 0.79 | 0.4 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> | 0.48 *<br>V <sub>CCIO</sub> | _ | 0.52 *<br>V <sub>CCIO</sub> | 0.48 *<br>V <sub>CCIO</sub> | _ | 0.52 *<br>V <sub>CCIO</sub> | 0.3 | 0.48 *<br>V <sub>CCIO</sub> | Note to Table 2-17: Table 2–18. Differential I/O Standard Specifications (1) (Part 1 of 2) | I/O | ' | / <sub>CCIO</sub> (V | 7) | V <sub>ID</sub> (mV) | | V <sub>ICM</sub> (V) | | | V <sub>OD</sub> (mV) <sup>(2)</sup> | | | V <sub>0S</sub> (V) <sup>(2)</sup> | | | |--------------------------------|-------|----------------------|-------|----------------------|-----|----------------------|--------------------------------------------------------------------------------|------|-------------------------------------|-----|-----|------------------------------------|------|-------| | Standard | Min | Тур | Max | Min | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | LVDECL | | | | | | 0 | $D_{MAX} \leq 500 \; Mbps$ | 1.85 | | | | | | | | LVPECL<br>(Row<br>I/Os) (3) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.5 | $\begin{array}{l} 500 \; Mbps \leq \; D_{MAX} \\ \leq 700 \; Mbps \end{array}$ | 1.85 | _ | _ | _ | _ | _ | _ | | 1,00) | | | | | | 1 | D <sub>MAX</sub> > 700 Mbps | 1.6 | | | | | | | | LVDEOL | | | | | | 0 | $D_{MAX} \leq 500 \; Mbps$ | 1.85 | | | | | | | | LVPECL<br>(Column<br>I/Os) (3) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.5 | $\begin{array}{l} 500 \; Mbps \leq D_{MAX} \\ \leq 700 \; Mbps \end{array}$ | 1.85 | _ | _ | _ | _ | _ | _ | | ., 00) | | | | | | 1 | D <sub>MAX</sub> > 700 Mbps | 1.6 | | | | | | | | LVDC | | | | | | 0 | $D_{MAX} \leq 500 \; Mbps$ | 1.85 | | | | | | | | LVDS<br>(Row<br>I/Os) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.5 | $\begin{array}{l} 500 \; Mbps \leq D_{MAX} \\ \leq 700 \; Mbps \end{array}$ | 1.85 | 247 | _ | 600 | 1.125 | 1.25 | 1.375 | | ., 55, | | | | | | 1 | $D_{MAX} > 700 \text{ Mbps}$ | 1.6 | | | | | | | <sup>(1)</sup> Differential SSTL requires a $V_{\text{REF}}$ input. <sup>(1)</sup> Differential HSTL requires a V<sub>REF</sub> input. Table 2–18. Differential I/O Standard Specifications (1) (Part 2 of 2) | I/O | 1 | / <sub>CCIO</sub> (V | 7) | V <sub>ID</sub> ( | (mV) | | V <sub>ICM</sub> (V) | | V <sub>OD</sub> (mV) <sup>(2)</sup> | | | V <sub>0S</sub> (V) <sup>(2)</sup> | | | |-----------------------------------|-------|----------------------|-------|-------------------|------|-----|----------------------------------------------------------------------------------------------|------|-------------------------------------|-----|-----|------------------------------------|------|------| | Standard | Min | Тур | Max | Min | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | LVDS | | | | | | 0 | $D_{MAX} \leq \ 500 \ Mbps$ | 1.85 | | | | | | | | (Column<br>I/Os) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.5 | $\begin{array}{l} 500 \text{ Mbps} \leq D_{\text{MAX}} \\ \leq 700 \text{ Mbps} \end{array}$ | 1.85 | 247 - | _ | 600 | 1.125 | 1.25 | 1.35 | | 1,00) | | | | | | 1 | D <sub>MAX</sub> > 700 Mbps | 1.6 | | | | | | | | BLVDS<br>(Row<br>I/Os) (4) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | | | _ | _ | _ | _ | _ | _ | | BLVDS<br>(Column<br>I/Os) (4) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | | | _ | _ | _ | _ | _ | _ | | mini-LVDS<br>(Row<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | 300 | _ | 600 | 1.0 | 1.2 | 1.4 | | mini-LVDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 300 | _ | 600 | 1.0 | 1.2 | 1.4 | | RSDS<br>(Row<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | RSDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | PPDS<br>(Row<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | | PPDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | #### Notes to Table 2-18: - (1) For an explanation of the terms used in Table 2–18, refer to "Transmitter Output Waveform" in "Glossary" on page 2–26. - (2) $R_L$ range: $90 \le R_L \le 110 \Omega$ . - (3) The LVPECL input standard is only supported at clock input. The output standard is not supported. - (4) There is no fixed $V_{ICM}$ , $V_{OD}$ , and $V_{OS}$ specification for BLVDS. They are dependent on the system topology. - (5) Mini-LVDS, RSDS, and PPDS standards are only supported at output pins of Cyclone III LS devices. # **Power Consumption** Use the following methods to estimate power for your design: - The Excel-based EPE - The Quartus II<sup>®</sup> PowerPlay power analyzer feature July 2012 Altera Corporation Cyclone III Device Handbook Use the interactive Excel-based EPE before designing your device to get a magnitude estimate of the device power. The Quartus II PowerPlay power analyzer provides better quality estimates based on the specifics of the design after place-and-route is complete. The PowerPlay power analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities which, combined with detailed circuit models, can yield very accurate power estimates. For more information about power estimation tools, refer to the *Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in volume 3 of the *Quartus II Handbook*. # **Switching Characteristics** This section describes performance characteristics of the core and periphery blocks for Cyclone III LS devices. ### **Core Performance Specifications** Table 2–19 through Table 2–25 describe the core performance specifications for Cyclone III LS devices. ### **Clock Tree Specifications** Table 2–19 lists the clock tree specifications for Cyclone III LS devices. Table 2–19. Cyclone III LS Devices Clock Tree Performance | Device | | II-i4 | | | |-----------|------------|-------|-------|------| | | <b>C</b> 7 | C8 | 17 | Unit | | EP3CLS70 | 437.5 | 402 | 437.5 | MHz | | EP3CLS100 | 437.5 | 402 | 437.5 | MHz | | EP3CLS150 | 437.5 | 402 | 437.5 | MHz | | EP3CLS200 | 437.5 | 402 | 437.5 | MHz | ### **PLL Specifications** Table 2–20 lists the PLL specifications for Cyclone III LS devices when operating in the commercial junction temperature range (0°C to 85°C) and the industrial junction temperature range (-40°C to 100°C). For more information about the PLL block, refer to "PLL Block" in "Glossary" on page 2–26. Table 2–20. Cyclone III LS Devices PLL Specifications (4) (Part 1 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------|-----------------------------------------------------------------------|-----|-----|------|------| | f <sub>IN</sub> (1) | Input clock frequency | 5 | _ | 450 | MHz | | f <sub>INPFD</sub> | PFD input frequency | 5 | _ | 325 | MHz | | f <sub>VCO</sub> (6) | PLL internal VCO operating range | 600 | _ | 1300 | MHz | | f <sub>INDUTY</sub> | Input clock duty cycle | 40 | _ | 60 | % | | t <sub>INJITTER_CCJ</sub> (5) | Input clock cycle-to-cycle jitter for $F_{INPFD} \ge 100 \text{ MHz}$ | _ | _ | 0.15 | UI | | | Input clock cycle-to-cycle jitter for F <sub>INPFD</sub> < 100 MHz | _ | _ | ±750 | ps | Table 2–20. Cyclone III LS Devices PLL Specifications (4) (Part 2 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-------|-------------------| | f <sub>OUT_EXT</sub> (external clock output) <sup>(1)</sup> | PLL output frequency | _ | _ | 450 | MHz | | f (to global alook) | PLL output frequency (-7 speed grade) | _ | _ | 450 | MHz | | f <sub>OUT</sub> (to global clock) | PLL output frequency (-8 speed grade) | _ | _ | 402.5 | MHz | | toutduty | Duty cycle for external clock output (when set to 50%) | 45 | 50 | 55 | % | | t <sub>LOCK</sub> | Time required to lock from end of device configuration | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover, reconfiguring any non-post-scale counters/delays or areset is deasserted) | _ | _ | 1 | ms | | + (3) | Dedicated clock output period jitter $F_{OUT} \ge 100 \text{ MHz}$ | _ | _ | 300 | ps | | toutjitter_period_dedclk (3) | F <sub>OUT</sub> < 100 MHz | _ | _ | 30 | mUI | | toutjitter_ccj_dedclk (3) | Dedicated clock output cycle-to-cycle jitter $F_{OUT} \ge 100 \text{ MHz}$ | _ | _ | 300 | ps | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 30 | mUI | | + (3) | Regular I/O period jitter F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 650 | ps | | t <sub>OUTJITTER_PERIOD_IO</sub> (3) | F <sub>OUT</sub> < 100 MHz | _ | _ | 75 | mUI | | + (3) | Regular I/O cycle-to-cycle jitter F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 650 | ps | | t <sub>outjitter_ccj_io</sub> (3) | F <sub>OUT</sub> < 100 MHz | _ | _ | 75 | mUI | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on areset signal. | 10 | _ | _ | ns | | t <sub>CONFIGPLL</sub> | Time required to reconfigure scan chains for PLLs | _ | 3.5 <sup>(2)</sup> | _ | scanclk<br>cycles | | f <sub>SCANCLK</sub> | scanclk frequency | _ | _ | 100 | MHz | #### Notes to Table 2-20: - (1) This parameter is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard. - (2) With 100-MHz scanclk frequency. - (3) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. - (4) $V_{CCD\ PLL}$ must be connected to $V_{CCINT}$ through the decoupling capacitor and ferrite bead. - (5) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source, which is less than 200 ps. - (6) The $V_{CO}$ frequency reported by the Quartus II software in the PLL summary section of the compilation report takes into consideration the $V_{CO}$ post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the $f_{VCO}$ specification. July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 ### **Embedded Multiplier Specifications** Table 2–21 lists the embedded multiplier specifications for Cyclone III LS devices. Table 2-21. Cyclone III LS Devices Embedded Multiplier Specifications | Mode | Resources Used | EP3CLS70, I<br>EP3CLS150, a<br>Perfor | Unit | | | |------------------------|-----------------------|---------------------------------------|------|-----|--| | | Number of Multipliers | C7 and I7 | C8 | | | | 9 × 9-bit multiplier | 1 | 300 | 260 | MHz | | | 18 × 18-bit multiplier | 1 | 250 | 200 | MHz | | ### **Memory Block Specifications** Table 2–22 lists the M9K memory block and logic element (LE) specifications for Cyclone III LS devices. Table 2-22. Cyclone III LS Devices Memory Block Performance Specifications | Memory | Mode | Resources Used | | EP3CLS70, E<br>EP3CLS150, an<br>Perforn | Unit | | |------------|------------------------------------|----------------|---------------|-----------------------------------------|------|-----| | | | LEs | M9K<br>Memory | C7 and I7 | C8 | | | | FIFO 256 × 36 | 47 | 1 | 274 | 238 | MHz | | M9K Block | Single-port 256 × 36 | 0 | 1 | 274 | 238 | MHz | | MISK DIOCK | Simple dual-port 256 × 36 CLK | 0 | 1 | 274 | 238 | MHz | | | True dual port 512 × 18 single CLK | 0 | 1 | 274 | 238 | MHz | ### **Configuration and JTAG Specifications** Table 2–23 lists the configuration mode specifications for Cyclone III LS devices. Table 2-23. Cyclone III LS Devices Configuration Mode Specifications | Programming Mode | DCLK f <sub>max</sub> | Unit | |-----------------------------|-----------------------|------| | Passive Serial (PS) | 133 | MHz | | Fast Passive Parallel (FPP) | 100 | MHz | Table 2–24 lists the active configuration mode specifications for Cyclone III LS devices. Table 2-24. Cyclone III LS Devices Active Configuration Mode Specifications | Programming Mode | DCLK Range | Unit | |--------------------|------------|------| | Active Serial (AS) | 20 to 40 | MHz | Table 2–25 lists the JTAG timing parameters and values for Cyclone III LS devices. Table 2–25. Cyclone III LS Devices JTAG Timing Parameters (1) | Symbol | Parameter | Min | Max | Unit | |-----------------------|------------------------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period | 40 | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 20 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 20 | _ | ns | | t <sub>JPSU_TDI</sub> | JTAG port setup time for TDI | 2 | | ns | | t <sub>JPSU_TMS</sub> | JTAG port setup time for TMS | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 10 | | ns | | t <sub>JPCO</sub> | JTAG port clock to output (2) | _ | 16 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output (2) | _ | 15 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance (2) | _ | 15 | ns | | t <sub>JSSU</sub> | Capture register setup time | 5 | | ns | | t <sub>JSH</sub> | Capture register hold time | 10 | | ns | | t <sub>JSCO</sub> | Update register clock to output | _ | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | _ | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | _ | 25 | ns | #### Notes to Table 2-25: - (1) For more information, refer to "JTAG Waveform" in "Glossary" on page 2–26. - (2) The specification shown is for the 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of the JTAG pins. For the 1.8-V LVTTL/LVCMOS and the 1.5-V LVCMOS, the JTAG port clock to output time is 16 ns. ## **Periphery Performance** This section describes periphery performance, including high-speed I/O, external memory interface, and IOE programmable delay. I/O performance supports several systems interfacing, for example, the high-speed I/O interface, external memory interface, and PCI/PCI-X bus interface. I/O using SSTL-18 Class I termination standard can achieve up to the stated DDR2 SDRAM interfacing speed with typical DDR2 SDRAM memory interface setup. I/O using general purpose I/O standards such as 3.0, 2.5, 1.8, or 1.5 LVTTL/LVCMOS are capable of typical 200 MHz interfacing frequency with 10 pF load. Actual achievable frequency depends on design- and system-specific factors. Perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. July 2012 Altera Corporation Cyclone III Device Handbook ## **High-Speed I/O Specification** Table 2–26 through Table 2–31 list the high-speed I/O timing for Cyclone III LS devices. For more information about the definitions of high-speed timing specifications, refer to "Glossary" on page 2–26. Table 2–26. Cyclone III LS Devices RSDS Transmitter Timing Specification (1), (2) | Ob.al | Beadas | | C7 and I7 | | C8 | | | Unit | |---------------------------------|-------------------|-----|-----------|-------|-----|-----|-------|-------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | UIIIL | | | ×10 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | ×8 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | f <sub>HSCLK</sub> | ×7 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | (input clock frequency) | ×4 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | , ,, | ×2 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | ×1 | 5 | _ | 311 | 5 | _ | 311 | MHz | | | ×10 | 100 | _ | 311 | 100 | _ | 311 | Mbps | | | ×8 | 80 | _ | 311 | 80 | _ | 311 | Mbps | | Device operation | ×7 | 70 | _ | 311 | 70 | _ | 311 | Mbps | | in Mbps | ×4 | 40 | _ | 311 | 40 | _ | 311 | Mbps | | | ×2 | 20 | _ | 311 | 20 | _ | 311 | Mbps | | | ×1 | 10 | _ | 311 | 10 | _ | 311 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | _ | 200 | _ | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | _ | _ | 550 | ps | | + | 20 - 80%, | | 500 | | | 500 | | no | | t <sub>RISE</sub> | $C_{LOAD} = 5 pF$ | _ | 300 | _ | _ | 300 | _ | ps | | t | 20 - 80%, | | 500 | | | 500 | | ne | | t <sub>FALL</sub> | $C_{LOAD} = 5 pF$ | | 300 | | | 300 | | ps | | t <sub>LOCK</sub> (3) | <del></del> | _ | _ | 1 | _ | _ | 1 | ms | ### Notes to Table 2-26: <sup>(1)</sup> Applicable for true RSDS and Emulated RSDS with three-resistor network transmitters. <sup>(2)</sup> True RSDS transmitter is only supported at the output pin of the Row I/O (Banks 1, 2, 5, and 6). Emulated RSDS with three-resistor network transmitter is supported at the output pin of all I/O banks. <sup>(3)</sup> $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 2–27. Cyclone III LS Devices Emulated RSDS with One-Resistor Network Transmitter Timing Specifications $^{(1)}$ | Ob.al | Modes | | C7 and I | 7 | C8 | | | Unit | |------------------------------------|---------------------------------|-----|----------|-----|-----|-----|-----|------| | Symbol | Wiones | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | ×8 | 5 | _ | 85 | 5 | _ | 85 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | _ | 85 | 5 | _ | 85 | MHz | | frequency) | ×4 | 5 | _ | 85 | 5 | _ | 85 | MHz | | 1 37 | ×2 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | ×1 | 5 | _ | 170 | 5 | _ | 170 | MHz | | | ×10 | 100 | _ | 170 | 100 | _ | 170 | Mbps | | | ×8 | 80 | _ | 170 | 80 | _ | 170 | Mbps | | Device operation in | ×7 | 70 | _ | 170 | 70 | _ | 170 | Mbps | | Mbps | ×4 | 40 | _ | 170 | 40 | _ | 170 | Mbps | | · | ×2 | 20 | _ | 170 | 20 | _ | 170 | Mbps | | | ×1 | 10 | _ | 170 | 10 | _ | 170 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | _ | 200 | _ | _ | 200 | ps | | Output jitter<br>(peak to<br>peak) | _ | _ | _ | 500 | _ | _ | 550 | ps | | t <sub>RISE</sub> | $20 - 80\%$ , $C_{LOAD} = 5 pF$ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | $20 - 80\%$ , $C_{LOAD} = 5 pF$ | _ | 500 | _ | _ | 500 | | ps | | t <sub>LOCK</sub> (2) | _ | - | - | 1 | _ | _ | 1 | ms | #### Notes to Table 2-27: - (1) Emulated RSDS with one-resistor network transmitter is supported at the output pin of all I/O banks. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 2–28. Cyclone III LS Devices Mini-LVDS Transmitter Timing Specification (1), (2) (Part 1 of 2) | Cumbol | Modes | C7 and I7 | | | C8 | | | Unit | | |---------------------------|-------|-----------|-----|-------|-----|-----|-------|------|--| | Symbol | Mones | Min | Тур | Max | Min | Тур | Max | | | | | ×10 | 5 | | 155.5 | 5 | _ | 155.5 | MHz | | | | ×8 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | f <sub>HSCLK</sub> (input | ×7 | 5 | | 155.5 | 5 | _ | 155.5 | MHz | | | clock frequency) | ×4 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | | ×2 | 5 | _ | 155.5 | 5 | _ | 155.5 | MHz | | | | ×1 | 5 | _ | 311 | 5 | _ | 311 | MHz | | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 Table 2–28. Cyclone III LS Devices Mini-LVDS Transmitter Timing Specification (1), (2) (Part 2 of 2) | Combal | Madas | | C7 and I7 | | | C8 | | II:4 | |---------------------------------|-----------------------------------------|-----|-----------|-----|-----|-----|-----|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 100 | _ | 311 | 100 | _ | 311 | Mbps | | | ×8 | 80 | _ | 311 | 80 | _ | 311 | Mbps | | Device operation | ×7 | 70 | _ | 311 | 70 | _ | 311 | Mbps | | in Mbps | ×4 | 40 | _ | 311 | 40 | _ | 311 | Mbps | | | ×2 | 20 | _ | 311 | 20 | _ | 311 | Mbps | | | ×1 | 10 | _ | 311 | 10 | _ | 311 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | _ | 200 | _ | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | _ | _ | 550 | ps | | t <sub>RISE</sub> | $20 - 80\%$ , $C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | $20 - 80\%$ , $C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> (3) | _ | _ | _ | 1 | _ | _ | 1 | ms | #### Notes to Table 2-28: <sup>(1)</sup> Applicable for true and emulated mini-LVDS with three-resistor network transmitter. <sup>(2)</sup> True mini-LVDS transmitter is only supported at the output pin of the Row I/O (Banks 1, 2, 5, and 6). Emulated mini-LVDS with three-resistor network transmitter is supported at the output pin of all I/O banks. <sup>(3)</sup> $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 2–29. Cyclone III LS Devices True LVDS Transmitter Timing Specifications (1) | Cumbal | Modes | C7 a | nd 17 | C | 8 | IImi# | |---------------------------------|-------|------|-------|-----|-------|-------| | Symbol | MOUES | Min | Max | Min | Max | Unit | | | ×10 | 5 | 370 | 5 | 320 | MHz | | | ×8 | 5 | 370 | 5 | 320 | MHz | | f <sub>HSCLK</sub> (input | ×7 | 5 | 370 | 5 | 320 | MHz | | clock frequency) | ×4 | 5 | 370 | 5 | 320 | MHz | | | ×2 | 5 | 370 | 5 | 320 | MHz | | | ×1 | 5 | 402.5 | 5 | 402.5 | MHz | | | ×10 | 100 | 740 | 100 | 640 | Mbps | | | ×8 | 80 | 740 | 80 | 640 | Mbps | | HSIODR | ×7 | 70 | 740 | 70 | 640 | Mbps | | חסוטטה | ×4 | 40 | 740 | 40 | 640 | Mbps | | | ×2 | 20 | 740 | 20 | 640 | Mbps | | | ×1 | 10 | 402.5 | 10 | 402.5 | Mbps | | t <sub>DUTY</sub> | _ | 45 | 55 | 45 | 55 | % | | TCCS | _ | _ | 200 | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | 500 | _ | 550 | ps | | t <sub>LOCK</sub> (2) | _ | _ | 1 | _ | 1 | ms | #### Notes to Table 2-29: - (1) True LVDS transmitter is only supported at the output pin of the Row I/O (Banks 1, 2, 5, and 6). - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 2–30. Cyclone III LS Devices Emulated LVDS with Three-Resistor Network Transmitter Timing Specifications $^{(1)}$ (Part 1 of 2) | Combal | Madaa | C7 a | nd 17 | C | II:A | | |---------------------------|-------|------|-------|-----|-------|------| | Symbol | Modes | Min | Max | Min | Max | Unit | | | ×10 | 5 | 320 | 5 | 275 | MHz | | | ×8 | 5 | 320 | 5 | 275 | MHz | | f <sub>HSCLK</sub> (input | ×7 | 5 | 320 | 5 | 275 | MHz | | clock frequency) | ×4 | 5 | 320 | 5 | 275 | MHz | | | ×2 | 5 | 320 | 5 | 275 | MHz | | | ×1 | 5 | 402.5 | 5 | 402.5 | MHz | | | ×10 | 100 | 640 | 100 | 550 | Mbps | | | ×8 | 80 | 640 | 80 | 550 | Mbps | | HSIODR | ×7 | 70 | 640 | 70 | 550 | Mbps | | HSIODK | ×4 | 40 | 640 | 40 | 550 | Mbps | | | ×2 | 20 | 640 | 20 | 550 | Mbps | | | ×1 | 10 | 402.5 | 10 | 402.5 | Mbps | | t <sub>DUTY</sub> | _ | 45 | 55 | 45 | 55 | % | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 | Table 2–30. Cyclone III LS Devices Emulated LVDS with Three-Resistor Network Transmitter | |------------------------------------------------------------------------------------------| | Timing Specifications <sup>(1)</sup> (Part 2 of 2) | | Sumbol | Madaa | C7 and I7 | | C | llait | | |---------------------------------|-------|-----------|-----|-----|-------|------| | Symbol | Modes | Min | Max | Min | Max | Unit | | TCCS | _ | _ | 200 | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | 500 | _ | 550 | ps | | t <sub>LOCK</sub> (2) | | _ | 1 | _ | 1 | ms | #### Notes to Table 2-30: - (1) Emulated LVDS with three-resistor network transmitter is supported at the output pin of all I/O banks. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. Table 2–31. Cyclone III LS Devices LVDS Receiver Timing Specifications (1) | Ob a l | | C7 a | nd 17 | C | 8 | 1114 | |---------------------------|-------|------|-------|-----|-------|------| | Symbol | Modes | Min | Max | Min | Max | Unit | | | ×10 | 5 | 370 | 5 | 320 | MHz | | | ×8 | 5 | 370 | 5 | 320 | MHz | | f <sub>HSCLK</sub> (input | ×7 | 5 | 370 | 5 | 320 | MHz | | clock frequency) | ×4 | 5 | 370 | 5 | 320 | MHz | | | ×2 | 5 | 370 | 5 | 320 | MHz | | | ×1 | 5 | 402.5 | 5 | 402.5 | MHz | | | ×10 | 100 | 740 | 100 | 640 | Mbps | | | ×8 | 80 | 740 | 80 | 640 | Mbps | | HSIODR - | ×7 | 70 | 740 | 70 | 640 | Mbps | | пэнорк | ×4 | 40 | 740 | 40 | 640 | Mbps | | | ×2 | 20 | 740 | 20 | 640 | Mbps | | | ×1 | 10 | 402.5 | 10 | 402.5 | Mbps | | SW | _ | _ | 400 | _ | 400 | % | | Input jitter<br>tolerance | _ | _ | 500 | _ | 550 | ps | | t <sub>LOCK</sub> (2) | _ | _ | 1 | _ | 1 | ps | #### Notes to Table 2-31: - (1) True LVDS receiver is supported at all banks. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end of device configuration. ### **External Memory Interface Specifications** Cyclone III LS devices support external memory interfaces up to 200 MHz. The external memory interfaces for Cyclone III LS devices are auto-calibrating and easy to implement. Table 2–32 and Table 2–33 list the external memory interface specifications for Cyclone III LS devices and are useful when performing memory interface timing analysis. For more information about external memory system performance specifications, board design guidelines, timing analysis, simulation, and debugging information, refer to *Literature: External Memory Interfaces*. Table 2–32. FPGA Sampling Window (SW) Requirement—Read Side (1) | Momenty Standard | Column | I/Os (ps) | Row I | /Os (ps) | Wraparoun | d Mode (ps) | |------------------|--------|-----------|-------|----------|-----------|-------------| | Memory Standard | Setup | Hold | Setup | Hold | Setup | Hold | | | | C | 7 | | | | | DDR2 SDRAM | 705 | 650 | 770 | 715 | 985 | 930 | | DDR SDRAM | 675 | 620 | 795 | 740 | 970 | 915 | | QDRII SRAM | 900 | 845 | 910 | 855 | 1085 | 1030 | | | | C | 8 | | | | | DDR2 SDRAM | 785 | 720 | 930 | 870 | 1115 | 1055 | | DDR SDRAM | 800 | 740 | 915 | 855 | 1185 | 1125 | | QDRII SRAM | 1050 | 990 | 1065 | 1005 | 1210 | 1150 | | | | 17 | 7 | | | | | DDR2 SDRAM | 765 | 710 | 855 | 800 | 1040 | 985 | | DDR SDRAM | 745 | 690 | 880 | 825 | 1000 | 945 | | QDRII SRAM | 945 | 890 | 955 | 900 | 1130 | 1075 | Note to Table 2-32: Table 2–33. Cyclone III LS Devices Transmitter Channel-to-Channel Skew (TCCS)—Write Side (1) (Part 1 of 2) | Mamaru Ctandard | I/O Chandard | Column | I/Os (ps) | Row I/ | Os (ps) | Wraparoun | d Mode (ps) | |-----------------|---------------------|--------|-----------|--------|---------|-----------|-------------| | Memory Standard | I/O Standard | Lead | Lag | Lead | Lag | Lead | Lag | | | | | C7 | | | | | | DDR2 SDRAM | SSTL-18 Class I | 915 | 410 | 915 | 410 | 1015 | 510 | | DUNZ SUNAIVI | SSTL-18 Class II | 1025 | 545 | 1025 | 545 | 1125 | 645 | | DDR SDRAM | SSTL-2 Class I | 880 | 340 | 880 | 340 | 980 | 440 | | DDU 2DUAIN | SSTL-2 Class II | 1010 | 380 | 1010 | 380 | 1010 | 480 | | QDRII SRAM | 1.8-V HSTL Class I | 910 | 450 | 910 | 450 | 1010 | 550 | | QUNII SNAW | 1.8-V HSTL Class II | 1010 | 570 | 1010 | 570 | 1110 | 670 | | | | | C8 | | | | | | DDR2 SDRAM | SSTL-18 Class I | 1040 | 440 | 1040 | 440 | 1140 | 540 | | DUNZ SUNAIVI | SSTL-18 Class II | 1180 | 600 | 1180 | 600 | 1280 | 700 | | DDD CDDAM | SSTL-2 Class I | 1010 | 360 | 1010 | 360 | 1110 | 460 | | DDR SDRAM | SSTL-2 Class II | 1160 | 410 | 1160 | 410 | 1260 | 510 | | ODDII SDAM | 1.8-V HSTL Class I | 1040 | 490 | 1040 | 490 | 1140 | 590 | | QDRII SRAM | 1.8-V HSTL Class II | 1190 | 630 | 1190 | 630 | 1290 | 730 | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 <sup>(1)</sup> Column I/Os refer to top and bottom I/Os. Row I/Os refer to right and left I/Os. Wraparound mode refers to the combination of column and row I/Os. Table 2–33. Cyclone III LS Devices Transmitter Channel-to-Channel Skew (TCCS)—Write Side (1) (Part 2 of 2) | Momory Standard | I/O Standard | Column I/Os (ps) | | Row I/Os (ps) | | Wraparound Mode (ps) | | |-----------------|---------------------|------------------|-----|---------------|-----|----------------------|-----| | Memory Standard | i/O Stanuaru | Lead | Lag | Lead | Lag | Lead | Lag | | | | | 17 | | | | | | DDR2 SDRAM | SSTL-18 Class I | 961 | 431 | 961 | 431 | 1061 | 531 | | DDR2 SDRAW | SSTL-18 Class II | 1076 | 572 | 1076 | 572 | 1176 | 672 | | DDR SDRAM | SSTL-2 Class I | 924 | 357 | 924 | 357 | 1024 | 457 | | DDU 2DUAINI | SSTL-2 Class II | 1061 | 399 | 1061 | 399 | 1161 | 499 | | QDRII SRAM | 1.8-V HSTL Class I | 956 | 473 | 956 | 473 | 1056 | 573 | | | 1.8-V HSTL Class II | 1061 | 599 | 1061 | 599 | 1161 | 699 | #### Note to Table 2-33: Table 2–34 lists the Cyclone III LS devices memory ouput clock jitter specifications. Table 2–34. Cyclone III LS Devices Memory Output Clock Jitter Specifications (1), (2) | Parameter | Symbol | Min | Max | Unit | |------------------------------|-------------------------|------|-----|------| | Clock period jitter | t <sub>JIT</sub> (per) | -125 | 125 | ps | | Cycle-to-cycle period jitter | t <sub>JIT</sub> (cc) | -200 | 200 | ps | | Duty cycle jitter | t <sub>JIT</sub> (duty) | -150 | 150 | ps | #### Notes to Table 2-34: - (1) The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2 standard. - (2) The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a global clock network. ### **Duty Cycle Distortion Specification** Table 2–35 lists the worst case duty cycle distortion for Cyclone III LS devices. Table 2–35. Duty Cycle Distortion on Cyclone III LS Devices I/O Pins (1), (2) | Symbol | C7, I7 | | C | Unit | | |-------------------|--------|-----|-----|------|-------| | Symbol | Min | Max | Min | Max | Ullit | | Output Duty Cycle | 45 | 55 | 45 | 55 | % | #### Notes to Table 2-35: - (1) The duty cycle distortion specification applies to clock outputs from the PLLs, global clock tree, and I/O element (IOE) driving the dedicated and general purpose I/O pins. - (2) Cyclone III LS devices meet the DCD specifications at the maximum output toggle rate for each combination of the I/O standard and current strength. <sup>(1)</sup> Column I/O banks refer to top and bottom I/Os. Row I/O banks refer to right and left I/Os. Wraparound mode refers to the combination of column and row I/Os. ### **OCT Calibration Timing Specification** Table 2–36 lists the duration of calibration for series OCT with calibration at device power-up for Cyclone III LS devices. Table 2–36. Cyclone III LS Devices Timing Specification for Series OCT with Calibration at Device Power-Up $^{(1)}$ | Symbol | Description | Maximum | Unit | |---------------------|------------------------------------------------------------|---------|------| | t <sub>OCTCAL</sub> | Duration of series OCT with calibration at device power-up | 20 | μs | #### Note to Table 2-36: (1) OCT calibration takes place after device configuration, before entering user mode. ### **IOE Programmable Delay** Table 2–37 and Table 2–38 list the IOE programmable delay for Cyclone III LS devices. Table 2-37. Cyclone III LS Devices IOE Programmable Delay on the Column Pins (1), (2) | | Paths Affected Of | | Number | | Max Offset | | | | | | |-------------------------------------------------------------------------|--------------------------------|---------|---------------|-------------|------------|------------|---------|-------|------|--| | Parameter | | | Min<br>Offset | Fast Corner | | SI | ow Corn | er | Unit | | | | | setting | | 17 | <b>C</b> 7 | <b>C</b> 7 | C8 | 17 | | | | Input delay from the pin to the internal cells | Pad to I/O<br>dataout to core | 7 | 0 | 1.211 | 1.314 | 2.339 | 2.416 | 2.397 | ns | | | Input delay from the pin to the input register | Pad to I/O input register | 8 | 0 | 1.203 | 1.307 | 2.387 | 2.540 | 2.430 | ns | | | Delay from the output register to the output pin | I/O output<br>register to pad | 2 | 0 | 0.518 | 0.559 | 1.065 | 1.151 | 1.082 | ns | | | Input delay from the dual-purpose clock pin to the fan-out destinations | Pad to global<br>clock network | 12 | 0 | 0.533 | 0.56 | 1.077 | 1.182 | 1.087 | ns | | #### Notes to Table 2-37: - (1) The incremental values for the settings are generally linear. For the exact values of each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers refer to the ${\bf 0}$ setting available in the Quartus II software. Table 2-38. Cyclone III LS Devices IOE Programmable Delay on Row Pins (1), (2) | | Num | | | | | | | | | |--------------------------------------------------|-------------------------------|--------------|---------------|--------|-------------|------------|-------------|-------|----| | Parameter | Paths Affected | Number<br>of | Min<br>Offset | Fast ( | Fast Corner | | Slow Corner | | | | | | setting | | 17 | <b>C</b> 7 | <b>C</b> 7 | C8 | 17 | | | Input delay from the pin to the internal cells | Pad to I/O<br>dataout to core | 7 | 0 | 1.209 | 1.314 | 2.352 | 2.514 | 2.432 | ns | | Input delay from the pin to the input register | Pad to I/O input register | 8 | 0 | 1.207 | 1.312 | 2.402 | 2.558 | 2.447 | ns | | Delay from the output register to the output pin | I/O output<br>register to pad | 2 | 0 | 0.549 | 0.595 | 1.135 | 1.226 | 1.151 | ns | July 2012 Altera Corporation Cyclone III Device Handbook Volume 2 | | Number | | | N | | lax Offs | | | | |-------------------------------------------------------------------------|--------------------------------|---------|-----------------|-------------|------------|------------|-------------|-------|------| | Parameter | Paths Affected | of | NIIII<br>Offcot | Fast Corner | | SI | Slow Corner | | Unit | | | | setting | | 17 | <b>C</b> 7 | <b>C</b> 7 | <b>C</b> 8 | 17 | | | Input delay from the dual-purpose clock pin to the fan-out destinations | Pad to global<br>clock network | 12 | 0 | 0.52 | 0.54 | 1.052 | 1.16 | 1.061 | ns | Table 2–38. Cyclone III LS Devices IOE Programmable Delay on Row Pins (1), (2) #### Notes to Table 2-38: - (1) The incremental values for the settings are generally linear. For the exact values of each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers refer to the **0** setting available in the Quartus II software. ## I/O Timing DirectDrive technology and MultiTrack interconnect ensure predictable performance, accurate simulation, and accurate timing analysis across all Cyclone III LS device densities and speed grades. Use the following methods to determine I/O timing: - The Excel-based I/O timing - The Quartus II Timing Analyzer Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used before designing the FPGA to get a timing budget estimation as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after place-and-route is complete. For more information about the Excel-based I/O timing spreadsheet, refer to the *Cyclone III Devices* Literature page on the Altera website. All specifications are representative of worst-case supply voltage and junction temperature conditions. Altera characterizes timing delays at the worst-case process, minimum voltage, and maximum temperature for input register setup time $(t_{SU})$ and hold time $(t_{H})$ . For more information about timing delay from the FPGA output to the receiving device for system-timing analysis, refer to *AN 366: Understanding I/O Output Timing for Altera Devices*. # **Glossary** Table 2–39 lists the glossary for this chapter. Table 2-39. Glossary (Part 1 of 6) | Letter | Term | Definitions | |--------|------|-------------| | Α | _ | _ | | В | _ | _ | | C | | _ | Table 2-39. Glossary (Part 2 of 6) | Letter | Term | Definitions | |--------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | _ | _ | | E | _ | _ | | F | f <sub>HSCLK</sub> | High-speed I/O Block: High-speed receiver and transmitter input and output clock frequency. | | G | GCLK | Input pin directly to the global clock network. | | u | GCLK PLL | Input pin to the global clock network through the PLL. | | Н | HSIODR | High-speed I/O Block: Maximum and minimum LVDS data transfer rate (HSIODR = 1/TUI). | | ı | Input Waveforms<br>for the SSTL<br>Differential I/O<br>Standard | VSWING VIH | | J | JTAG Waveform | TDI TDI TDI TJCP TJCP TJPSU_TDI TJPSU_ | | K | | | | L | _ | | | M | _ | _ | | N | _ | | | 0 | _ | _ | Table 2-39. Glossary (Part 3 of 6) Table 2-39. Glossary (Part 4 of 6) | Letter | Term | Definitions | | | | | | | |--------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | S | Single-ended<br>Voltage<br>referenced I/O<br>Standard | The JEDEC standard for SSTI and HSTL I/O standards defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform | | | | | | | | | SW (Sampling<br>Window) | ringing. High-speed I/O Block: The period of time during which the data must be valid to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window. | | | | | | | | | t <sub>C</sub> | High-speed receiver and transmitter input and output clock period. | | | | | | | | | TCCS (Channel-<br>to-channel-skew) | High-speed I/O Block: The timing difference between the fastest and slowest output edges, including $t_{\text{CO}}$ variation and clock skew. The clock is included in the TCCS measurement. | | | | | | | | | tcin | Delay from the clock pad to the I/O input register. | | | | | | | | | t <sub>co</sub> | Delay from the clock pad to the I/O output. | | | | | | | | | tcout | Delay from the clock pad to the I/O output register. | | | | | | | | | t <sub>DUTY</sub> | High-speed I/O Block: Duty cycle on the high-speed transmitter output clock. | | | | | | | | Т | t <sub>FALL</sub> | Signal high-to-low transition time (80 to 20%). | | | | | | | | • | t <sub>H</sub> | Input register hold time. | | | | | | | | | Timing Unit<br>Interval (TUI) | High-speed I/O block: The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(Receiver\ Input\ Clock\ Frequency\ Multiplication\ Factor) = t_C/w)$ . | | | | | | | | | t <sub>INJITTER</sub> | Period jitter on the PLL clock input. | | | | | | | | | t <sub>OUTJITTER_DEDCLK</sub> | Period jitter on the dedicated clock output driven by a PLL. | | | | | | | | | t <sub>OUTJITTER_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | | | | | | | | tpllcin | Delay from the PLL inclk pad to the I/O input register. | | | | | | | | | tpllcout | Delay from the PLL inclk pad to the I/O output register. | | | | | | | July 2012 Altera Corporation Cyclone III Device Handbook Table 2-39. Glossary (Part 5 of 6) | Letter | Term | Definitions | |--------|--------------------------------|------------------------------------------------------------------------------------------------------------------------| | | | Transmitter output waveforms for the LVDS, mini-LVDS, PPDS, and RSDS differential I/O standards Single-Ended Waveform | | | | Positive Channel (p) = V <sub>OH</sub> | | | | Vos Negative Channel (n) = V <sub>OL</sub> | | | Transmitter<br>Output Waveform | Ground | | | | Differential Waveform (Mathematical Function of Positive & Negative Channel) | | | | V <sub>OD</sub> 0 V p - n (1) | | | t <sub>RISE</sub> | Signal low-to-high transition time (20–80%). | | | t <sub>SU</sub> | Input register setup time. | | U | _ | _ | Table 2-39. Glossary (Part 6 of 6) | Letter | Term | Definitions | |--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | V <sub>DIF(AC)</sub> | AC differential Input Voltage—The minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential Input Voltage—The minimum DC input differential voltage required for switching. | | | V <sub>ICM</sub> | Input Common Mode Voltage—The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential Voltage Swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>IH</sub> | Voltage Input High—The minimum positive voltage applied to the input that is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage. | | | V <sub>IH(DC)</sub> | High-level DC input voltage. | | | V <sub>IL</sub> | Voltage Input Low—The maximum positive voltage applied to the input that is accepted by the device as a logic low. | | | V <sub>IL (AC)</sub> | Low-level AC input voltage. | | | V <sub>IL (DC)</sub> | Low-level DC input voltage. | | | V <sub>IN</sub> | DC input voltage. | | | V <sub>OCM</sub> | Output Common Mode Voltage—The common mode of the differential signal at the transmitter. | | V | V <sub>OD</sub> | Output differential Voltage Swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. $V_{OD} = V_{OH} - V_{OL}$ . | | | V <sub>OH</sub> | Voltage Output High—The maximum positive voltage from an output that the device considers will be accepted as the minimum positive high level. | | | V <sub>OL</sub> | Voltage Output Low—The maximum positive voltage from an output that the device considers will be accepted as the maximum positive low level. | | | V <sub>OS</sub> | Output offset voltage— $V_{0S} = (V_{0H} + V_{0L}) / 2$ . | | | V <sub>OX (AC)</sub> | AC differential Output cross point voltage—The voltage at which the differential output signals must cross. | | | V <sub>REF</sub> | Reference voltage for the SSTL and HSTL I/O standards. | | | V <sub>REF (AC)</sub> | AC input reference voltage for the SSTL and HSTL I/O standards. $V_{REF(AC)} = V_{REF(DC)} + noise$ . The peak-to-peak AC noise on $V_{REF}$ must not exceed 2% of $V_{REF(DC)}$ . | | | V <sub>REF (DC)</sub> | DC input reference voltage for the SSTL and HSTL I/O standards. | | | V <sub>SWING (AC)</sub> | AC differential Input Voltage—AC Input differential voltage required for switching. Refer to Input Waveforms for the SSTL Differential I/O Standard. | | | V <sub>SWING (DC)</sub> | DC differential Input Voltage—DC Input differential voltage required for switching. Refer to Input Waveforms for the SSTL Differential I/O Standard. | | | V <sub>TT</sub> | Termination voltage for the SSTL and HSTL I/O standards. | | | V <sub>X (AC)</sub> | AC differential Input cross point Voltage—The voltage at which the differential input signals must cross. | | W | _ | _ | | Х | _ | _ | | Υ | | | | Z | | _ | July 2012 Altera Corporation Cyclone III Device Handbook # **Document Revision History** Table 2–40 lists the revision history for this document. Table 2-40. Document Revision History | Date | Version | Changes | |---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------| | | | ■ Updated minimum f <sub>HSCLK</sub> value to 5 MHz. | | July 2012 | 1.4 | ■ Updated absolute maximum T <sub>J</sub> to 125 °C in Table 2–1. | | | | Finalized all preliminary information. | | December 2011 | 1.0 | ■ Updated "Supply Current" on page 2–5, "Periphery Performance" on page 2–17, and "External Memory Interface Specifications" on page 2–22. | | | 1.3 | ■ Updated Table 2–1, Table 2–3, Table 2–13, Table 2–16, Table 2–17, Table 2–20, and Table 2–25. | | | | ■ Updated Table 2–19 through Table 2–34, Table 2–37, and Table 2–38. | | December 2009 | 1.2 | ■ Updated the "Periphery Performance" on page 2–17 section. | | | | Minor changes to the text. | | July 2009 | 1.1 | Minor edit to the hyperlinks. | | June 2009 | 1.0 | Initial release. | # **Additional Information** This chapter provides additional information about the document and Altera. # **How to Contact Altera** To locate the most up-to-date information about Altera products, refer to the following table. | Contact (1) | Contact Method | Address | |--------------------------------|----------------|---------------------------| | Technical support | Website | www.altera.com/support | | Technical training | Website | www.altera.com/training | | recinical training | Email | custrain@altera.com | | Product literature | Website | www.altera.com/literature | | Nontechnical support (general) | Email | nacomp@altera.com | | (software licensing) | Email | authorization@altera.com | #### Note to Table: (1) You can also contact your local Altera sales office or sales representative. # **Typographic Conventions** The following table shows the typographic conventions this document uses. | Visual Cue | Meaning | |-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bold Type with Initial Capital<br>Letters | Indicate command names, dialog box titles, dialog box options, and other GUI labels. For example, <b>Save As</b> dialog box. For GUI elements, capitalization matches the GUI. | | bold type | Indicates directory names, project names, disk drive names, file names, file name extensions, software utility names, and GUI labels. For example, \text{qdesigns} \text{directory}, \textbf{D}: \text{drive}, \text{ and } \text{chiptrip.gdf} \text{ file}. | | Italic Type with Initial Capital Letters | Indicate document titles. For example, Stratix IV Design Guidelines. | | | Indicates variables. For example, $n + 1$ . | | italic type | Variable names are enclosed in angle brackets (< >). For example, <file name=""> and <project name="">.pof file.</project></file> | | Initial Capital Letters | Indicate keyboard keys and menu names. For example, the Delete key and the Options menu. | | "Subheading Title" | Quotation marks indicate references to sections in a document and titles of Quartus II Help topics. For example, "Typographic Conventions." | July 2012 Altera Corporation | Visual Cue | Meaning | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Indicates signal, port, register, bit, block, and primitive names. For example, data1, tdi, and input. The suffix n denotes an active-low signal. For example, resetn. | | Courier type | Indicates command line commands and anything that must be typed exactly as it appears. For example, c:\qdesigns\tutorial\chiptrip.gdf. | | | Also indicates sections of an actual file, such as a Report File, references to parts of files (for example, the AHDL keyword SUBDESIGN), and logic function names (for example, TRI). | | 4 | An angled arrow instructs you to press the Enter key. | | 1., 2., 3., and<br>a., b., c., and so on | Numbered steps indicate a list of items when the sequence of the items is important, such as the steps listed in a procedure. | | | Bullets indicate a list of items when the sequence of the items is not important. | | | The hand points to information that requires special attention. | | ? | The question mark directs you to a software help system with related information. | | 10 | The feet direct you to another document or website with related information. | | <b> </b> ₹ | The multimedia icon directs you to a related multimedia presentation. | | CAUTION | A caution calls attention to a condition or possible situation that can damage or destroy the product or your work. | | WARNING | A warning calls attention to a condition or possible situation that can cause you injury. | | <b>⊠</b> | The envelope links to the Email Subscription Management Center page of the Altera website, where you can sign up to receive update notifications for Altera documents. |