# LCP02-150B1 A.S.D.™ # PROTECTION IC FOR RINGING SLICS #### **FEATURES** - Protection IC recommended for ringing SLICs. - Wide firing voltage range: from -110V to +95V. - Low gate triggering current: I<sub>G</sub> = 5mA max. - Peak pulse current: $I_{PP} = 30A (10/1000 \mu s)$ . - Holding current: I<sub>H</sub> = 150mA min. - UL497B approved (file E136224) #### **MAIN APPLICATIONS** - Dual battery supply voltage SLICs - negative battery supply configuration - negative & positive battery supply configuration - Central Office (CO) - Private Branch Exchange (PBX) - Digital Loop Carrier (DLC) - Asymmetrical Digital Subscriber Line (ADSL G.Lite) - Fiber in the Loop (FITL) - Wireless Local Loop (WLL) - Hybrid Fiber Coax (HFC) - ISDN Terminal Adapter - Cable modem ## **DESCRIPTION** The LCP02-150B1 has been developed to protect SLICs operating on both negative and positive battery supplies, as well as on high voltage SLICs. It provides crowbar mode protection for both TIP and RING lines. The surge suppression is assumed for each wire by two thyristor structures, one dedicated to positive surges the second one for negative surges. Both positive and negative threshold levels are programmable by two gates (Gn and Gp). The use of transistors decreases the battery currents during surge suppression. The LCP02-150B1 has high Bellcore Core, ITU-T and FCC Part 68 lightning surge ratings, ensuring rugged performance in the field. In addition, it is also specified to assist a designer to comply with UL1950, IEC950 and CSA C22.2. It is UL 497B approved (file E136224), and has UL94-V0 resin approved TM: ASD is trademarks of STMicroelectronics. ### **FUNCTIONAL DIAGRAM** ## **PIN-OUT CONFIGURATION** # LCP02-150B1 ## **COMPLIES WITH FOLLOWING STANDARDS** | | Peak surge<br>voltage<br>(V) | Voltage<br>waveform<br>(µs) | Required peak current (A) | Current<br>waveform<br>(µs) | Minimum serial resistor to meet standard ( $\Omega$ ) | |-------------------------------------------|------------------------------|-----------------------------|---------------------------|-----------------------------|-------------------------------------------------------| | ITU-T K20 | 4000<br>1000 | 10/700<br>10/700 | 100<br>25 | 5/310<br>5/310 | 50<br>0 | | ITU-T K21 | 4000<br>1500 | 10/700<br>10/700 | 100<br>37.5 | 5/310<br>5/310 | 50<br>0 | | VDE0433 | 2000 | 10/700 | 50 | 5/310 | 5 | | VDE0878 | 2000 | 1.2/50 | 50 | 1/20 | 0 | | IEC61000-4-5 | level 3<br>level 4 | 10/700<br>1.2/50 | 50<br>100 | 5/310<br>8/20 | 5<br>25 | | FCC Part 68<br>lightning surge type A | 1500<br>800 | 10/160<br>10/560 | 200<br>100 | 10/160<br>10/560 | 20<br>15 | | FCC Part 68<br>lightning surge type B | 1000 | 9/720 | 25 | 5/320 | 0 | | BELLCORE<br>GR-1089-CORE<br>First level | 2500<br>1000 | 2/10<br>10/1000 | 500<br>100 | 2/10<br>10/1000 | 20<br>25 | | BELLCORE<br>GR-1089-CORE<br>Second level | 5000 | 2/10 | 500 | 2/10 | 40 | | BELLCORE<br>GR-1089-CORE<br>Intrabuilding | 800<br>1500 | 2/10<br>2/10 | 100<br>100 | 2/10<br>2/10 | 0 | # **ABSOLUTE MAXIMUM RATINGS** $(T_{amb} = 25 \text{ °C})$ | Symbol | Parameter | | Value | Unit | |--------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------|------| | Ірр | Peak pulse current | 10/1000μs<br>5/310μs<br>1/20μs | 30<br>45<br>65 | А | | I <sub>TSM</sub> | Non repetitive surge peak on-state current (F = 50Hz) | $t_p = 0.2 \text{ s}$ $t_p = 1 \text{ s}$ $t_p = 15 \text{ min}$ | 5.5<br>4.2<br>1.5 | A | | $V_{GN}$ max $V_{GP}$ max $\Delta$ $V_{bat}$ max | Maximum negative battery voltage range<br>Maximum positive battery voltage range<br>Total battery supply voltage | See fig.1 | -110 to 0<br>0 to +95<br>190 | V | | T <sub>op</sub> | Operating temperature range (see note 1) | | -20 to +85 | °C | | T <sub>stg</sub> | Storage temperature range | - 55 to + 150 | °C | | | TL | Lead solder temperature (10s duration) | | 260 | °C | **Note 1**: Within the Top range, the LCP02-150B1 keeps on operating. The impacts of the ambient temperature are given by derating curves. 5 Fig. 1: Test circuit ## THERMAL RESISTANCE | Symbol | Parameter | Value | Unit | |-----------------------|---------------------|-------|------| | R <sub>th (j-a)</sub> | Junction to ambient | 150 | °C/W | 57 ## **ELECTRICAL CHARACTERISTICS (Tamb = 25°C)** ## 1 - PARAMETERS RELATED TO THE NEGATIVE SUPPRESSOR | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |--------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|------| | I <sub>Gn</sub> | Negative gate trigger current | V <sub>Gn/GND</sub> = -60V<br>Measured at 50Hz | | 5 | mA | | I <sub>H-</sub> | Holding current (see fig.2) | Go-No Go test, V <sub>Gn</sub> = -60V | 150 | | mA | | I <sub>RGL</sub> - | Reverse leakage current Gn/Line | Tj = 25°C, V <sub>Gn/line</sub> = -190V | | 5 | μΑ | | V <sub>DGL</sub> - | Dynamic switching voltage Gn / Line (see note 2) | $V_{Gn/GND}$ = -60V<br>10/1000µs 1kV R <sub>P</sub> = 25 $\Omega$ I <sub>PP</sub> = 30A<br>10/700µs 2kV R <sub>P</sub> = 25 $\Omega$ I <sub>PP</sub> = 30A<br>1.2/50µs 2kV R <sub>P</sub> = 25 $\Omega$ I <sub>PP</sub> = 30A | | 18<br>8<br>15 | V | ## 2 - PARAMETERS RELATED TO THE POSITIVE SUPPRESSOR | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |-------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|------| | I <sub>Gp</sub> | Positive gate trigger current | V <sub>Gp/GND</sub> = 60V<br>Measured at 50Hz | | 5 | mA | | I <sub>RGL+</sub> | Reverse leakage current Gp/LINE | $Tj = 25^{\circ}C, V_{Gp/line} = +190V$ | | 5 | μA | | V <sub>DGL+</sub> | Dynamic switching voltage Gp / Line (see note 2) | $V_{Gp/GND}$ = +60V<br>10/1000µs 1kV R <sub>P</sub> = 25 $\Omega$ I <sub>PP</sub> = 30A<br>10/700µs 2kV R <sub>P</sub> = 25 $\Omega$ I <sub>PP</sub> = 30A<br>1.2/50µs 2kV R <sub>P</sub> = 25 $\Omega$ I <sub>PP</sub> = 30A | | 18<br>8<br>35 | V | ## 3 - PARAMETERS RELATED TO LINE/GND | Symbol | Parameter | Test conditions | Тур. | Max. | Unit | |------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|--------|------| | I <sub>R</sub> | Reverse<br>leakage current | Tj = 25°C, V <sub>LINE</sub> = +90V, V <sub>GP/LINE</sub> = +1V<br>Tj = 25°C, V <sub>LINE</sub> = -105V, V <sub>GN/LINE</sub> = -1V | | 5<br>5 | μΑ | | C <sub>off</sub> | Capacitance<br>LINE/GND | $V_R = -3V$ , $F = 1MHz$ , $V_{Gp} = 60V$ , $V_{Gn} = -60V$ | 60 | | pF | Note 2: The V<sub>DGL</sub> value is the difference between the peak line voltage during the surge and the programmed gate voltage. 4/8 **Fig. 2:** Relative variation of holding current versus junction temperature. **Fig. 3:** Maximum non repetitive surge peak on state current versus overload duration (with 50Hz sinusoidal wave and initial junction temperature equal to +25°C). Fig. 4: Capacitance versus reverse applied voltage (typical values) with $V_{GN} = -90 \, V$ and $V_{GP} = +90 \, V$ . 47/ ### **TECHNICAL INFORMATION** Fig. 5: LCP02 concept behavior. Figure 5 shows the classical protection circuit using the LCP02 crowbar concept. This topology has been developed to protect the new two-battery voltage SLICs. It allows both positive and negative firing thresholds to be programmed. The LCP02-150B1 has two gates (Gn and Gp). Gn is biased to negative battery voltage -Vbat, while Gp is biased to the positive battery voltage +Vb. When a negative surge occurs on one wire (L1 for example), a current Ign flows through the base of the transistor T1 and then injects a current in the gate of the thyristor Th1 which fires. All the surge current flows through the ground. After the surge, when the current flowing through Th1 becomes less negative than the negative holding current Ih-, Th1 switches off. This holding current $I_{H-}$ is temperature dependant as per figure2. When a positive surge occurs on one wire (L1 for example), a current Igp flows through the base of the transistor T2 and then injects a current in the gate of the thyristor Th2 which fires. All the surge current flows through the ground. After the surge, when the current flowing through Th2 becomes less positive than the positive holding current Ih+, Th2 switches off. This holding current I<sub>H+</sub>, typically 20mA at 25°C, is temperature dependant and the same figure 2 also applies. The capacitors Cn and Cp are used to speed up the crowbar structure firing during the fast rise or fall edges. This allows to minimize the dynamical breakover voltage at the SLIC Tip and Ring inputs during fast surges. Please note that these capacitors are generally available around the SLIC. To be efficient they have to be as close as possible to the LCP02-150B1 gate pins (Gn and Gp) and to the reference ground track (or plan). The optimized value for Cn and Cp is 220nF. The series resistors Rs1 and Rs2 designed in figure 5 represent the fuse resistors or the PTCs which are needed to withstand the power contact or the power induction tests imposed by the country standards. Taking this factor into account, the actual lightning surge current flowing through the LCP02-150B1 is equal to: I surge = Vsurge / (Rg + Rs) With V surge = peak surge voltage imposed by the standard. Rg = series resistor of the surge generator Rs = series resistor of the line card (e.g. PTC) <u>e.g.</u>: For a line card with $50\Omega$ of series resistors which has to be qualified under Bellcore 1000V 10/1000 $\mu$ s surge, the present current through the LCP02-150B1 is equal to : I surge = $$1000 / (10 + 50) = 17A$$ 577 The LCP02-150B1 topology is particularly optimized for the new telecom applications such as fiber in the loop, WLL systems, decentralized central office for example. The schematics of figures 6 and 7 give the 2 most frequent topologies used for these emergent applications Fig. 6: Protection of SLIC with positive and negative battery voltages. Fig. 7: Protection of high voltage SLIC Figure 6 shows the classical protection topology for SLIC using both positive and negative battery voltages. With such a protection the SLIC is protected against surge over +Vb and lower than -Vbat. In this case, +Vb can be programmed up to +95V while -Vbat can be programmed down to -110V. Please note that the differential voltage does not exceed $\Delta V_{bat}$ max at 190V. Figure 7 gives the protection topology for the new SLIC using high negative voltage down to -110V. ## **PACKAGE MECHANICAL DATA** SO-8 Wide Plastic | REF. | DIMENSIONS | | | | | | |------|-------------|------|------|--------|-------|-------| | | Millimetres | | | Inches | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | | | 2.50 | | | 0.099 | | A1 | | | 0.25 | | | 0.010 | | A2 | 1.51 | | 2.00 | 0.059 | | 0.079 | | b | 0.35 | 0.40 | 0.51 | 0.013 | 0.016 | 0.020 | | С | 0.10 | 0.20 | 0.35 | 0.003 | 0.008 | 0.014 | | D | | | 6.05 | | | 0.239 | | Е | 5.02 | | 6.22 | 0.197 | | 0.245 | | E1 | 7.62 | | 8.89 | 0.30 | | 0.35 | | е | | 1.27 | | | 0.05 | | | K | 10° | | | | | | | L | 0.50 | | 0.80 | 0.019 | | 0.032 | ## **ORDER CODE** | Ordering Type | Marking | Package | Weight | Base qty | Delivery mode | |---------------|---------|-----------|--------|----------|---------------| | LCP02-150B1 | LCP02 | SO-8-Wide | 0.13g | 90 | Tube | | LCP02-150B1RL | | | | 1500 | Tape & Reel | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 2000 STMicroelectronics - Printed in Italy - All rights reserved. STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com 47/